KR930011178A - 반도체 패키지 - Google Patents
반도체 패키지 Download PDFInfo
- Publication number
- KR930011178A KR930011178A KR1019920022771A KR920022771A KR930011178A KR 930011178 A KR930011178 A KR 930011178A KR 1019920022771 A KR1019920022771 A KR 1019920022771A KR 920022771 A KR920022771 A KR 920022771A KR 930011178 A KR930011178 A KR 930011178A
- Authority
- KR
- South Korea
- Prior art keywords
- aluminum nitride
- semiconductor package
- electrically connected
- layer
- nitride substrate
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/13—Mountings, e.g. non-detachable insulating substrates characterised by the shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/02—Containers; Seals
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/02—Containers; Seals
- H01L23/10—Containers; Seals characterised by the material or arrangement of seals between parts, e.g. between cap and base of the container or between leads and walls of the container
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/14—Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
- H01L23/15—Ceramic or glass substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/367—Cooling facilitated by shape of device
- H01L23/3675—Cooling facilitated by shape of device characterised by the shape of the housing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/373—Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
- H01L23/3731—Ceramic materials or glass
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49838—Geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15153—Shape the die mounting substrate comprising a recess for hosting the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
- H01L2924/15172—Fan-out arrangement of the internal vias
- H01L2924/15174—Fan-out arrangement of the internal vias in different layers of the multilayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15312—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a pin array, e.g. PGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/161—Cap
- H01L2924/1615—Shape
- H01L2924/16152—Cap comprising a cavity for hosting the device, e.g. U-shaped cap
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/161—Cap
- H01L2924/1615—Shape
- H01L2924/16195—Flat cap [not enclosing an internal cavity]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/30107—Inductance
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3011—Impedance
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Chemical & Material Sciences (AREA)
- Ceramic Engineering (AREA)
- Materials Engineering (AREA)
- Geometry (AREA)
- Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
본 발명은 반도체패키지에 관한 것으로서, 한쪽면에 반도체소자를 탑재하고 그 반도체소자와 전기적으로 접속된 배선 패턴을 갖는 질화알루미늄기판, 상기 배선패턴과 접속되는 동시에 이미 상기 질화알루미늄기판의 이미 한쪽면에 설치된 접합단자, 상기 반도체소자를 봉지하도록 상기의 질화알루미늄기판에 접합부의 열저항이 10℃/W 이하로 되도록 금속접합제에 의해 접합된 봉지부재로 이루어진 반도체 세라믹 다층패키지로 방열성이 대폭으로 개선되어 다핀화 및 패키지의 소형화를 가능하게한 것을 특징으로 한다.
Description
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음
제1도는 본 발명의 한 실시예의 반도체 패키지의 구성을 도시한 단면도.
제2도는 본 발명의 다른 실시예의 반도체 패키지 구성을 도시한 단면도.
제3도는 제2도에 도시한 반도체 패키지 하면을 도시한 평면도.
제4도는 본 발명의 또다른 실시예의 반도체 패키지 구성을 도시한 단면도.
Claims (15)
- 한쪽면에 반도체소자가 탑재되고 상기 반도체소자와 전기적으로 접속되어 있는 배선패턴을 갖는 질화알루미늄기판, 상기 배선패턴과 전기적으로 접속되어 있고 상기 질화알루미늄기판의 다른쪽면에 설치된 다수의 접속단자, 및 상기 반도체소자를 봉지하도록 상기 질화알루미늄기판의 한쪽면에 접합층을 통해 접합된 세라믹봉지부재로 구성되며, 상기 접합층은 금속층으로 이루어진 것을 특징으로 하는 반도체패키지.
- 제1항에 있어서, 상기 금속층은 Au-Sn 합금층인 것을 특징으로 하는 반도체패키지.
- 한쪽면에 반도체소자가 탑재되고 상기 반도체소자와 전기적으로 접속되어 있는 배선패턴을 갖는 질화알루미늄기판, 상기 배선패턴과 전기적으로 접속되어 있으며 상기 질화알루미늄기판의 다른면에 설치된 다수의 접속단자, 및 상기 반도체소자를 봉지하도록 상기 질화알루미늄기판의 한쪽면에 접합층을 통해 접합된 세라믹봉지부재로 구성되며, 상기 접합층은 두께 100㎛ 이하의 글라스층인 것을 특징으로 하는 반도체 패키지.
- 제1항 또는 제3항에 있어서, 상기 세라믹봉지부재는 딘면 그 형상의 형상을 갖고 있는 것을 특징으로 하는 반도체패키지.
- 제1항 또는 제3항에 있어서, 상기 반도체소자를 탑재한 알루미늄기판은 평면기판인 것을 특징으로하는 반도체패키지.
- 제1항 또는 제3항에 있어서, 상기 세라믹봉지부재는 알루미늄으로 형성되어 있는 것을 특징으로 하는 반도체패키지.
- 한쪽면에 반도체소자가 탑재되고 상기 반도체소자와 전기적으로 접속된 배선패턴을 갖는 질화알루미늄기판, 상기 배선패턴과 전기적으로 접속되어 있으며 상기 질화알루미늄기판의 다른면에 격자상으로 배열되어 설치된 다수의 접합단자, 및 상기 반도체소자를 봉지하도록 상기 질화알루미늄기판의 한쪽면에 접합된 봉지부재로 이루어지고, 격자상으로 배열된 인접한 접속단자의 중심사이의 거리는 1.27mm(50mil)이하로 설정되어 있는 것을 특징으로 하는 반도체패키지.
- 제7항에 있어서, 상기 봉지부재는 세라믹봉지부재로 형성되어 있는 것을 특징으로 하는 반도체패키지.
- 제8항에 있어서, 상기 봉지부재는 질화알루미늄으로 형성되어 있는 것을 특징으로 하는 반도체패키지.
- 한쪽면에 반도체소자가 탑재되고 상기 반도체소자와 전기적으로 접속된 배선패턴을 갖는 질화알루미늄기판, 상기 배선패턴과 전기적으로 접속됨과 동시에 상기 질화알루미늄기판의 다른쪽면에 격자상으로 배열되어 설치된 다수의 접속단자, 및 상기 반도체를 봉지하도록 상기 질화알루미늄기판의 한쪽면에 접합된 봉지부재로 이루어져 있으며, 상기 질화알루미늄기판의 외연에서 상기 접속단자까지의 거리는 상기 격자상으로 배열된 인접하는 접속단자의 중심사이의 고리보다도 크게 설정되어 있는 것을 특징으로 하는 반도체패키지.
- 반도체소자가 탑재되고 상기 반도체소자와 전기적으로 접속된 배선패턴을 갖는 질화알루미늄 다층기판, 상기 반도체 소자를 봉지하도록 상기 질화알루미늄 다층기판에 접합된 봉지부재, 및 상기 배선패턴과 전기적으로 접속됨과 동시에 상기 질화알루미늄 다층기판의 한쪽 또는 다른쪽면에 설치된 다수의 접속단자로 이루어진 반도체패키지에 있어서, 상기 질화알루미늄 다층기판은 내부배선이 설치된 질화알루미늄 배선층과 내부배선층을 포함하지 않는 질화알루미늄 전열층이 두께방향으로 적층 일체화되어 구성되어 있는 것을 특징으로 하는 반도체패키지.
- 제11항에 있어서, 상기 내부배선층을 포함하지 않는 질화알루미늄 전열층의 두께는 상기 내부배선층이 설치된 질화알루미늄 배선층의 두께보다도 크게한 것을 특징으로 하는 반도체패키지.
- 한쪽면에 반도체소자가 탑재되어 상기 반도체소자와 전기적으로 접속된 신호배선층을 갖는 질화알루미늄다층기판, 상기 신호배선층과 전기적으로 접속되어 있으며 상기 질화알루미늄 다층기판의 다른쪽면에 격자상으로 배열되어 설치된 다수의 접속단자, 및 상기 신호배선층은 비어홀에 의해 접속되어 있고 상기 질화알루미늄다층기판표면에 설치된 표면신호배선층과 상기 질화알루미늄 다층기판의 내부에 설치된 내부신호배선층으로 이루어지고, 상기 표면신호층의 길이가 전체신호배선층의 길이의 1/2이하로 이루어진 것을 특징으로 하는 반도체패키지.
- 제13항에 있어서, 상기 표면신호배선층은 한쪽의 단부에 접속패드가 설치되어 있고, 상기 비어홀은 상기 접속패드가 배열하여 형성된 열의 양측에 설치되어 있는 것을 특징으로 하는 반도체패키지.
- 제13항에 있어서, 상기 표면신호배선층의 길이는 상기 전체신호배선층 길이의 1/4이하인 것을 특징으로하는 반도체패키지.※ 참고사항 : 최초출원 내용에 의하여 공개하는 것임.
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP91-314601 | 1991-11-28 | ||
JP31460191 | 1991-11-28 | ||
JP91-316999 | 1991-11-29 | ||
JP31699991 | 1991-11-29 | ||
JP92-127280 | 1992-05-20 | ||
JP04127280A JP3128324B2 (ja) | 1992-05-20 | 1992-05-20 | 半導体用セラミックス多層パッケージ |
Publications (2)
Publication Number | Publication Date |
---|---|
KR930011178A true KR930011178A (ko) | 1993-06-23 |
KR970000218B1 KR970000218B1 (ko) | 1997-01-06 |
Family
ID=27315500
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019920022771A KR970000218B1 (ko) | 1991-11-28 | 1992-11-28 | 반도체 패키지 |
Country Status (4)
Country | Link |
---|---|
US (1) | US5703397A (ko) |
EP (2) | EP0714127B1 (ko) |
KR (1) | KR970000218B1 (ko) |
DE (1) | DE69232912T2 (ko) |
Families Citing this family (35)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6861290B1 (en) * | 1995-12-19 | 2005-03-01 | Micron Technology, Inc. | Flip-chip adaptor package for bare die |
US6046499A (en) * | 1996-03-27 | 2000-04-04 | Kabushiki Kaisha Toshiba | Heat transfer configuration for a semiconductor device |
US6795120B2 (en) * | 1996-05-17 | 2004-09-21 | Sony Corporation | Solid-state imaging apparatus and camera using the same |
JP3129288B2 (ja) * | 1998-05-28 | 2001-01-29 | 日本電気株式会社 | マイクロ波集積回路マルチチップモジュール、マイクロ波集積回路マルチチップモジュールの実装構造 |
WO2000008686A2 (de) * | 1998-08-05 | 2000-02-17 | Infineon Technologies Ag | Substrat für hochspannungsmodule |
JP3445511B2 (ja) * | 1998-12-10 | 2003-09-08 | 株式会社東芝 | 絶縁基板、その製造方法およびそれを用いた半導体装置 |
US6246583B1 (en) * | 1999-03-04 | 2001-06-12 | International Business Machines Corporation | Method and apparatus for removing heat from a semiconductor device |
US8545629B2 (en) | 2001-12-24 | 2013-10-01 | Crystal Is, Inc. | Method and apparatus for producing large, single-crystals of aluminum nitride |
US7638346B2 (en) | 2001-12-24 | 2009-12-29 | Crystal Is, Inc. | Nitride semiconductor heterostructures and related methods |
JP2003243797A (ja) * | 2002-02-19 | 2003-08-29 | Matsushita Electric Ind Co Ltd | モジュール部品 |
US6943436B2 (en) * | 2003-01-15 | 2005-09-13 | Sun Microsystems, Inc. | EMI heatspreader/lid for integrated circuit packages |
US6956285B2 (en) * | 2003-01-15 | 2005-10-18 | Sun Microsystems, Inc. | EMI grounding pins for CPU/ASIC chips |
TW588444B (en) * | 2003-04-17 | 2004-05-21 | Ftech Corp | Method of forming package structure with cavity |
JP4664670B2 (ja) * | 2004-12-24 | 2011-04-06 | 株式会社東芝 | 半導体装置 |
US7641735B2 (en) | 2005-12-02 | 2010-01-05 | Crystal Is, Inc. | Doped aluminum nitride crystals and methods of making them |
US9034103B2 (en) | 2006-03-30 | 2015-05-19 | Crystal Is, Inc. | Aluminum nitride bulk crystals having high transparency to ultraviolet light and methods of forming them |
US9771666B2 (en) | 2007-01-17 | 2017-09-26 | Crystal Is, Inc. | Defect reduction in seeded aluminum nitride crystal growth |
US8323406B2 (en) | 2007-01-17 | 2012-12-04 | Crystal Is, Inc. | Defect reduction in seeded aluminum nitride crystal growth |
CN101652832B (zh) | 2007-01-26 | 2011-06-22 | 晶体公司 | 厚的赝晶氮化物外延层 |
US8080833B2 (en) | 2007-01-26 | 2011-12-20 | Crystal Is, Inc. | Thick pseudomorphic nitride epitaxial layers |
US20100112372A1 (en) * | 2007-04-24 | 2010-05-06 | Claus Peter Kluge | Component having a ceramic base the surface of which is metalized |
WO2008128945A1 (de) * | 2007-04-24 | 2008-10-30 | Ceramtec Ag | Bauteil mit einem keramischen körper mit metallisierter oberfläche |
US20090257196A1 (en) * | 2008-01-31 | 2009-10-15 | Raytheon Company | Methods and Apparatus for Heat Transfer for a Component |
CN101677486A (zh) * | 2008-09-19 | 2010-03-24 | 鸿富锦精密工业(深圳)有限公司 | 印刷电路板及其制作方法 |
CN105951177B (zh) | 2010-06-30 | 2018-11-02 | 晶体公司 | 使用热梯度控制的大块氮化铝单晶的生长 |
JP5521862B2 (ja) | 2010-07-29 | 2014-06-18 | 三菱電機株式会社 | 半導体装置の製造方法 |
US8962359B2 (en) | 2011-07-19 | 2015-02-24 | Crystal Is, Inc. | Photon extraction from nitride ultraviolet light-emitting devices |
US9299880B2 (en) | 2013-03-15 | 2016-03-29 | Crystal Is, Inc. | Pseudomorphic electronic and optoelectronic devices having planar contacts |
DE112014000862T8 (de) * | 2013-07-31 | 2016-01-07 | Fuji Electric Co., Ltd. | Halbleitervorrichtung |
JP2015041437A (ja) * | 2013-08-20 | 2015-03-02 | 船井電機株式会社 | 照明装置及び表示装置 |
FR3059152B1 (fr) * | 2016-11-21 | 2019-01-25 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | Dispositif de transfert thermique, de connexion electrique et dispositif electronique |
CN107148161A (zh) * | 2017-05-27 | 2017-09-08 | 中国运载火箭技术研究院 | 电子元器件管脚尺寸转换器及其制作方法 |
FR3103582B1 (fr) * | 2019-11-21 | 2022-12-16 | Safran Electronics & Defense | Calculateur embarqué avec entreproseur sur la puce microprocesseur |
CN112133677B (zh) * | 2020-10-20 | 2023-01-17 | 深圳市昌豪微电子有限公司 | 一种具有防水稳压密封的半导体三极管 |
CN114823549B (zh) * | 2022-06-27 | 2022-11-11 | 北京升宇科技有限公司 | 一种纵向场效应晶体管vdmos芯片的封装结构及封装方法 |
Family Cites Families (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3916434A (en) * | 1972-11-30 | 1975-10-28 | Power Hybrids Inc | Hermetically sealed encapsulation of semiconductor devices |
US4417392A (en) * | 1980-05-15 | 1983-11-29 | Cts Corporation | Process of making multi-layer ceramic package |
JPS5818944A (ja) * | 1981-07-25 | 1983-02-03 | Nec Corp | 半導体装置 |
UST105403I4 (en) * | 1982-09-07 | 1985-05-07 | Method of manufacturing a sealing cap for an integrated circuit carrying substrate | |
JPS59114845A (ja) * | 1982-12-21 | 1984-07-03 | Nec Corp | 諸特性の改善された容器を用いた半導体装置 |
JPS60183746A (ja) * | 1984-03-02 | 1985-09-19 | Hitachi Ltd | 半導体装置 |
JPS61239649A (ja) * | 1985-04-13 | 1986-10-24 | Fujitsu Ltd | 高速集積回路パツケ−ジ |
JPH07114245B2 (ja) * | 1986-10-17 | 1995-12-06 | 株式会社東芝 | 半導体外囲器 |
US4753820A (en) * | 1986-10-20 | 1988-06-28 | United Technologies Corporation | Variable pitch IC bond pad arrangement |
US4833102A (en) * | 1987-03-17 | 1989-05-23 | National Semiconductor Corporation | Process of making a ceramic lid for use in a hermetic seal package |
JPS6428853A (en) * | 1987-07-24 | 1989-01-31 | Hitachi Ltd | Semiconductor device |
JPH01111360A (ja) * | 1987-10-26 | 1989-04-28 | Fujitsu Ltd | 半導体装置 |
JPH0756887B2 (ja) * | 1988-04-04 | 1995-06-14 | 株式会社日立製作所 | 半導体パッケージ及びそれを用いたコンピュータ |
JPH01272140A (ja) * | 1988-04-25 | 1989-10-31 | Hitachi Ltd | 半導体装置 |
JP2592308B2 (ja) * | 1988-09-30 | 1997-03-19 | 株式会社日立製作所 | 半導体パッケージ及びそれを用いたコンピュータ |
JP2772001B2 (ja) * | 1988-11-28 | 1998-07-02 | 株式会社日立製作所 | 半導体装置 |
DE69006609T2 (de) * | 1989-03-15 | 1994-06-30 | Ngk Insulators Ltd | Keramischer Deckel zum Verschliessen eines Halbleiterelements und Verfahren zum Verschliessen eines Halbleiterelements in einer keramischen Packung. |
JPH0311653A (ja) * | 1989-06-07 | 1991-01-18 | Nec Yamagata Ltd | 半導体装置 |
US5045639A (en) * | 1990-08-21 | 1991-09-03 | Tong Hsing Electronic Industries Ltd. | Pin grid array package |
DE4115316A1 (de) * | 1990-09-07 | 1992-03-12 | Telefunken Systemtechnik | Duennfilm-mehrlagenschaltung und verfahren zur herstellung von duennfilm-mehrlagenschaltungen |
CA2089435C (en) * | 1992-02-14 | 1997-12-09 | Kenzi Kobayashi | Semiconductor device |
-
1992
- 1992-11-27 EP EP96102179A patent/EP0714127B1/en not_active Expired - Lifetime
- 1992-11-27 DE DE69232912T patent/DE69232912T2/de not_active Expired - Fee Related
- 1992-11-27 EP EP19920120332 patent/EP0544329A3/en not_active Withdrawn
- 1992-11-28 KR KR1019920022771A patent/KR970000218B1/ko not_active IP Right Cessation
-
1996
- 1996-11-08 US US08/745,367 patent/US5703397A/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
US5703397A (en) | 1997-12-30 |
KR970000218B1 (ko) | 1997-01-06 |
DE69232912T2 (de) | 2003-12-24 |
EP0714127A2 (en) | 1996-05-29 |
EP0714127B1 (en) | 2003-01-29 |
DE69232912D1 (de) | 2003-03-06 |
EP0714127A3 (en) | 1996-07-31 |
EP0544329A3 (en) | 1993-09-01 |
EP0544329A2 (en) | 1993-06-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR930011178A (ko) | 반도체 패키지 | |
US5311060A (en) | Heat sink for semiconductor device assembly | |
KR100604821B1 (ko) | 적층형 볼 그리드 어레이 패키지 및 그 제조방법 | |
KR950030321A (ko) | 반도체장치 및 그 제조방법 및 기판 | |
JPS6370498A (ja) | セラミック基板と熱放散器の組合せ | |
KR960012647B1 (ko) | 반도체장치 및 그 제조방법 | |
KR940008061A (ko) | 기판상의 칩 어셈블리 및 이의 제조 방법 | |
KR0185607B1 (ko) | 볼 그리드 어레이 타입의 반도체 장치 | |
JPH0777258B2 (ja) | 半導体装置 | |
KR100618759B1 (ko) | 하이브리드 모듈 | |
JPS61287254A (ja) | 半導体装置 | |
JPS6220707B2 (ko) | ||
JPS63175450A (ja) | 気密封止型半導体装置 | |
JP4589743B2 (ja) | 半導体装置 | |
JPS60143653A (ja) | パツケ−ジの封止冷却機構 | |
KR100421033B1 (ko) | 열전달 효율이 높은 전력용 패키지 | |
JP3418759B2 (ja) | 半導体パッケージ | |
US6008541A (en) | Packaged integrated circuit device | |
JPH05243418A (ja) | プラスチックpga型半導体装置 | |
JPS6352445A (ja) | 半導体装置 | |
KR20020069128A (ko) | 반도체장치와 이에 이용되는 지지기판 | |
KR920018913A (ko) | 반도체 장치 및 그의 제조 방법 | |
JPH05243417A (ja) | 半導体パッケージ | |
JP3714808B2 (ja) | 半導体装置 | |
JPH0648873Y2 (ja) | マルチチップ実装構造 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
E902 | Notification of reason for refusal | ||
AMND | Amendment | ||
E601 | Decision to refuse application | ||
J2X1 | Appeal (before the patent court) |
Free format text: APPEAL AGAINST DECISION TO DECLINE REFUSAL |
|
G160 | Decision to publish patent application | ||
B701 | Decision to grant | ||
GRNT | Written decision to grant | ||
FPAY | Annual fee payment |
Payment date: 20021231 Year of fee payment: 7 |
|
LAPS | Lapse due to unpaid annual fee |