DE69622781T2 - Verfahren zum Herstellen einer Halbleiteranordnung mit vergrabener Kontaktstruktur - Google Patents
Verfahren zum Herstellen einer Halbleiteranordnung mit vergrabener KontaktstrukturInfo
- Publication number
- DE69622781T2 DE69622781T2 DE69622781T DE69622781T DE69622781T2 DE 69622781 T2 DE69622781 T2 DE 69622781T2 DE 69622781 T DE69622781 T DE 69622781T DE 69622781 T DE69622781 T DE 69622781T DE 69622781 T2 DE69622781 T2 DE 69622781T2
- Authority
- DE
- Germany
- Prior art keywords
- producing
- semiconductor device
- contact structure
- buried contact
- buried
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76853—Barrier, adhesion or liner layers characterized by particular after-treatment steps
- H01L21/76861—Post-treatment or after-treatment not introducing additional chemical elements into the layer
- H01L21/76862—Bombardment with particles, e.g. treatment in noble gas plasmas; UV irradiation
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/907—Continuous processing
- Y10S438/908—Utilizing cluster apparatus
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Plasma & Fusion (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Drying Of Semiconductors (AREA)
- Electrodes Of Semiconductors (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP7125677A JP2836529B2 (ja) | 1995-04-27 | 1995-04-27 | 半導体装置の製造方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
DE69622781D1 DE69622781D1 (de) | 2002-09-12 |
DE69622781T2 true DE69622781T2 (de) | 2003-04-10 |
Family
ID=14915938
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE69622781T Expired - Fee Related DE69622781T2 (de) | 1995-04-27 | 1996-04-26 | Verfahren zum Herstellen einer Halbleiteranordnung mit vergrabener Kontaktstruktur |
Country Status (6)
Country | Link |
---|---|
US (1) | US5731225A (de) |
EP (1) | EP0740336B1 (de) |
JP (1) | JP2836529B2 (de) |
KR (1) | KR100259692B1 (de) |
DE (1) | DE69622781T2 (de) |
TW (1) | TW298673B (de) |
Families Citing this family (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5946596A (en) * | 1996-10-18 | 1999-08-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for preventing polycide line deformation by polycide hardening |
IT1293536B1 (it) * | 1997-07-14 | 1999-03-01 | Consorzio Eagle | Procedimento di metallizzazione multilivello ad alta planarizzazione per dispositivi a semiconduttore |
JP2937998B1 (ja) * | 1998-03-16 | 1999-08-23 | 山形日本電気株式会社 | 配線の製造方法 |
US6982226B1 (en) * | 1998-06-05 | 2006-01-03 | Agere Systems Inc. | Method of fabricating a contact with a post contact plug anneal |
KR100284283B1 (ko) * | 1998-08-31 | 2001-04-02 | 김영환 | 반도체소자의배선형성방법 |
US6670267B2 (en) | 2001-06-13 | 2003-12-30 | Mosel Vitelic Inc. | Formation of tungstein-based interconnect using thin physically vapor deposited titanium nitride layer |
US6503824B1 (en) | 2001-10-12 | 2003-01-07 | Mosel Vitelic, Inc. | Forming conductive layers on insulators by physical vapor deposition |
KR20030052828A (ko) * | 2001-12-21 | 2003-06-27 | 동부전자 주식회사 | 반도체 소자의 금속 배선 형성 방법 |
JP4798688B2 (ja) | 2004-08-26 | 2011-10-19 | エルピーダメモリ株式会社 | 半導体装置の製造方法 |
WO2006046140A2 (en) * | 2004-10-27 | 2006-05-04 | Danisco A/S | Process for the preparation of lactones |
US8388851B2 (en) | 2008-01-08 | 2013-03-05 | Micron Technology, Inc. | Capacitor forming methods |
US8652926B1 (en) * | 2012-07-26 | 2014-02-18 | Micron Technology, Inc. | Methods of forming capacitors |
US9449898B2 (en) | 2013-07-31 | 2016-09-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device having backside interconnect structure through substrate via and method of forming the same |
CN110137153B (zh) * | 2018-02-09 | 2021-03-30 | 联华电子股份有限公司 | 半导体装置及其形成方法 |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS59186326A (ja) * | 1983-04-06 | 1984-10-23 | Hitachi Ltd | プラズマ処理装置 |
US5081043A (en) * | 1988-05-06 | 1992-01-14 | Man Technologie A.G. | Method and apparatus for multielemental analysis by combustion with elemental fluorine |
US5236868A (en) * | 1990-04-20 | 1993-08-17 | Applied Materials, Inc. | Formation of titanium nitride on semiconductor wafer by reaction of titanium with nitrogen-bearing gas in an integrated processing system |
JPH04257227A (ja) * | 1991-02-08 | 1992-09-11 | Sony Corp | 配線形成方法 |
US5250467A (en) * | 1991-03-29 | 1993-10-05 | Applied Materials, Inc. | Method for forming low resistance and low defect density tungsten contacts to silicon semiconductor wafer |
JPH05343531A (ja) * | 1992-06-11 | 1993-12-24 | Seiko Epson Corp | 半導体装置及びその製造方法 |
JP3179212B2 (ja) * | 1992-10-27 | 2001-06-25 | 日本電気株式会社 | 半導体装置の製造方法 |
JP3240724B2 (ja) * | 1993-02-09 | 2001-12-25 | ソニー株式会社 | 配線形成方法 |
JP3270196B2 (ja) * | 1993-06-11 | 2002-04-02 | 川崎マイクロエレクトロニクス株式会社 | 薄膜形成方法 |
US5521119A (en) * | 1994-07-13 | 1996-05-28 | Taiwan Semiconductor Manufacturing Co. | Post treatment of tungsten etching back |
US5521121A (en) * | 1995-04-03 | 1996-05-28 | Taiwan Semiconductor Manufacturing Company | Oxygen plasma etch process post contact layer etch back |
-
1995
- 1995-04-27 JP JP7125677A patent/JP2836529B2/ja not_active Expired - Lifetime
-
1996
- 1996-04-18 US US08/634,402 patent/US5731225A/en not_active Expired - Lifetime
- 1996-04-22 TW TW085104761A patent/TW298673B/zh active
- 1996-04-26 KR KR1019960013119A patent/KR100259692B1/ko not_active IP Right Cessation
- 1996-04-26 EP EP96106658A patent/EP0740336B1/de not_active Expired - Lifetime
- 1996-04-26 DE DE69622781T patent/DE69622781T2/de not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
JPH08306781A (ja) | 1996-11-22 |
DE69622781D1 (de) | 2002-09-12 |
EP0740336B1 (de) | 2002-08-07 |
KR100259692B1 (ko) | 2000-06-15 |
US5731225A (en) | 1998-03-24 |
KR960039157A (ko) | 1996-11-21 |
EP0740336A2 (de) | 1996-10-30 |
EP0740336A3 (de) | 1998-01-21 |
TW298673B (de) | 1997-02-21 |
JP2836529B2 (ja) | 1998-12-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE69334194D1 (de) | Verfahren zum Erzeugen einer Halbleitervorrichtung | |
DE69535936D1 (de) | Verfahren zum Herstellen einer Halbleitervorrichtung mit Graben | |
DE69418302D1 (de) | Verfahren zur Herstellung einer Halbleitervorrichtung mit ebener Oberfläche | |
DE68917995D1 (de) | Verfahren zum Herstellen einer Halbleitervorrichtung. | |
DE69022087D1 (de) | Verfahren zum Herstellen einer Halbleiteranordnung. | |
DE68919549D1 (de) | Verfahren zum Herstellen einer Halbleiteranordnung. | |
DE69133316D1 (de) | Verfahren zum Herstellen einer Halbleitervorrichtung | |
DE69624645T2 (de) | Verfahren zum Herstellen einer monolithischen Halbleiteranordnung mit integrierten mikrogefertigten Oberflächenstrukturen | |
DE69636338D1 (de) | Verfahren zur herstellung einer halbleitervorrichtung | |
DE68911621D1 (de) | Verfahren zum Herstellen einer Einrichtung. | |
DE69030229D1 (de) | Verfahren zum Herstellen einer Halbleitervorrichtung | |
DE69126934D1 (de) | Verfahren zum Herstellen einer Halbleiteranordnung mit Mehrlagen-Verbindungsleitungen | |
DE69422265T2 (de) | Verfahren zur Herstellung einer strahlungsgeschützten Silizium-auf-Isolator Halbleiteranordnung | |
DE69526486D1 (de) | Verfahren zum Herstellen einer Kontaktfläche in einer integrierten Schaltung | |
DE69622781T2 (de) | Verfahren zum Herstellen einer Halbleiteranordnung mit vergrabener Kontaktstruktur | |
DE69434695D1 (de) | Verfahren zur Herstellung einer Halbleiteranordnung | |
DE68920094D1 (de) | Verfahren zum Herstellen einer Halbleiteranordnung. | |
DE69028964D1 (de) | Verfahren zum Herstellen einer Halbleitervorrichtung | |
DE68906034D1 (de) | Verfahren zum herstellen einer halbleiteranordnung. | |
DE69506646D1 (de) | Verfahren zum Herstellen einer Halbleitereinrichtung | |
DE3877282D1 (de) | Verfahren zum herstellen einer halbleiter-vorrichtung. | |
DE69120975D1 (de) | Verfahren zum Herstellen einer Halbleitervorrichtung | |
DE69205193D1 (de) | Verfahren zum Herstellen einer Halbleiteranordnung mit einem Halbleiterkörper mit einer vergrabenen Silicidschicht. | |
DE69022710D1 (de) | Verfahren zum Herstellen einer Halbleitervorrichtung. | |
DE68922085D1 (de) | Halbleiteranordung und Verfahren zum Herstellen einer Halbleiteranordung. |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8327 | Change in the person/name/address of the patent owner |
Owner name: NEC ELECTRONICS CORP., KAWASAKI, KANAGAWA, JP |
|
8364 | No opposition during term of opposition | ||
8339 | Ceased/non-payment of the annual fee |