DE602005019383D1 - Halbleiterspeicher und Systemvorrichtung - Google Patents

Halbleiterspeicher und Systemvorrichtung

Info

Publication number
DE602005019383D1
DE602005019383D1 DE602005019383T DE602005019383T DE602005019383D1 DE 602005019383 D1 DE602005019383 D1 DE 602005019383D1 DE 602005019383 T DE602005019383 T DE 602005019383T DE 602005019383 T DE602005019383 T DE 602005019383T DE 602005019383 D1 DE602005019383 D1 DE 602005019383D1
Authority
DE
Germany
Prior art keywords
semiconductor memory
system device
semiconductor
memory
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
DE602005019383T
Other languages
English (en)
Inventor
Koichi Nishimura
Shinichi Yamada
Yukihiro Nomura
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Semiconductor Ltd
Original Assignee
Fujitsu Semiconductor Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Semiconductor Ltd filed Critical Fujitsu Semiconductor Ltd
Publication of DE602005019383D1 publication Critical patent/DE602005019383D1/de
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/4072Circuits for initialization, powering up or down, clearing memory or presetting
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1015Read-write modes for single port memories, i.e. having either a random port or a serial port
    • G11C7/1045Read-write mode select circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/4076Timing circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/20Memory cell initialisation circuits, e.g. when powering up or down, memory clear, latent image memory
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C2029/0407Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals on power on

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Dram (AREA)
  • Microcomputers (AREA)
  • Static Random-Access Memory (AREA)
  • Memory System (AREA)
  • For Increasing The Reliability Of Semiconductor Memories (AREA)
DE602005019383T 2005-03-10 2005-06-22 Halbleiterspeicher und Systemvorrichtung Active DE602005019383D1 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2005067029A JP4620504B2 (ja) 2005-03-10 2005-03-10 半導体メモリおよびシステム装置

Publications (1)

Publication Number Publication Date
DE602005019383D1 true DE602005019383D1 (de) 2010-04-01

Family

ID=36782618

Family Applications (1)

Application Number Title Priority Date Filing Date
DE602005019383T Active DE602005019383D1 (de) 2005-03-10 2005-06-22 Halbleiterspeicher und Systemvorrichtung

Country Status (7)

Country Link
US (1) US7251171B2 (de)
EP (1) EP1705663B1 (de)
JP (1) JP4620504B2 (de)
KR (1) KR100649072B1 (de)
CN (1) CN100520963C (de)
DE (1) DE602005019383D1 (de)
TW (1) TWI269302B (de)

Families Citing this family (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100626375B1 (ko) * 2003-07-21 2006-09-20 삼성전자주식회사 고주파로 동작하는 반도체 메모리 장치 및 모듈
TWI326084B (en) * 2005-09-13 2010-06-11 Hynix Semiconductor Inc Synchronous dynamic random access memory integrated circuit semiconductor memory with reset function and method of resetting a memory without powering down the memory
JP4750526B2 (ja) * 2005-10-20 2011-08-17 富士通セミコンダクター株式会社 半導体記憶装置
KR100885869B1 (ko) * 2006-04-04 2009-02-27 삼성전자주식회사 프리엠블 코드를 사용하여 노이즈를 감소시키는 단일형병렬데이터 인터페이스 방법, 기록매체 및 반도체 장치
KR100784865B1 (ko) * 2006-12-12 2007-12-14 삼성전자주식회사 낸드 플래시 메모리 장치 및 그것을 포함한 메모리 시스템
US8266405B2 (en) 2006-12-13 2012-09-11 Cypress Semiconductor Corporation Memory interface configurable for asynchronous and synchronous operation and for accessing storage from any clock domain
KR100842759B1 (ko) * 2007-01-03 2008-07-01 주식회사 하이닉스반도체 반도체메모리소자 및 그의 구동 방법
JP5096131B2 (ja) 2007-12-27 2012-12-12 ルネサスエレクトロニクス株式会社 半導体記憶装置
WO2014097957A1 (ja) * 2012-12-19 2014-06-26 ピーエスフォー ルクスコ エスエイアールエル 半導体装置
KR20140100008A (ko) 2013-02-05 2014-08-14 삼성전자주식회사 휘발성 메모리 장치의 구동 방법 및 휘발성 메모리 장치의 테스트 방법
US10068648B1 (en) 2017-08-30 2018-09-04 Micron Technology, Inc. Distributed mode registers in memory devices
JP6444475B1 (ja) * 2017-11-28 2018-12-26 ウィンボンド エレクトロニクス コーポレーション 半導体記憶装置
KR20200056731A (ko) * 2018-11-15 2020-05-25 에스케이하이닉스 주식회사 반도체장치
JP6894459B2 (ja) * 2019-02-25 2021-06-30 華邦電子股▲ふん▼有限公司Winbond Electronics Corp. 疑似スタティックランダムアクセスメモリとその動作方法
CN110532203B (zh) * 2019-09-05 2021-03-09 北京兆易创新科技股份有限公司 一种nand复位方法、装置、电子设备和存储介质
US11474698B2 (en) 2019-12-04 2022-10-18 Micron Technology, Inc. Reset verification in a memory system by using a mode register

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4141520B2 (ja) * 1997-11-14 2008-08-27 株式会社ルネサステクノロジ 同期型半導体記憶装置
US6763448B1 (en) * 1999-02-16 2004-07-13 Renesas Technology Corp. Microcomputer and microcomputer system
JP4216457B2 (ja) * 2000-11-30 2009-01-28 富士通マイクロエレクトロニクス株式会社 半導体記憶装置及び半導体装置
JP2002230996A (ja) * 2001-01-29 2002-08-16 Mitsubishi Electric Corp 半導体記憶装置
JP4745528B2 (ja) * 2001-05-17 2011-08-10 富士通セミコンダクター株式会社 レジスタの設定方法及び半導体装置
JP4822620B2 (ja) * 2001-07-06 2011-11-24 ルネサスエレクトロニクス株式会社 半導体集積回路
JP4111789B2 (ja) * 2002-09-13 2008-07-02 富士通株式会社 半導体記憶装置の制御方法及び半導体記憶装置
JP4570321B2 (ja) * 2002-10-29 2010-10-27 ルネサスエレクトロニクス株式会社 半導体記憶装置

Also Published As

Publication number Publication date
CN100520963C (zh) 2009-07-29
JP4620504B2 (ja) 2011-01-26
JP2006252654A (ja) 2006-09-21
KR100649072B1 (ko) 2006-11-27
KR20060097522A (ko) 2006-09-14
US20060203576A1 (en) 2006-09-14
TWI269302B (en) 2006-12-21
EP1705663A3 (de) 2007-03-07
US7251171B2 (en) 2007-07-31
EP1705663B1 (de) 2010-02-17
CN1832031A (zh) 2006-09-13
TW200632911A (en) 2006-09-16
EP1705663A2 (de) 2006-09-27

Similar Documents

Publication Publication Date Title
DE602005019383D1 (de) Halbleiterspeicher und Systemvorrichtung
DE602005009411D1 (de) Halbleiterspeichervorrichtung
DE602006011803D1 (de) Zeilenlayoutstruktur, Halbleiterspeichervorrichtung und Layoutverfahren
DE602005023598D1 (de) Halbleiterspeicheranordnung und Informationsverarbeitungssystem
DE602005006197D1 (de) Halbleiterspeicherbaustein
DE602007013327D1 (de) Halbleiterspeicher und -system
TWI346340B (en) Semiconductor memory device and memory system including the same
DE602006012674D1 (de) Halbleitervorrichtung und dazugehörige Montagestruktur
DE102005024684A8 (de) Halbleitervorrichtung
EP1866964A4 (de) Speicherelement, speicherbaustein und halbleiterbaustein
DE502006003077D1 (de) Halbleiterbauelement und Laservorrichtung
DE602006001275D1 (de) Gassack und Gassackeinrichtung
DE602006011234D1 (de) Airbag und Airbagvorrichtung
DE602005007798D1 (de) Halbleiterspeichervorrichtung und Signalverarbeitungssystem
DE602005012028D1 (de) Nichtflüchtige Halbleiterspeicheranordnung und Leseverfahren
DE602006005104D1 (de) Luftsack und Luftsackvorrichtung
DE602006005404D1 (de) Entbindungstragvorrichtung
TWI370522B (en) Semiconductor memory device
DE602006002000D1 (de) Gassack und Gassackeinrichtung
DE602007009007D1 (de) Halbleiterspeicher und -system
DE602006011600D1 (de) Audiocodierungseinrichtung und audiocodierungsverfahren
DE602006014957D1 (de) Audiocodierungseinrichtung und audiocodierungsverfahren
DE602006000563D1 (de) Gassack und Gassackeinrichtung
DE602005018561D1 (de) Halbleiterspeicherbauelement und dessen Herstellungsverfahren
DE602006018369D1 (de) Halbleiterspeicher und testsystem

Legal Events

Date Code Title Description
8327 Change in the person/name/address of the patent owner

Owner name: FUJITSU SEMICONDUCTOR LTD., YOKOHAMA, KANAGAWA, JP

8328 Change in the person/name/address of the agent

Representative=s name: SEEGER SEEGER LINDNER PARTNERSCHAFT PATENTANWAELTE

8364 No opposition during term of opposition