DE60045636D1 - Verfahren zur behandlung eines halbleitersubstrats - Google Patents

Verfahren zur behandlung eines halbleitersubstrats

Info

Publication number
DE60045636D1
DE60045636D1 DE60045636T DE60045636T DE60045636D1 DE 60045636 D1 DE60045636 D1 DE 60045636D1 DE 60045636 T DE60045636 T DE 60045636T DE 60045636 T DE60045636 T DE 60045636T DE 60045636 D1 DE60045636 D1 DE 60045636D1
Authority
DE
Germany
Prior art keywords
treating
semiconductor substrate
semiconductor
substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE60045636T
Other languages
English (en)
Inventor
Thierry Barge
Bruno Ghyselen
Toshiaki Iwamatsu
Hideki Naruoka
Junichiro Furihata
Kiyoshi Mitani
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Soitec SA
Original Assignee
Soitec SA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Soitec SA filed Critical Soitec SA
Application granted granted Critical
Publication of DE60045636D1 publication Critical patent/DE60045636D1/de
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/06Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising selenium or tellurium in uncombined form other than as impurities in semiconductor bodies of other materials
    • H01L21/08Preparation of the foundation plate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76251Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
    • H01L21/76254Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/30625With simultaneous mechanical treatment, e.g. mechanico-chemical polishing
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/12All metal or with adjacent metals
    • Y10T428/12493Composite; i.e., plural, adjacent, spatially distinct metal components [e.g., layers, joint, etc.]
    • Y10T428/12528Semiconductor component

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • Element Separation (AREA)
  • Formation Of Insulating Films (AREA)
  • Crystals, And After-Treatments Of Crystals (AREA)
  • Mechanical Treatment Of Semiconductor (AREA)
  • Weting (AREA)
DE60045636T 1999-08-20 2000-08-17 Verfahren zur behandlung eines halbleitersubstrats Expired - Lifetime DE60045636D1 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
FR9910668A FR2797714B1 (fr) 1999-08-20 1999-08-20 Procede de traitement de substrats pour la microelectronique et substrats obtenus par ce procede
PCT/FR2000/002331 WO2001015218A1 (fr) 1999-08-20 2000-08-17 Procede de traitement de substrats pour la micro-electronique et substrats obtenus par ce procede

Publications (1)

Publication Number Publication Date
DE60045636D1 true DE60045636D1 (de) 2011-03-31

Family

ID=9549261

Family Applications (1)

Application Number Title Priority Date Filing Date
DE60045636T Expired - Lifetime DE60045636D1 (de) 1999-08-20 2000-08-17 Verfahren zur behandlung eines halbleitersubstrats

Country Status (9)

Country Link
US (2) US6902988B2 (de)
EP (1) EP1208593B1 (de)
JP (1) JP4582982B2 (de)
KR (1) KR100752467B1 (de)
DE (1) DE60045636D1 (de)
FR (1) FR2797714B1 (de)
MY (1) MY125775A (de)
TW (1) TW530378B (de)
WO (1) WO2001015218A1 (de)

Families Citing this family (48)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2842648B1 (fr) * 2002-07-18 2005-01-14 Commissariat Energie Atomique Procede de transfert d'une couche mince electriquement active
FR2843487B1 (fr) * 2002-08-12 2005-10-14 Procede d'elaboration de couche mince comprenant une etape de correction d'epaisseur par oxydation sacrificielle, et machine associee
EP1547143B1 (de) * 2002-08-12 2010-10-13 S.O.I.Tec Silicon on Insulator Technologies Verfahren zur herstellung einer dünnen schicht, einschliesslich eines schrittes des korrigierens der dicke durch hilfsoxidation und zugehörige vorrichtung
FR2843486B1 (fr) * 2002-08-12 2005-09-23 Soitec Silicon On Insulator Procede d'elaboration de couches minces de semi-conducteur comprenant une etape de finition
US6908774B2 (en) 2002-08-12 2005-06-21 S.O. I. Tec Silicon On Insulator Technologies S.A. Method and apparatus for adjusting the thickness of a thin layer of semiconductor material
JP4382438B2 (ja) * 2002-11-14 2009-12-16 株式会社東芝 半導体ウェーハの検査方法、半導体装置の開発方法、半導体装置の製造方法、および半導体ウェーハ処理装置
FR2849269B1 (fr) * 2002-12-20 2005-07-29 Soitec Silicon On Insulator Procede de realisation de cavites dans une plaque de silicium
FR2852143B1 (fr) 2003-03-04 2005-10-14 Soitec Silicon On Insulator Procede de traitement preventif de la couronne d'une tranche multicouche
FR2855909B1 (fr) 2003-06-06 2005-08-26 Soitec Silicon On Insulator Procede d'obtention concomitante d'au moins une paire de structures comprenant au moins une couche utile reportee sur un substrat
DE10326578B4 (de) * 2003-06-12 2006-01-19 Siltronic Ag Verfahren zur Herstellung einer SOI-Scheibe
EP1571241A1 (de) 2004-03-01 2005-09-07 S.O.I.T.E.C. Silicon on Insulator Technologies Herstellungsverfahren eines Substrates
JP4407384B2 (ja) * 2004-05-28 2010-02-03 株式会社Sumco Soi基板の製造方法
KR100914898B1 (ko) * 2004-12-28 2009-08-31 에스오아이테크 실리콘 온 인슐레이터 테크놀로지스 낮은 홀들의 밀도를 가지는 박막을 구현하는 방법
DE602004022882D1 (de) * 2004-12-28 2009-10-08 Soitec Silicon On Insulator Ner geringen dichte von löchern
FR2884647B1 (fr) * 2005-04-15 2008-02-22 Soitec Silicon On Insulator Traitement de plaques de semi-conducteurs
FR2893446B1 (fr) * 2005-11-16 2008-02-15 Soitec Silicon Insulator Techn TRAITEMENT DE COUCHE DE SiGe POUR GRAVURE SELECTIVE
FR2895563B1 (fr) * 2005-12-22 2008-04-04 Soitec Silicon On Insulator Procede de simplification d'une sequence de finition et structure obtenue par le procede
JP2008028070A (ja) * 2006-07-20 2008-02-07 Sumco Corp 貼り合わせウェーハの製造方法
CN101675280B (zh) * 2007-03-30 2013-05-15 盾安美斯泰克公司(美国) 先导式微型滑阀
WO2008121365A1 (en) * 2007-03-31 2008-10-09 Microstaq, Inc. Pilot operated spool valve
EP2105957A3 (de) * 2008-03-26 2011-01-19 Semiconductor Energy Laboratory Co., Ltd. Verfahren zur Herstellung eines SOI-Substrats und Verfahren zur Herstellung einer Halbleitervorrichtung
FR2934925B1 (fr) * 2008-08-06 2011-02-25 Soitec Silicon On Insulator Procede de fabrication d'une structure comprernant une etape d'implantations d'ions pour stabiliser l'interface de collage.
WO2010019329A2 (en) * 2008-08-09 2010-02-18 Microstaq, Inc. Improved microvalve device
EP2161741B1 (de) 2008-09-03 2014-06-11 Soitec Verfahren zur Herstellung eines Halbleiters auf einem Isoliersubstrat mit verringerter SECCO-Fehlerdichte
WO2010062852A1 (en) * 2008-11-26 2010-06-03 Memc Electronic Materials, Inc. Method for processing a silicon-on-insulator structure
WO2010065804A2 (en) 2008-12-06 2010-06-10 Microstaq, Inc. Fluid flow control assembly
FR2943458B1 (fr) * 2009-03-18 2011-06-10 Soitec Silicon On Insulator Procede de finition d'un substrat de type "silicium sur isolant" soi
WO2010117874A2 (en) 2009-04-05 2010-10-14 Microstaq, Inc. Method and structure for optimizing heat exchanger performance
WO2011022267A2 (en) 2009-08-17 2011-02-24 Microstaq, Inc. Micromachined device and control method
WO2011027545A1 (ja) * 2009-09-04 2011-03-10 信越半導体株式会社 Soiウェーハの製造方法
US8956884B2 (en) * 2010-01-28 2015-02-17 Dunan Microstaq, Inc. Process for reconditioning semiconductor surface to facilitate bonding
CN102792419B (zh) 2010-01-28 2015-08-05 盾安美斯泰克股份有限公司 高温选择性融合接合的工艺与构造
GB2499969A (en) 2010-06-25 2013-09-11 Cambridge Display Tech Ltd Composition comprising an organic semiconducting material and a triplet-accepting material
DE112011102127B4 (de) 2010-06-25 2022-10-13 Cambridge Display Technology Ltd. Organische lichtemittierende Einrichtung und Verfahren
US8996141B1 (en) 2010-08-26 2015-03-31 Dunan Microstaq, Inc. Adaptive predictive functional controller
JP5927894B2 (ja) * 2011-12-15 2016-06-01 信越半導体株式会社 Soiウェーハの製造方法
US8925793B2 (en) 2012-01-05 2015-01-06 Dunan Microstaq, Inc. Method for making a solder joint
JP2013143407A (ja) 2012-01-06 2013-07-22 Shin Etsu Handotai Co Ltd 貼り合わせsoiウェーハの製造方法
FR2987166B1 (fr) 2012-02-16 2017-05-12 Soitec Silicon On Insulator Procede de transfert d'une couche
US9136134B2 (en) 2012-02-22 2015-09-15 Soitec Methods of providing thin layers of crystalline semiconductor material, and related structures and devices
US9140613B2 (en) 2012-03-16 2015-09-22 Zhejiang Dunan Hetian Metal Co., Ltd. Superheat sensor
JP5096634B2 (ja) * 2012-06-14 2012-12-12 ソイテック 低いホール密度を有する薄層を得るための方法
FR3007891B1 (fr) * 2013-06-28 2016-11-25 Soitec Silicon On Insulator Procede de fabrication d'une structure composite
US9188375B2 (en) 2013-12-04 2015-11-17 Zhejiang Dunan Hetian Metal Co., Ltd. Control element and check valve assembly
JP2016082093A (ja) * 2014-10-17 2016-05-16 信越半導体株式会社 貼り合わせウェーハの製造方法
JP6601119B2 (ja) * 2015-10-05 2019-11-06 株式会社Sumco エピタキシャルウェーハ裏面検査装置およびそれを用いたエピタキシャルウェーハ裏面検査方法
FR3103055A1 (fr) * 2019-11-08 2021-05-14 Soitec Procédé de finition d’une couche semi-conductrice monocristalline transférée sur un substrat receveur
FR3133104A1 (fr) * 2022-02-28 2023-09-01 Commissariat A L'energie Atomique Et Aux Energies Alternatives Procédé de collage par activation de surface par bombardement d’ions ou d’atomes d’une première surface d’un premier substrat à une deuxième surface d’un deuxième substrat

Family Cites Families (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5911631A (ja) 1982-07-12 1984-01-21 Nec Corp 半導体装置の製造方法
JPS6278829A (ja) 1985-09-30 1987-04-11 Mitsubishi Electric Corp 半導体装置の製造方法
EP0226931B1 (de) * 1985-12-17 1991-02-27 Max-Planck-Gesellschaft zur Förderung der Wissenschaften e.V. Verfahren zur Herstellung von Halbleitersubstraten
DE69127582T2 (de) * 1990-05-18 1998-03-26 Fujitsu Ltd Verfahren zur Herstellung eines Halbleitersubstrates und Verfahren zur Herstellung einer Halbleiteranordnung unter Verwendung dieses Substrates
FR2681472B1 (fr) * 1991-09-18 1993-10-29 Commissariat Energie Atomique Procede de fabrication de films minces de materiau semiconducteur.
US5589422A (en) * 1993-01-15 1996-12-31 Intel Corporation Controlled, gas phase process for removal of trace metal contamination and for removal of a semiconductor layer
JPH07183477A (ja) * 1993-12-22 1995-07-21 Nec Corp 半導体基板の製造方法
JP3078720B2 (ja) * 1994-11-02 2000-08-21 三菱電機株式会社 半導体装置およびその製造方法
US5696020A (en) * 1994-11-23 1997-12-09 Electronics And Telecommunications Research Institute Method for fabricating semiconductor device isolation region using a trench mask
JPH08250469A (ja) 1995-03-08 1996-09-27 Hitachi Ltd プラズマエッチング装置
JPH09260620A (ja) * 1996-03-25 1997-10-03 Shin Etsu Handotai Co Ltd 結合ウエーハの製造方法およびこの方法で製造される結合ウエーハ
JP3602679B2 (ja) * 1997-02-26 2004-12-15 株式会社ルネサステクノロジ 半導体装置およびその製造方法
JPH10275905A (ja) 1997-03-31 1998-10-13 Mitsubishi Electric Corp シリコンウェーハの製造方法およびシリコンウェーハ
JPH1197379A (ja) * 1997-07-25 1999-04-09 Denso Corp 半導体基板及び半導体基板の製造方法
JP3324469B2 (ja) * 1997-09-26 2002-09-17 信越半導体株式会社 Soiウエーハの製造方法ならびにこの方法で製造されるsoiウエーハ
JP3451908B2 (ja) * 1997-11-05 2003-09-29 信越半導体株式会社 Soiウエーハの熱処理方法およびsoiウエーハ
JPH11204452A (ja) * 1998-01-13 1999-07-30 Mitsubishi Electric Corp 半導体基板の処理方法および半導体基板
SG71903A1 (en) * 1998-01-30 2000-04-18 Canon Kk Process of reclamation of soi substrate and reproduced substrate
FR2777115B1 (fr) * 1998-04-07 2001-07-13 Commissariat Energie Atomique Procede de traitement de substrats semi-conducteurs et structures obtenues par ce procede
US6221774B1 (en) * 1998-04-10 2001-04-24 Silicon Genesis Corporation Method for surface treatment of substrates
JP3697106B2 (ja) * 1998-05-15 2005-09-21 キヤノン株式会社 半導体基板の作製方法及び半導体薄膜の作製方法
JP2000022159A (ja) * 1998-07-02 2000-01-21 Sanyo Electric Co Ltd 半導体装置の製造方法
JP3358550B2 (ja) * 1998-07-07 2002-12-24 信越半導体株式会社 Soiウエーハの製造方法ならびにこの方法で製造されるsoiウエーハ
JP2002022159A (ja) 2000-07-07 2002-01-23 Matsushita Electric Ind Co Ltd 一酸化炭素の検知装置

Also Published As

Publication number Publication date
TW530378B (en) 2003-05-01
FR2797714A1 (fr) 2001-02-23
MY125775A (en) 2006-08-30
EP1208593B1 (de) 2011-02-16
US20040115905A1 (en) 2004-06-17
WO2001015218A1 (fr) 2001-03-01
KR100752467B1 (ko) 2007-08-24
JP2003510799A (ja) 2003-03-18
FR2797714B1 (fr) 2001-10-26
KR20020031412A (ko) 2002-05-01
US7235427B2 (en) 2007-06-26
US6902988B2 (en) 2005-06-07
EP1208593A1 (de) 2002-05-29
US20050208322A1 (en) 2005-09-22
JP4582982B2 (ja) 2010-11-17

Similar Documents

Publication Publication Date Title
DE60045636D1 (de) Verfahren zur behandlung eines halbleitersubstrats
DE60045416D1 (de) Verfahren zur behandlung von mikroelektroniksubstraten
DE69916728D1 (de) Verfahren zur Reinigung eines Halbleitersubstrats
DE69739537D1 (de) Verfahren und Vorrichtung zur Behandlung eines Halbleitersubstrats
DE60038423D1 (de) Verfahren zur Herstellung eines Halbleiterbauelements
DE60023395D1 (de) Verfahren zur Bearbeitung von Halbleitern
DE60122532D1 (de) Verfahren zur behandlung von mehreren bohrlochintervallen
DE69912376D1 (de) Verfahren zur herstellung eines halbleiterbauelements
DE10196115T1 (de) Verfahren zum Herstellen eines Halbleiterwafers
DE69937326D1 (de) Verfahren zur bestimmung eines substrates
DE60120520D1 (de) Verfahren zur behandlung von abwasser
DE69619602D1 (de) Verfahren zum Herstellen eines Halbleiter-Substrats
DE19982720T1 (de) Verfahren zur Behandlung Silicium enthaltender Polymerschichten
DE60040719D1 (de) Verfahren und Vorrichtung zur Behandlung von Halbleitersubstraten
DE60018598D1 (de) Verfahren und vorrichtung zur beschichtung eines substrates
ATE278421T1 (de) Verfahren zur behandlung eines östrogenrezeptor positives karzinoms
DE69941230D1 (de) Verfahren zur Herstellung eines Halbleitergehäuses
DE60030197D1 (de) Verfahren zum Entfernen von Aluminidüberzügen von Substraten
DE69805299D1 (de) Verfahren zur behandlung eines lignozellulosematerials
DE69930700D1 (de) Halbleitersubstrat und Verfahren zu seiner Herstellung
DE69519460D1 (de) Verfahren zur Reinigung eines Halbleiter-Wafers
DE60042993D1 (de) Verfahren zum thermischen Behandeln eines Substrates
DE69922617D1 (de) Verfahren zur Herstellung eines Halbleiterbauelementes
DE50115216D1 (de) Halbleiterbauelement und verfahren zur identifizierung eines halbleiterbauelementes
DE60210501D1 (de) Verfahren zur behandlung eines luftreifens

Legal Events

Date Code Title Description
R082 Change of representative

Ref document number: 1208593

Country of ref document: EP

Representative=s name: SAMSON & PARTNER, PATENTANWAELTE, DE

R081 Change of applicant/patentee

Ref document number: 1208593

Country of ref document: EP

Owner name: SOITEC, FR

Free format text: FORMER OWNER: S.O.I.TEC SILICON ON INSULATOR TECHNOLOGIES, BERNIN, FR

Effective date: 20120905

R082 Change of representative

Ref document number: 1208593

Country of ref document: EP

Representative=s name: SAMSON & PARTNER, PATENTANWAELTE, DE

Effective date: 20120905