TWI571965B - 具緊湊型互補式金氧半場效電晶體絕緣的積體電路及其製備方法 - Google Patents

具緊湊型互補式金氧半場效電晶體絕緣的積體電路及其製備方法 Download PDF

Info

Publication number
TWI571965B
TWI571965B TW104120780A TW104120780A TWI571965B TW I571965 B TWI571965 B TW I571965B TW 104120780 A TW104120780 A TW 104120780A TW 104120780 A TW104120780 A TW 104120780A TW I571965 B TWI571965 B TW I571965B
Authority
TW
Taiwan
Prior art keywords
well
conductivity type
buried layer
integrated circuit
potential
Prior art date
Application number
TW104120780A
Other languages
English (en)
Other versions
TW201601253A (zh
Inventor
雪克 瑪力卡勒強斯瓦密
Original Assignee
萬國半導體股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 萬國半導體股份有限公司 filed Critical 萬國半導體股份有限公司
Publication of TW201601253A publication Critical patent/TW201601253A/zh
Application granted granted Critical
Publication of TWI571965B publication Critical patent/TWI571965B/zh

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/085Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
    • H01L27/088Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
    • H01L27/092Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0642Isolation within the component, i.e. internal isolation
    • H01L29/0646PN junctions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/761PN junctions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823878Complementary field-effect transistors, e.g. CMOS isolation region manufacturing related aspects, e.g. to avoid interaction of isolation region with adjacent structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823892Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the wells or tubs, e.g. twin tubs, high energy well implants, buried implanted layers for lateral isolation [BILLI]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/085Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
    • H01L27/088Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
    • H01L27/092Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
    • H01L27/0928Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors comprising both N- and P- wells in the substrate, e.g. twin-tub
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/10Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/107Substrate region of field-effect devices
    • H01L29/1075Substrate region of field-effect devices of field-effect transistors
    • H01L29/1079Substrate region of field-effect devices of field-effect transistors with insulated gate
    • H01L29/1083Substrate region of field-effect devices of field-effect transistors with insulated gate with an inactive supplementary region, e.g. for preventing punch-through, improving capacity effect or leakage current

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Ceramic Engineering (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Semiconductor Integrated Circuits (AREA)

Description

具緊湊型互補式金氧半場效電晶體絕緣的積體電路及其 製備方法
本發明涉及一種功率積體電路,具體涉及一種緊湊CMOS元件絕緣結構的積體電路及其製備方法。
高壓應用的單片功率積體電路(PIC)有時集成在類比和數位電路上。例如,一種直流-直流轉換器類型的功率積體電路,可以在一個單獨的積體電路上集成控制器和一個或兩個電源開關。也因此,構成功率積體電路中類比電路的互補式金氧半場效電晶體(CMOS)元件,必須與雜訊基底絕緣,以避免由雜訊引起的電路故障。確切地說,類比電路通常包括頻帶間隙、放大器和傳感電路等敏感電路。數位電路通常包括振盪器、邏輯電路和PWM控制器。傳統的功率積體電路包括類比電路和數位電路各自的接地連接(類比接地和數位接地)。功率積體電路的基底(通常為P-型基底),通常連接到數位接地,數位時鐘電路的開關動作導致數位接地趨近於雜訊。功率積體電路的敏感CMOS類比電路必須與P-型基底和雜訊模擬接地絕緣。
在CMOS類比電路中,PMOS元件由於形成在N-井中,因此與P-型基底自我絕緣。然而,NMOS元件形成在P-井中,如果不絕緣的話,就會直接連接到P-型基底。傳統的功率積體電路利用一個N-型掩埋層(“N-掩埋層”)和漏極端N-型掩埋層的深N-井環,使CMOS元件與P-基底絕緣。圖1和2表示在積體電路中傳統的CMOS元件絕緣結構。參見圖1和2,積體電路通常使用一個或多個電路模組1至3製成,每個電路模組都含有類比或數位電路。在本例中,每個電路模組1至3都與CMOS元件絕緣結構絕緣,CMOS元件絕緣結構包括一個深N-井環5和一個N-型掩埋層14,在環5限定的電路模組內的整個區域下方。如圖2所示的電路模組10示例,N-掩埋層14延伸,穿過深N-井環5之間的電路模組下方的整個區域。PMOS和NMOS元件形成在各自的N-井18和P-井20中,在N-掩埋層14上方的外延層13中。因此,PMOS和NMOS元件被深N-井環5和N-掩埋層14完全包圍,與P-型基底12絕緣,P-型基底12通常連接到數位接地。雖然使類比電路模組和雜訊P-型基底絕緣更加關鍵,但是傳統的積體電路通常使類比和數位電路模組絕緣,以保持基底的雜訊較低,導致從基底到類比模組測試較低的雜訊耦合。
雖然傳統的CMOS元件絕緣結構非常有效,但由於使用了深N-井,使絕緣結構佔據了很大面積的矽。深N-井通常與很大的向外擴散有關,故在鄰近的深N-井之間必須具有很大的間距。因此,利用傳統的CMOS元件絕緣結構製成的積體電路晶片尺寸很大,增加了積體電路的成本。
本發明目的是提供一種具緊湊型互補式金氧半場效電晶體(CMOS)元件絕緣結構的積體電路及其製備方法,縮小了元件絕緣所需的矽面積,從而降低了積體電路的晶片尺寸和成本,同時有利於保持基底雜訊較低,使得從基底到類比模組的雜訊耦合較低。
為了達到上述目的,本發明通過以下技術方案實現:一種具緊湊型CMOS絕緣的積體電路,其特點是,包括:一第一導電類型輕摻雜的半導體層;一第一導電類型的第一井,形成在半導體層中,所述的第一井罩住有源元件,並且連接到第一井電勢;一第二導電類型的第二井,形成在半導體層中,包圍著第一井,所述的第二井罩住有源元件,並且連接到第二井電勢;以及一第二導電類型的掩埋層,形成在第一井下方,至少部分重疊包圍著所述第一井的第二井。
所述的掩埋層與第二井接觸。
所述的掩埋層形成在第二井周圍,但不與第二井接觸。
所述的掩埋層與整個第二井重疊。
所述的半導體層包括:一第一導電類型的半導體基底;以及一第一導電類型的外延層,形成在所述的半導體基底上,所述的掩埋層形成在半導體基底上。
所述的第一井罩住第二導電類型的MOS電晶體,作為有源元件。
所述的第二井罩住第一導電類型的MOS電晶體,作為有源元件。
所述的第一導電類型為P-型,第二導電類型為N-型。
所述的第一井的第一井電勢包括第一接地電勢,半導體層電連接到第二接地電勢,通過第二井和掩埋層,第一接地電勢與第二接地電勢絕緣。
所述的第二井的第二井電勢包括一個正電壓源電壓。
一種用於製備積體電路的方法,其中,包括:製備第一導電類型的半導體層,並且輕摻雜;在半導體層中製備第一導電類型的第一井,第一井罩住有源元件,並且連接到第一井電勢;在半導體層中製備第二導電類型的第二井包圍著第一井,第二井罩住有源元件,並且連接到第二井電勢;並且在第一井下方,製備第二導電類型的掩埋層,並且部分重疊包圍著第一井的第二井。
所述製備第二導電類型的掩埋層,包括:製備第二導電類型的掩埋層,與所述第二井接觸。
所述製備第二導電類型的掩埋層包括:製備第二導電類型的掩埋層,在所述第二井附近,但不與第二井接觸。
所述製備第二導電類型的掩埋層,包括:製備第二導電類型的掩埋層,重疊整個第二井。
所述製備第一導電類型的半導體層並且輕摻雜,包括:製備第一導電類型的半導體基底;並且在所述的半導體基底上,製備第一導電類型的外延層,其中掩埋層形成在半導體基底上。
所述的第一井罩住第二導電類型的MOS電晶體,作為有源區。
所述的第二井罩住第一導電類型的MOS電晶體,作為有源區。
所述的第一導電類型為P-型,所述的第二導電類型為N-型。
所述第一井的第一井電勢包括第一接地電勢,半導體層電連接到第二接地電勢,通過第二井和掩埋層,第一接地電勢與第二接地電勢絕緣。
所述第二井的第二井電勢包括正電壓源電壓。
一種積體電路,包括:一第一導電類型的半導體層,並且輕摻雜;一第一導電類型的第一井,形成在半導體層中,第一井罩住有源元件,並且連接到第一井電勢;一第二導電類型的第二井,形成在半導體層中,包圍著第一井,第二井罩住有源元件,並且連接到第二井電勢;以及一第二導電類型的第三井,形成在半導體層中,第三井含有第一井,並且至少部分重疊包圍著第一井的第二井。
所述的第三井包括一個第二導電類型的深井。
本發明與現有技術相比具有以下優點: 本發明縮小了元件絕緣所需的矽面積,從而降低了積體電路的晶片尺寸和成本,同時有利於保持基底雜訊較低,使得從基底到類比模組的雜訊耦合較低。
1、2、3、4、60、80、100、150‧‧‧電路模組
106、159‧‧‧深N-井
158‧‧‧有源N-井
50‧‧‧積體電路
52、68、108‧‧‧N-井
54、70、107、160‧‧‧P-井
62、102‧‧‧P-型基底
63、83‧‧‧P-型外延層
64、84‧‧‧N-型掩埋層
71‧‧‧柵極電介質
72‧‧‧柵極電極
74‧‧‧N+區
76‧‧‧P+區
Vdd‧‧‧正電壓源電壓
圖1為含有傳統CMOS元件絕緣結構的傳統功率積體電路的俯視圖;圖2為利用傳統的CMOS元件絕緣結構製備的電路模組的剖面圖;圖3為依據本發明的實施例,配置緊湊CMOS元件絕緣結構的CMOS積體電路的俯視圖;圖4為依據本發明的實施例,利用緊湊CMOS元件絕緣結構製成的積體電路剖面圖;圖5為依據本發明的較佳實施例,利用緊湊CMOS元件絕緣結構製成的積體電路的電路模組剖面圖;圖6為依據本發明的較佳實施例,利用緊湊CMOS元件絕緣結構製成的積體電路的電路模組剖面圖;圖7為依據本發明的較佳實施例,使用緊湊CMOS元件絕緣結構的P-井和N-井佈局的俯視圖。
本發明可以以各種方式實現,包括作為一個工藝;一種裝置;一個系統;和/或一種物質合成物。在本說明書中,這些實現方式或本發明可能採用的任意一種其他方式,都可以稱為技術。一般來說,可以在本發明的範圍內變換所述工藝步驟的順序。
本發明的一個或多個實施例的詳細說明以及附圖解釋了本發明的原理。雖然,本發明與這些實施例一起提出,但是本發明的範圍並不局限於任何實施例。本發明的範圍僅由申請專利範圍限定,本發明包含多種較佳方案、修正以及等效方案。在以下說明中,所提出的各種具體細節用於全面理解本發明。這些細節用於解釋說明,無需這些詳細細節中的部分細節或全部細節,依據申請專利範圍,就可以實現本發明。為了條理清晰,本發明相關技術領域中眾所周知的技術材料並沒有詳細說明,以免對本發明產生不必要的混淆。
在本發明的實施例中,互補式金氧半場效電晶體(CMOS)積體電路中的緊湊CMOS元件絕緣體系構成一個含有PMOS元件的N-井環,包圍著電路模組中含有NMOS元件的P-井,還在P-井下方構成一個的掩埋層。換言之,形成NMOS元件的P-井,被形成PMOS元件的N-井包圍著。N-型掩埋層形成在P-井下方,部分延伸到周圍的N-井下方。緊湊CMOS元件絕緣體系免去了在電路模組周圍使用深N-井環。因此,積體電路的電路模組可以具有很小的矽面積,減小用於配置積體電路的晶片尺寸。
更確切地說,本發明所述的緊湊CMOS元件絕緣體系,利用N-掩埋層和周圍的PMOS元件的N-井,提供NMOS元件的絕緣。通過形 成在N-井中,PMOS元件自我絕緣。從而,無需使用消耗很大矽面積的深N-井環,就可以實現有效的元件絕緣。
圖3表示依據本發明的實施例,配置緊湊CMOS元件絕緣結構的CMOS積體電路俯視圖。參見圖3,CMOS積體電路50包括電路模組1至4,每個電路模組1至4都含有類比電路和數位電路,每個電路模組都含有PMOS和NMOS元件互連,以構成各自的數位或類比電路。PMOS元件形成在N-井52中,而NMOS元件形成在P-井54中。在本發明的實施例中,在每個電路模組中,形成NMOS元件所在的P-井54,被形成PMOS元件所在的N-井52包圍著。形成在P-井54中的NMOS元件還通過N-型掩埋層(圖中沒有表示出),與基底絕緣。按照這種方式,元件絕緣無需深N-井環,利用較小的矽面積,可以製成積體電路的電路模組。緊湊CMOS元件絕緣體系縮小了元件絕緣所需的矽面積,從而降低了積體電路50的晶片尺寸和成本。
在本發明的實施例中,緊湊CMOS元件絕緣結構可用於類比電路模組和數位電路模組。由於形成在其中的敏感類比電路必須與經常連接到數位接地的雜訊基底絕緣。數位電路模組的絕緣有利於保持基底雜訊較低,使得從基底到類比模組的雜訊耦合較低。
圖4表示依據本發明的實施例,利用緊湊CMOS元件絕緣結構製成的積體電路的電路模組剖面圖。在以下說明中,使用的參數與積體電路中相同類型的擴散區或相同類型的層參數都相同。參見圖4,電路模組60形成在積體電路上,例如圖3所示的積體電路50,可以是類比電路模組或數位電路模組。在本示例中,假設電路模組60為類比電路模組。 電路模組60形成在含有P-型基底62和P-型外延層63的半導體層中。為了配置本發明所述的緊湊CMOS元件絕緣結構,電路模組60包括一個形成在電路模組週邊的N-井68的環,包圍著P-井70,N-型掩埋層64形成在P-井70下方。N-型掩埋層64沿電路模組的周邊,部分延伸到周圍的N-井68下方。
在本實施中,N-井68有時被稱為“N-井環”,以表示一個封閉式迴圈井結構。要理解,N-井不必為圓環形,但是可以是適合包圍P-井的任意形狀。
在電路模組60中,PMOS元件形成在N-井68中,而NMOS元件形成在P-井70中。例如,在本示例中,PMOS電晶體形成在N-井68中,包括重摻雜的P+區76,作為源極和漏極區,導電柵極電極72通過柵極電介質71,與半導體層絕緣。PMOS元件可以形成在N-井68週邊的任意位置,包圍著P-井70。N-井68不是一個專用絕緣結構,而是形成有源元件所在的有源區。在本說明中,有源元件是指電晶體、電阻器、電容器和電感器,或用於製作積體電路的其他電路元件,有別於單純用於非功能性的結構和元件(例如絕緣),或用於製備工藝調整。
另外,在本實施例中,NMOS電晶體形成在N-井68中,含有重摻雜N+區74作為源極和漏極區,導電柵極電極72通過柵極電介質71,與半導體層絕緣。當電路模組60為類比電路模組時,容納NMOS元件的P-井70連接到模擬接地接頭。同時,P-型基底62連接到數位接地接頭,電路模組形成在P-型基底62上。
這樣一來,PMOS元件通過形成在P-型外延層63中的N-井中,實現PMOS元件的自我絕緣。N-井68連接到正電壓源電壓Vdd,而P-基底和P-型外延層63構成的P-型半導體層連接到數位接地。因此,到P-基底結的N-井反向偏置,從而絕緣。另一方面,通過周圍的N-井68和N-掩埋層64,P-井70與P-型基底62絕緣。這樣一來,類比接地接頭與雜訊數位接地接頭絕緣。數位接地接頭中的雜訊不會耦合到形成在電路模組60中的敏感類比接地和類比電路。
在本實施例中,合併N-井68和N-型掩埋層64。也就是說,N-井68與N-型掩埋層64接觸,因此這兩個區域直徑電連接。換言之,N-型掩埋層形成在N-井環附近,但是不與N-井環合併或接觸,如圖5所示。參見圖5,在電路模組80中,NMOS元件形成在P-井70中,P-井70被N-井環68包圍。在本實施例中,N-型掩埋層84形成在P-井70下方,使P-井絕緣,但是N-型掩埋層84形成在N-井環68附近,但不與N-井環68合併。N-掩埋層84保持浮動。雖然,N-掩埋層84和N-井環68沒有直接連接,但是這兩個區域是通過形成在這兩個區域之間的耗盡區弱連接。更確切地說,即使N-掩埋層84沒有偏置時,掩埋層中的內建電勢都會使耗盡區形成在N-掩埋層周圍。形成在N-掩埋層84和偏置N-井環68周圍的耗盡區會合並,並且電連接這兩個區域。按照這種方式,即使N-掩埋層84沒有與N-井環68合併,仍然可以通過N-掩埋層84和穿過耗盡區的N-井環68的電連接,實現P-井與基底的絕緣。
在一些實施例中,即使N-井環68和N-掩埋層84沒有通過耗盡區合併,只要這兩個區域之間的間距很小,N-井環68和N-掩埋層84都 將有效夾緊P-外延層83,以至於P-井70和P-型基底62之間的電阻增大。按照這種方式,N-井環68和N-掩埋層84為P-井70(連接到模擬接地)和P-型基底62(連接到數位接地)提供足夠的電絕緣。
在圖4和5所示的實施例中,N-掩埋層形成在P-井下方,僅部分重疊N-井環。在其他實施例中,N-掩埋層可以與N-井環68重疊。在一些情況下,需要緊湊晶片尺寸時,因為N-掩埋層具有更多的向外擴散,因此將N-掩埋層從N-井環邊緣往回拉十分有利,掩埋層之間需要的間距大於N-井之間所需的間距。
圖6表示依據本發明的較佳實施例,使用緊湊型CMOS元件絕緣結構製成的積體電路的電路模組剖面圖。在一些情況下,利用非外延工藝可以製備積體電路,從而掩埋層不可用。在本發明的實施例中,使用含有絕緣P-井並且部分重疊周圍的N-井環的深N-井,實現緊湊CMOS元件絕緣。
參見圖6,電路模組100形成在積體電路中,積體電路形成在P-型基底102中。在電路模組100中,PMOS元件形成在N-井108中,而NMOS元件形成在P-井107中。N-井108構成一個環,包圍P-井107以便絕緣。由於掩埋層不可用,因此P-井107形成在深N-井106中。在一些實施例中,利用P-型基底102表面的離子注入,以及熱驅動,製備深N-井106。深N-井106至少與周圍的N-井環108部分重疊。這樣一來,P-井107與P-型基底102絕緣。當P-井107連接到類比接地,並且P-型基底102連接到數位接地時,N-井環108和深N-井106提供類比和數位接地接頭的絕緣。
圖7表示依據本發明的較佳實施例,利用緊湊CMOS元件絕緣結構的P-井和N-井俯視圖。參見圖7,在電路模組150中,製備有源N-井環包圍P-井,以使絕緣不可能。在那種情況下,在盡可能多的邊上,P-井160可以有源N-井158為邊界。在不是以有源N-井158為邊界的P-井160邊上,製備N-井和深N-井結構159。這樣一來,即使P-井沒有被有源N-井完全包圍,也可以實現P-井160的絕緣。
在上述實施例中,積體電路形成在P-型基底上,CMOS元件絕緣用於P-井。在其他實施例中,積體電路形成在N-型基底上,本發明所述的緊湊CMOS元件絕緣系統可用於使積體電路中的N-井絕緣。
在上述實施例中,通過連接到模擬接地電勢的N-井,使帶有P-井的積體電路絕緣。在其他實施例中,通過N-井絕緣的P-井可以連接到其他電壓值,包括高於接地電勢的電壓,只要受保護的P-井和周圍的N-井、N-型掩埋層之間反向偏置即可。
雖然為了表述清楚,以上內容對實施例進行了詳細介紹,但是本發明並不局限於上述細節。實施本發明還有許多較佳方案。文中的實施例僅用於解釋說明,不用於局限。
1、2、3、4‧‧‧電路模組
50‧‧‧積體電路
52‧‧‧N-井
54‧‧‧P-井

Claims (20)

  1. 一種具緊湊型互補式金氧半場效電晶體絕緣的積體電路,其包括:一第一導電類型輕摻雜的半導體層;一第一導電類型的第一井,形成在該半導體層中,該第一井罩住有源元件,並且連接到一第一井電勢;一第二導電類型的第二井,形成在該半導體層中,包圍著該第一井,該第二井罩住有源元件,並且連接到一第二井電勢;以及一第二導電類型的掩埋層,形成在該第一井下方,至少部分重疊包圍著該第一井的該第二井;該第一井的該第一井電勢包括一第一接地電勢,該半導體層電連接到一第二接地電勢,通過該第二井和該掩埋層,該第一接地電勢與該第二接地電勢絕緣。
  2. 如申請專利範圍第1項所述的積體電路,其中,該掩埋層與該第二井接觸。
  3. 如申請專利範圍第1項所述的積體電路,其中,該掩埋層形成在該第二井周圍,但不與該第二井接觸。
  4. 如申請專利範圍第1項所述的積體電路,其中,該掩埋層與整個該第二井重疊。
  5. 如申請專利範圍第1項所述的積體電路,其中,該半導體層包括:一第一導電類型的半導體基底;以及一第一導電類型的外延層,形成在該半導體基底上,該掩埋層形成在該半導體基底上。
  6. 如申請專利範圍第1項所述的積體電路,其中,該第一井罩住第二導電類型的互補式金氧半場效(MOS)電晶體,作為有源元件。
  7. 如申請專利範圍第1項所述的積體電路,其中,該第二井罩住第一導電類型的互補式金氧半場效電晶體,作為有源元件。
  8. 如申請專利範圍第1項所述的積體電路,其中,第一導電類型為P-型,第二導電類型為N-型。
  9. 井井井如申請專利範圍第1項所述的積體電路,其中,該第二井的該第二井電勢包括一個正電壓源電壓。
  10. 一種用於製備積體電路的方法,其中,包括:製備第一導電類型的一半導體層,並且輕摻雜;在該半導體層中製備第一導電類型的一第一井,該第一井罩住有源元件,並且連接到一第一井電勢;在該半導體層中製備第二導電類型的一第二井包圍著該第一井,該第二井罩住有源元件,並且連接到該第二井電勢;並且在該第一井下方,製備第二導電類型的一掩埋層,並且部分重疊包圍著該第一井的該第二井;該第一井的該第一井電勢包括一第一接地電勢,該半導體層電連接到一第二接地電勢,通過該第二井和該掩埋層,該第一接地電勢與該第二接地電勢絕緣。
  11. 如申請專利範圍第10項所述的方法,其中,所述製備第二導電類型的該掩埋層,包括:製備第二導電類型的該掩埋層,與該第二井接觸。
  12. 如申請專利範圍第10項所述的方法,其中,所述製備第二導電類型的該掩埋層包括:製備第二導電類型的該掩埋層,在該第二井附近,但不與該第二井接觸。
  13. 如申請專利範圍第10項所述的方法,其中,所述製備第二導電類型的該掩埋層,包括:製備第二導電類型的該掩埋層,重疊整個該第二井。
  14. 如申請專利範圍第10項所述的方法,其中,所述製備第一導電類型的該半導體層並且輕摻雜,包括:製備第一導電類型的一半導體基底;並且在該半導體基底上,製備第一導電類型的一外延層,其中該掩埋層形成在該半導體基底上。
  15. 如申請專利範圍第10項所述的方法,其中,該第一井罩住第二導電類型的互補式金氧半場效電晶體,作為有源區。
  16. 如申請專利範圍第10項所述的方法,其中,該第二井罩住第一導電類型的互補式金氧半場效電晶體,作為有源區。
  17. 如申請專利範圍第10項所述的方法,其中,第一導電類型為P-型,第二導電類型為N-型。
  18. 如申請專利範圍第11項所述的方法,其中,該第二井的該第二井電勢包括正電壓源電壓。
  19. 一種積體電路,其中,包括:一第一導電類型的半導體層,並且輕摻雜;一第一導電類型的第一井,形成在該半導體層中,該第一井罩住有源元件,並且連接到該第一井電勢; 一第二導電類型的第二井,形成在該半導體層中,包圍著該第一井,該第二井罩住有源元件,並且連接到該第二井電勢;以及一第二導電類型的第三井,形成在該半導體層中,該第三井含有該第一井,並且至少部分重疊包圍著該第一井的該第二井;該第一井的該第一井電勢包括一第一接地電勢,該半導體層電連接到一第二接地電勢,通過該第二井和掩埋層,該第一接地電勢與該第二接地電勢絕緣。
  20. 如申請專利範圍第19項所述的積體電路,其中,該第三井包括一個第二導電類型的深井。
TW104120780A 2014-06-30 2015-06-26 具緊湊型互補式金氧半場效電晶體絕緣的積體電路及其製備方法 TWI571965B (zh)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US14/320,451 US9548307B2 (en) 2014-06-30 2014-06-30 Compact CMOS device isolation

Publications (2)

Publication Number Publication Date
TW201601253A TW201601253A (zh) 2016-01-01
TWI571965B true TWI571965B (zh) 2017-02-21

Family

ID=54931369

Family Applications (1)

Application Number Title Priority Date Filing Date
TW104120780A TWI571965B (zh) 2014-06-30 2015-06-26 具緊湊型互補式金氧半場效電晶體絕緣的積體電路及其製備方法

Country Status (3)

Country Link
US (2) US9548307B2 (zh)
CN (1) CN105226059B (zh)
TW (1) TWI571965B (zh)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101492861B1 (ko) 2013-08-05 2015-02-12 서울대학교산학협력단 반도체 소자 및 그 제조 방법
GB2524044B (en) * 2014-03-12 2019-03-27 Teledyne E2V Uk Ltd CMOS Image sensor
US9548307B2 (en) * 2014-06-30 2017-01-17 Alpha And Omega Semiconductor Incorporated Compact CMOS device isolation
US10978869B2 (en) 2016-08-23 2021-04-13 Alpha And Omega Semiconductor Incorporated USB type-C load switch ESD protection
CN107014489B (zh) * 2017-04-27 2018-05-08 浙江工业大学 一种光多参量传感cmos单片集成电路
CN115084298B (zh) * 2022-06-10 2024-02-02 电子科技大学 一种cmos图像传感器及其制备方法

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050014324A1 (en) * 2002-08-14 2005-01-20 Advanced Analogic Technologies, Inc. Method of fabricating isolated semiconductor devices in epi-less substrate

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH10189762A (ja) * 1996-12-20 1998-07-21 Nec Corp 半導体装置およびその製造方法
US6218691B1 (en) * 1998-06-30 2001-04-17 Hyundai Electronics Industries Co., Ltd. Image sensor with improved dynamic range by applying negative voltage to unit pixel
JP2004319683A (ja) * 2003-04-15 2004-11-11 Sharp Corp 固体撮像装置およびその駆動方法
US7166878B2 (en) * 2003-11-04 2007-01-23 Sarnoff Corporation Image sensor with deep well region and method of fabricating the image sensor
GB2408644B (en) * 2003-11-26 2007-04-25 Wolfson Ltd Amplifier
US7608438B2 (en) * 2005-04-05 2009-10-27 Jessica Laviolette Process for the continuous production of ethanol
US7253461B2 (en) * 2005-05-27 2007-08-07 Dialog Imaging Systems Gmbh Snapshot CMOS image sensor with high shutter rejection ratio
US7394133B1 (en) * 2005-08-31 2008-07-01 National Semiconductor Corporation Dual direction ESD clamp based on snapback NMOS cell with embedded SCR
US8416543B2 (en) * 2010-07-08 2013-04-09 Analog Devices, Inc. Apparatus and method for electronic circuit protection
JP5269017B2 (ja) * 2010-09-13 2013-08-21 株式会社東芝 電力増幅器
JP6025470B2 (ja) * 2012-09-13 2016-11-16 キヤノン株式会社 撮像装置、制御方法、プログラム及び記憶媒体
US8796729B2 (en) * 2012-11-20 2014-08-05 Analog Devices, Inc. Junction-isolated blocking voltage devices with integrated protection structures and methods of forming the same
US9490249B2 (en) * 2014-04-30 2016-11-08 Macronix International Co., Ltd. Antenna effect discharge circuit and manufacturing method
US10553633B2 (en) * 2014-05-30 2020-02-04 Klaus Y.J. Hsu Phototransistor with body-strapped base
US9548307B2 (en) * 2014-06-30 2017-01-17 Alpha And Omega Semiconductor Incorporated Compact CMOS device isolation

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050014324A1 (en) * 2002-08-14 2005-01-20 Advanced Analogic Technologies, Inc. Method of fabricating isolated semiconductor devices in epi-less substrate

Also Published As

Publication number Publication date
US20170154957A1 (en) 2017-06-01
US20150380413A1 (en) 2015-12-31
CN105226059A (zh) 2016-01-06
TW201601253A (zh) 2016-01-01
CN105226059B (zh) 2018-05-22
US9548307B2 (en) 2017-01-17
US9899471B2 (en) 2018-02-20

Similar Documents

Publication Publication Date Title
TWI571965B (zh) 具緊湊型互補式金氧半場效電晶體絕緣的積體電路及其製備方法
US10510744B2 (en) Vertical nanowire transistor for input/output structure
TWI617025B (zh) 於高電阻基板上形成的半導體器件及射頻模組
US9673323B2 (en) Embedded JFETs for high voltage applications
TWI570839B (zh) 用於cmos積體電路的緊密保護環結構
JP5269017B2 (ja) 電力増幅器
TW201731064A (zh) 用於絕緣層覆矽技術之s接面
US8390032B2 (en) Depletion mode field effect transistor for ESD protection
US9048132B2 (en) Lateral double diffused metal oxide semiconductor device and method for manufacturing the same
TW200426980A (en) Semiconductor device, method of manufacturing semiconductor device, and method of evaluating manufacturing process of semiconductor device
JP5818331B2 (ja) Nウェル/pウェルストラップ構造
JP2011086900A (ja) 半導体装置
TW201034167A (en) Structure for optimized device isolation
JP2008078469A (ja) 電界効果トランジスタ
JP2006319231A (ja) 半導体装置
TWI613793B (zh) 於高電阻基板上形成的半導體器件及射頻模組
US9876006B2 (en) Semiconductor device for electrostatic discharge protection
TWI784064B (zh) 閘極控制雙載子接面電晶體及其操作方法
US9972615B1 (en) Semiconductor device for electrostatic discharge protection
TWI387012B (zh) 橫向擴散金氧半電晶體元件及提高橫向擴散金氧半電晶體元件崩潰電壓之方法
TWI276228B (en) Protective element and semiconductor device using the same
JP5764742B2 (ja) 接合型電界効果トランジスタ、その製造方法及びアナログ回路
TWI756624B (zh) 半導體結構
TWI655746B (zh) 二極體與二極體串電路
JP2009099679A (ja) Mosトランジスタ及びこれを用いた半導体集積回路装置