TW201618250A - 晶片封裝體及其製造方法 - Google Patents
晶片封裝體及其製造方法 Download PDFInfo
- Publication number
- TW201618250A TW201618250A TW104135794A TW104135794A TW201618250A TW 201618250 A TW201618250 A TW 201618250A TW 104135794 A TW104135794 A TW 104135794A TW 104135794 A TW104135794 A TW 104135794A TW 201618250 A TW201618250 A TW 201618250A
- Authority
- TW
- Taiwan
- Prior art keywords
- chip package
- hole
- insulating layer
- layer
- wafer
- Prior art date
Links
- 238000004519 manufacturing process Methods 0.000 title claims description 20
- 230000000903 blocking effect Effects 0.000 claims description 52
- 230000004888 barrier function Effects 0.000 claims description 40
- 239000000463 material Substances 0.000 claims description 13
- 229910000679 solder Inorganic materials 0.000 claims description 7
- 238000007747 plating Methods 0.000 claims description 5
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 4
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 claims description 4
- 229910052802 copper Inorganic materials 0.000 claims description 4
- 239000010949 copper Substances 0.000 claims description 4
- 238000000059 patterning Methods 0.000 claims description 4
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 claims description 3
- 229910052737 gold Inorganic materials 0.000 claims description 3
- 239000010931 gold Substances 0.000 claims description 3
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 2
- 229910052759 nickel Inorganic materials 0.000 claims description 2
- 239000010936 titanium Substances 0.000 claims description 2
- 229910052719 titanium Inorganic materials 0.000 claims description 2
- 238000000227 grinding Methods 0.000 claims 2
- 239000011248 coating agent Substances 0.000 claims 1
- 238000000576 coating method Methods 0.000 claims 1
- 239000003822 epoxy resin Substances 0.000 claims 1
- 238000000465 moulding Methods 0.000 claims 1
- 229920000647 polyepoxide Polymers 0.000 claims 1
- 238000002955 isolation Methods 0.000 abstract 4
- 235000012431 wafers Nutrition 0.000 description 45
- 238000000034 method Methods 0.000 description 13
- 238000005229 chemical vapour deposition Methods 0.000 description 5
- 238000009413 insulation Methods 0.000 description 4
- 230000015572 biosynthetic process Effects 0.000 description 3
- 238000001514 detection method Methods 0.000 description 3
- 238000009713 electroplating Methods 0.000 description 3
- 238000005530 etching Methods 0.000 description 2
- 239000004593 Epoxy Substances 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 230000035515 penetration Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 239000000758 substrate Substances 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/14—Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L24/09—Structure, shape, material or disposition of the bonding areas after the connecting process of a plurality of bonding areas
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F21/00—Security arrangements for protecting computers, components thereof, programs or data against unauthorised activity
- G06F21/30—Authentication, i.e. establishing the identity or authorisation of security principals
- G06F21/31—User authentication
- G06F21/32—User authentication using biometric data, e.g. fingerprints, iris scans or voiceprints
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02002—Preparing wafers
- H01L21/02005—Preparing bulk and homogeneous wafers
- H01L21/02008—Multistep processes
- H01L21/0201—Specific process step
- H01L21/02013—Grinding, lapping
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76895—Local interconnects; Local pads, as exemplified by patent document EP0896365
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76898—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/481—Internal lead connections, e.g. via connections, feedthrough structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/17—Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76831—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers in via holes or trenches, e.g. non-conductive sidewall liners
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/10—Applying interconnections to be used for carrying current between separate components within a device
- H01L2221/1068—Formation and after-treatment of conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68327—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used during dicing or grinding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/6834—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used to protect an active side of a device or wafer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0231—Manufacturing methods of the redistribution layers
- H01L2224/02311—Additive methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0237—Disposition of the redistribution layers
- H01L2224/02372—Disposition of the redistribution layers connecting to a via connection in the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0237—Disposition of the redistribution layers
- H01L2224/02381—Side view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/03001—Involving a temporary auxiliary member not forming part of the manufacturing apparatus, e.g. removable or sacrificial coating, film or substrate
- H01L2224/03002—Involving a temporary auxiliary member not forming part of the manufacturing apparatus, e.g. removable or sacrificial coating, film or substrate for supporting the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
- H01L2224/0346—Plating
- H01L2224/03462—Electroplating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/039—Methods of manufacturing bonding areas involving a specific sequence of method steps
- H01L2224/0391—Forming a passivation layer after forming the bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05541—Structure
- H01L2224/05548—Bonding area integrally formed with a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05567—Disposition the external layer being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
- H01L2224/081—Disposition
- H01L2224/0812—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/08151—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/08221—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/08225—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/08235—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bonding area connecting to a via metallisation of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
- H01L2224/081—Disposition
- H01L2224/0812—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/08151—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/08221—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/08225—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/08237—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bonding area connecting to a bonding area disposed in a recess of the surface of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13022—Disposition the bump connector being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13024—Disposition the bump connector being disposed on a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/14—Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
- H01L2224/1401—Structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16235—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a via metallisation of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16237—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bonding area disposed in a recess of the surface of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/94—Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/525—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Theoretical Computer Science (AREA)
- Computer Security & Cryptography (AREA)
- Chemical & Material Sciences (AREA)
- Software Systems (AREA)
- General Engineering & Computer Science (AREA)
- Inorganic Chemistry (AREA)
- General Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
- Ceramic Engineering (AREA)
- Geometry (AREA)
- Laser Beam Processing (AREA)
Abstract
一種晶片封裝體包含晶片、雷射阻檔件、絕緣層、重佈線層、阻隔層與導電結構。晶片具有焊墊、及相對的第一表面與第二表面。焊墊位於第一表面上。第二表面具有第一穿孔,使焊墊從第一穿孔裸露。雷射阻檔件位於第一穿孔中的焊墊上。絕緣層位於第二表面上與第一穿孔中。絕緣層具有相對第二表面的第三表面。絕緣層具有第二穿孔,使雷射阻檔件從第二穿孔裸露。重佈線層位於第三表面上、第二穿孔的壁面上與第二穿孔中的雷射阻檔件上。阻隔層位於第三表面上與重佈線層上。導電結構位於重佈線層上,使導電結構電性連接焊墊。
Description
本發明是有關一種晶片封裝體及其製造方法。
指紋感測裝置(finger print sensor)或射頻感測裝置(RF sensor)需利用平坦的感測面來偵測訊號。若感測面不平整,會影響感測裝置偵測時的準確度。舉例來說,當指頭按壓於指紋感測裝置的感測面時,若感測面不平整,將難以偵測到完整的指紋。
此外,上述的感測裝置在製作時,會先於晶圓中形成矽穿孔(Through Silicon Via;TSV),使焊墊從矽穿孔裸露。接著,會以化學氣相沉積法(Chemical Vapor Deposition;CVD)在焊墊上與矽穿孔的壁面上形成絕緣層。之後,還需透過圖案化製程於焊墊上的絕緣層形成開口。一般而言圖案化製程包含曝光、顯影與蝕刻製程。在後續製程中,重佈線層便可形成在絕緣層上並電性連接絕緣層開口中的焊墊。
然而,化學氣相沉積與圖案化製程均需耗費大量的製程時間與機台的成本。
本發明之一技術態樣為一種晶片封裝體。
根據本發明一實施方式,一種晶片封裝體包含晶片、雷射阻檔件、絕緣層、重佈線層、阻隔層與導電結構。晶片具有焊墊、及相對的第一表面與第二表面。焊墊位於第一表面上。第二表面具有第一穿孔,使焊墊從第一穿孔裸露。雷射阻檔件位於第一穿孔中的焊墊上。絕緣層位於第二表面上與第一穿孔中。絕緣層具有相對第二表面的第三表面。絕緣層具有第二穿孔,使雷射阻檔件從第二穿孔裸露。重佈線層位於第三表面上、第二穿孔的壁面上與第二穿孔中的雷射阻檔件上。阻隔層位於第三表面上與重佈線層上。阻隔層具有開口,使重佈線層從開口裸露。導電結構位於開口中的重佈線層上,使導電結構電性連接焊墊。
本發明之一技術態樣為一種晶片封裝體的製造方法。
根據本發明一實施方式,一種晶片封裝體的製造方法包含下列步驟。(a)提供暫時接合的晶圓與支撐件,其中晶圓具有焊墊、及相對的第一表面與第二表面,焊墊位於第一表面,支撐件覆蓋第一表面與焊墊。(b)在晶圓之第二表面中形成第一穿孔,使焊墊從第一穿孔裸露。(c)電鍍雷射阻檔件於第一穿孔中的焊墊上。(d)形成絕緣層於晶圓之第二表面上與第一穿孔中,其中絕緣層具有相對第二表面的第三表面。(e)使用雷射貫穿絕緣層以形成第二穿孔,其中雷射由雷射阻檔件
阻擋,且雷射阻檔件從第二穿孔裸露。(f)電鍍重佈線層於絕緣層的第三表面上、第二穿孔的壁面上與第二穿孔中的雷射阻檔件上。
在本發明上述實施方式中,由於雷射阻檔件位於第一穿孔中的焊墊上,因此當雷射貫穿絕緣層時,雷射可由雷射阻檔件阻擋,並於絕緣層形成裸露雷射阻檔件的第二穿孔。待第二穿孔形成後,便可電鍍重佈線層於絕緣層的第三表面上、第二穿孔的壁面上與第二穿孔中的雷射阻檔件上,使得重佈線層可透過雷射阻檔件電性連接焊墊。本發明之晶片封裝體及其製造方法可省略習知化學氣相沉積絕緣層與圖案化絕緣層的製程,能節省製程的時間與機台的成本。此外,晶片的第一表面未經額外的加工,因此平坦性佳,可提升晶片封裝體偵測時的準確度。
100‧‧‧晶片封裝體
110‧‧‧晶片
110a‧‧‧晶圓
112‧‧‧焊墊
113‧‧‧第一表面
114‧‧‧第二表面
115‧‧‧第一穿孔
120‧‧‧雷射阻檔件
121‧‧‧側絕緣層
122‧‧‧第四表面
130‧‧‧絕緣層
132‧‧‧第三表面
133‧‧‧第二穿孔
134‧‧‧壁面
140‧‧‧重佈線層
150‧‧‧阻隔層
152‧‧‧開口
160‧‧‧導電結構
170‧‧‧空穴
180‧‧‧阻障層
210‧‧‧支撐件
2-2‧‧‧線段
D1~D2‧‧‧孔徑
D3~D5‧‧‧厚度
L1‧‧‧線段
L2‧‧‧線段
S1~S6‧‧‧步驟
第1圖繪示根據本發明一實施方式之晶片封裝體的俯視圖。
第2圖繪示第1圖之晶片封裝體沿線段2-2的剖面圖。
第3圖繪示第2圖之晶片封裝體的局部放大圖。
第4圖繪示根據本發明一實施方式之晶片封裝體的製造方法的流程圖。
第5圖繪示根據本發明一實施方式之晶圓與支撐件的剖面圖。
第6圖繪示第5圖之晶圓形成第一穿孔後的剖面圖。
第7圖繪示第6圖之焊墊上形成雷射阻檔件後的剖面圖。
第8圖繪示第7圖之晶圓的第二表面上與第一穿孔中形成絕緣層後的剖面圖。
第9圖繪示第8圖之絕緣層形成第二穿孔後的剖面圖。
第10圖繪示第9圖之絕緣層的第三表面、第二穿孔的壁面與雷射阻檔件上形成重佈線層後的剖面圖。
第11圖繪示第10圖之絕緣層與重佈線層上形成阻隔層後的剖面圖。
第12圖繪示第11圖之重佈線層上形成導電結構後的剖面圖。
以下將以圖式揭露本發明之複數個實施方式,為明確說明起見,許多實務上的細節將在以下敘述中一併說明。然而,應瞭解到,這些實務上的細節不應用以限制本發明。也就是說,在本發明部分實施方式中,這些實務上的細節是非必要的。此外,為簡化圖式起見,一些習知慣用的結構與元件在圖式中將以簡單示意的方式繪示之。
第1圖繪示根據本發明一實施方式之晶片封裝體100的俯視圖。第2圖繪示第1圖之晶片封裝體100沿線段2-2的剖面圖。同時參閱第1圖與第2圖,晶片封裝體100包含感測晶片110、雷射阻檔件120、絕緣層130、重佈線層
140(Redistribution Layer;RDL)、阻隔層150與導電結構160。晶片110具有焊墊112、及相對的第一表面113與第二表面114。第一表面113為感測面。焊墊112位於第一表面113上。第二表面114具有第一穿孔115,使焊墊112從第一穿孔115裸露。雷射阻檔件120位於第一穿孔115中的焊墊112上。絕緣層130位於晶片110的第二表面114上與第一穿孔115中。絕緣層130具有相對晶片110第二表面114的第三表面132。絕緣層130具有第二穿孔133,使雷射阻檔件120從第二穿孔133裸露。重佈線層140位於絕緣層130的第三表面132上、第二穿孔133的壁面上與第二穿孔133中的雷射阻檔件120上。阻隔層150位於絕緣層130的第三表面132上與重佈線層140上。阻隔層150具有開口152,使重佈線層140從開口152裸露。導電結構160位於開口152中的重佈線層140上,使導電結構160可透過重佈線層140與雷射阻檔件120電性連接焊墊112。此外,晶片封裝體100還可包含側絕緣層121。側絕緣層121位於第一穿孔115的壁面上,且側絕緣層121位於雷射阻檔件120與晶片110之間,可防止雷射阻檔件120與晶片110直接接觸而造成短路。
在本實施方式中,晶片封裝體100可以為指紋感測裝置(finger print sensor)或射頻感測裝置(RF sensor),但並不用以限制本發明。晶片110的材質可以包含矽。雷射阻檔件120的材質可以包含金或銅,可採用電鍍的方式形成。重佈線層140的材質可以包含銅,亦可採用電鍍的方式形成。絕緣層130的材質可以包含環氧樹脂(epoxy)。
第3圖繪示第2圖之晶片封裝體100的局部放大圖。雷射阻檔件120具有朝向重佈線層140的第四表面122。第二穿孔133可利用雷射貫穿絕緣層130而形成。藉由雷射的使用,第二穿孔133的孔徑D2可小於第一穿孔115的孔徑D1,對於微小化設計有所助益。由於第二穿孔133由雷射形成,因此第二穿孔133的壁面134與雷射阻檔件120的第四表面122均為粗糙面。第二穿孔133的壁面134為絕緣層130朝向第二穿孔133的表面。
由於雷射阻檔件120位於焊墊112上,因此當雷射貫穿絕緣層130時,雷射可由雷射阻檔件120阻擋,並於絕緣層130形成裸露雷射阻檔件120的第二穿孔133。待第二穿孔133形成後,便可以化鍍加電鍍重佈線層140於絕緣層130的第三表面132上、第二穿孔133的壁面134上與第二穿孔133中的雷射阻檔件120上,使得重佈線層140可電性連接焊墊112。
此外,由於重佈線層140係以電鍍的方式形成,因此重佈線層140在絕緣層130之第三表面132上的厚度D3大於重佈線層140在第二穿孔133的壁面134上的厚度D4,且重佈線層140在第二穿孔133的壁面134上的厚度D4大於重佈線層140在雷射阻檔件120上的厚度D5。
在本實施方式中,晶片封裝體100還具有空穴170,且空穴170位於阻隔層150與第二穿孔133中的重佈線層140之間。晶片封裝體100還可具有阻障層180。阻障層180位於焊墊112與雷射阻檔件120之間。阻障層180用以提升雷射阻檔件120在焊墊112的附著力。當雷射阻檔件120的材質包含金
時,阻障層180的材質可包含鎳;當雷射阻檔件120的材質包含銅時,阻障層180的材質可包含鈦。
在以下敘述中,將說明晶片封裝體100的製造方法。
第4圖繪示根據本發明一實施方式之晶片封裝體的製造方法的流程圖。晶片封裝體的製造方法包含下列步驟。在步驟S1中,提供暫時接合的晶圓與支撐件,其中晶圓具有焊墊、及相對的第一表面與第二表面,焊墊位於第一表面,支撐件覆蓋第一表面與焊墊。接著在步驟S2中,在晶圓之第二表面中形成第一穿孔,使焊墊從第一穿孔裸露。之後在步驟S3中,電鍍雷射阻檔件於第一穿孔中的焊墊上。接著在步驟S4中,形成絕緣層於晶圓之第二表面上與第一穿孔中,其中絕緣層具有相對第二表面的第三表面。之後在步驟S5中,使用雷射貫穿絕緣層以形成第二穿孔,其中雷射由雷射阻檔件阻擋,且雷射阻檔件從第二穿孔裸露。最後在步驟S6中,電鍍重佈線層於絕緣層的第三表面上、第二穿孔的壁面上與第二穿孔中的雷射阻檔件上。在以下敘述中,將說明上述步驟。
第5圖繪示根據本發明一實施方式之晶圓110a與支撐件210的剖面圖。晶圓110a意指切割後可形成複數個第2圖的晶片110的半導體基板。首先,可提供暫時接合的晶圓110a與支撐件210,其中晶圓110a具有焊墊112、及相對的第一表面113與第二表面114,焊墊112位於第一表面113,支撐件210覆蓋第一表面113與焊墊112。支撐件210可提供晶圓110a支撐力,防止晶圓110a在後續製程中因受力而破裂。待
接合支撐件210於晶圓110a後,可研磨晶圓110a之第二表面114,以減薄晶圓110a的厚度。
第6圖繪示第5圖之晶圓110a形成第一穿孔115後的剖面圖。同時參閱第5圖與第6圖,接著,可在晶圓110a之第二表面114中形成第一穿孔115,使焊墊112從第一穿孔115裸露。在此步驟中,可採用蝕刻製程在晶圓110a中形成第一穿孔115,例如乾蝕刻製程。
第7圖繪示第6圖之焊墊112上形成雷射阻檔件120後的剖面圖。同時參閱第6圖與第7圖,待第一穿孔115形成後,可形成側絕緣層121於第一穿孔115的壁面上。接著,電鍍雷射阻檔件120於第一穿孔115中的焊墊112上,使得雷射阻檔件120與晶圓110a之間由側絕緣層121隔開。此外,為了提升雷射阻檔件120在焊墊112的附著力,還可先電鍍阻障層180(見第3圖)於焊墊112上後,接著才電鍍雷射阻檔件120。
第8圖繪示第7圖之晶圓110a的第二表面114上與第一穿孔115中形成絕緣層130後的剖面圖。待雷射阻檔件120形成後,便可形成絕緣層130於晶圓110a之第二表面114上與第一穿孔115中,其中絕緣層130具有相對第二表面114的第三表面132。在此步驟中,絕緣層130可採用印刷的方式形成於晶圓110a之第二表面114上與第一穿孔115中。接著,設計者可以塗佈、研磨、壓印、製模方式處理絕緣層130之第三表面132,以減薄絕緣層130的厚度。
第9圖繪示第8圖之絕緣層130形成第二穿孔133後的剖面圖。同時參閱第8圖與第9圖,待第8圖的結構形成後,
可使用雷射貫穿絕緣層130以形成第二穿孔133。雷射可由焊墊112上的雷射阻檔件120阻擋,使雷射阻檔件120從第二穿孔133裸露。此外,雷射係對準第一穿孔115與雷射阻檔件120發射,因此第二穿孔133可由第一穿孔115環繞。
第10圖繪示第9圖之絕緣層130的第三表面132、第二穿孔133的壁面與雷射阻檔件120上形成重佈線層140後的剖面圖。同時參閱第9圖與第10圖,待第二穿孔133形成於絕緣層130中後,可電鍍重佈線層140於絕緣層130的第三表面132上、第二穿孔133的壁面上與第二穿孔133中的雷射阻檔件120上。
第11圖繪示第10圖之絕緣層130與重佈線層140上形成阻隔層150後的剖面圖。同時參閱第10圖與第11圖,待第10圖的結構形成後,可形成阻隔層150於絕緣層130的第三表面132上與重佈線層140上。接著,可圖案化阻隔層150以形成開口152,使部分的重佈線層140可從阻隔層150的開口152裸露。
第12圖繪示第11圖之重佈線層140上形成導電結構160後的剖面圖。同時參閱第11圖與第12圖,待阻隔層150的開口152形成後,可形成導電結構160於開口152中的重佈線層140上,使得導電結構160可透過重佈線層140與雷射阻檔件120電性連接焊墊112。在此步驟後,便可移除晶圓110a之第一表面113上的支撐件210。
最後,可沿線段L1、L2切割晶圓110a、絕緣層130與阻隔層150,以形成第2圖之晶片封裝體100。
本發明之晶片封裝體及其製造方法可省略習知化學氣相沉積絕緣層與圖案化絕緣層的製程,能節省製程的時間與機台的成本。此外,晶片的第一表面未經額外的加工,因此平坦性佳,可提升晶片封裝體偵測時的準確度。
雖然本發明已以實施方式揭露如上,然其並非用以限定本發明,任何熟習此技藝者,在不脫離本發明之精神和範圍內,當可作各種之更動與潤飾,因此本發明之保護範圍當視後附之申請專利範圍所界定者為準。
100‧‧‧晶片封裝體
110‧‧‧晶片
112‧‧‧焊墊
113‧‧‧第一表面
114‧‧‧第二表面
115‧‧‧第一穿孔
120‧‧‧雷射阻檔件
121‧‧‧側絕緣層
130‧‧‧絕緣層
132‧‧‧第三表面
133‧‧‧第二穿孔
140‧‧‧重佈線層
150‧‧‧阻隔層
152‧‧‧開口
160‧‧‧導電結構
170‧‧‧空穴
Claims (22)
- 一種晶片封裝體,包含:一晶片,具有一焊墊、及相對的一第一表面與一第二表面,其中該焊墊位於該第一表面上,該第二表面具有一第一穿孔,使該焊墊從該第一穿孔裸露;一雷射阻檔件,位於該第一穿孔中的該焊墊上;一絕緣層,位於該第二表面上與該第一穿孔中,該絕緣層具有相對該第二表面的一第三表面,該絕緣層具有一第二穿孔,使該雷射阻檔件從該第二穿孔裸露;一重佈線層,位於該第三表面上、該第二穿孔的一壁面上與該第二穿孔中的該雷射阻檔件上;一阻隔層,位於該第三表面上與該重佈線層上,該阻隔層具有一開口,使該重佈線層從該開口裸露;以及一導電結構,位於該開口中的該重佈線層上,使該導電結構電性連接該焊墊。
- 如請求項1所述之晶片封裝體,其中該第二穿孔的孔徑小於該第一穿孔的孔徑。
- 如請求項1所述之晶片封裝體,具有一空穴,且該空穴位於該阻隔層與該第二穿孔中的該重佈線層之間。
- 如請求項1所述之晶片封裝體,其中該第二穿孔的該壁面為一粗糙面。
- 如請求項1所述之晶片封裝體,其中該雷射阻檔件具有朝向該重佈線層的一第四表面,且該第四表面為一粗糙面。
- 如請求項1所述之晶片封裝體,其中該重佈線層在該絕緣層之該第三表面上的厚度大於該重佈線層在該第二穿孔的該壁面上的厚度。
- 如請求項1所述之晶片封裝體,其中該重佈線層在該第二穿孔的該壁面上的厚度大於該重佈線層在該雷射阻檔件上的厚度。
- 如請求項1所述之晶片封裝體,其中該絕緣層的材質包含環氧樹脂。
- 如請求項1所述之晶片封裝體,更包含:一阻障層,位於該焊墊與該雷射阻檔件之間。
- 如請求項9所述之晶片封裝體,其中該阻障層的材質包含鎳,該雷射阻檔件的材質包含金。
- 如請求項9所述之晶片封裝體,其中該阻障層的材質包含鈦,該雷射阻檔件的材質包含銅。
- 如請求項1所述之晶片封裝體,更包含: 一側絕緣層,位於該第一穿孔的壁面上,且該側絕緣層位於該雷射阻檔件與該晶片之間。
- 一種晶片封裝體的製造方法,包含:(a)提供暫時接合的一晶圓與一支撐件,其中該晶圓具有一焊墊、及相對的一第一表面與一第二表面,該焊墊位於該第一表面,該支撐件覆蓋該第一表面與該焊墊;(b)在該晶圓之該第二表面中形成一第一穿孔,使該焊墊從該第一穿孔裸露;(c)電鍍一雷射阻檔件於該第一穿孔中的該焊墊上;(d)形成一絕緣層於該晶圓之該第二表面上與該第一穿孔中,其中該絕緣層具有相對該第二表面的一第三表面;(e)使用一雷射貫穿該絕緣層以形成一第二穿孔,其中該雷射由該雷射阻檔件阻擋,且該雷射阻檔件從該第二穿孔裸露;以及(f)電鍍一重佈線層於該絕緣層的該第三表面上、該第二穿孔的一壁面上與該第二穿孔中的該雷射阻檔件上。
- 如請求項13所述之晶片封裝體的製造方法,更包含:形成一阻隔層於該絕緣層的該第三表面上與該重佈線層上;以及圖案化該阻隔層以形成一開口,使該重佈線層從該開口裸露。
- 如請求項14所述之晶片封裝體的製造方法,更包含:形成一導電結構於該開口中的該重佈線層上。
- 如請求項14所述之晶片封裝體的製造方法,更包含:切割該晶圓、該絕緣層與該阻隔層,以形成該晶片封裝體。
- 如請求項13所述之晶片封裝體的製造方法,更包含:研磨該晶圓之該第二表面。
- 如請求項13所述之晶片封裝體的製造方法,其中該步驟(d)包含:印刷該絕緣層於該晶圓之該第二表面上與該第一穿孔中。
- 如請求項13所述之晶片封裝體的製造方法,更包含:壓印、塗佈、製模、研磨該絕緣層之該第三表面。
- 如請求項13所述之晶片封裝體的製造方法,更包含:移除該晶圓的該第一表面上的該支撐件。
- 如請求項13所述之晶片封裝體的製造方法,更包含:電鍍一阻障層於該焊墊上。
- 如請求項13所述之晶片封裝體的製造方法,更包含:形成一側絕緣層於該第一穿孔的壁面上。
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201462078882P | 2014-11-12 | 2014-11-12 |
Publications (2)
Publication Number | Publication Date |
---|---|
TW201618250A true TW201618250A (zh) | 2016-05-16 |
TWI582918B TWI582918B (zh) | 2017-05-11 |
Family
ID=55912855
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW104135794A TWI582918B (zh) | 2014-11-12 | 2015-10-30 | 晶片封裝體及其製造方法 |
Country Status (3)
Country | Link |
---|---|
US (1) | US9721911B2 (zh) |
CN (1) | CN105590911B (zh) |
TW (1) | TWI582918B (zh) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI672779B (zh) * | 2016-12-28 | 2019-09-21 | 曦威科技股份有限公司 | 指紋辨識裝置、使用其之行動裝置以及指紋辨識裝置的製造方法 |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI581325B (zh) * | 2014-11-12 | 2017-05-01 | 精材科技股份有限公司 | 晶片封裝體及其製造方法 |
TWI603447B (zh) * | 2014-12-30 | 2017-10-21 | 精材科技股份有限公司 | 晶片封裝體及其製造方法 |
CN108074823A (zh) * | 2016-11-14 | 2018-05-25 | 中芯国际集成电路制造(上海)有限公司 | 一种半导体器件及其制作方法和电子装置 |
CN108780772B (zh) * | 2017-02-13 | 2023-07-14 | 深圳市汇顶科技股份有限公司 | 硅通孔芯片的二次封装方法及其二次封装体 |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2000323516A (ja) * | 1999-05-14 | 2000-11-24 | Fujitsu Ltd | 配線基板の製造方法及び配線基板及び半導体装置 |
JP2003068806A (ja) * | 2001-08-29 | 2003-03-07 | Hitachi Ltd | 半導体装置及びその製造方法 |
US7091124B2 (en) * | 2003-11-13 | 2006-08-15 | Micron Technology, Inc. | Methods for forming vias in microelectronic devices, and methods for packaging microelectronic devices |
CN1838406A (zh) * | 2005-03-24 | 2006-09-27 | 矽统科技股份有限公司 | 封装结构与其封装方法 |
US8513119B2 (en) * | 2008-12-10 | 2013-08-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming bump structure having tapered sidewalls for stacked dies |
US8791549B2 (en) * | 2009-09-22 | 2014-07-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wafer backside interconnect structure connected to TSVs |
TWI416685B (zh) * | 2010-03-04 | 2013-11-21 | Unimicron Technology Corp | 封裝基板及其製法 |
CN102592982B (zh) * | 2011-01-17 | 2017-05-03 | 精材科技股份有限公司 | 晶片封装体的形成方法 |
CN103094479B (zh) * | 2013-02-21 | 2016-01-20 | 吉林大学 | 一种在有机电子器件薄膜封装过程中保护电极的方法 |
TWI581325B (zh) * | 2014-11-12 | 2017-05-01 | 精材科技股份有限公司 | 晶片封裝體及其製造方法 |
-
2015
- 2015-10-30 TW TW104135794A patent/TWI582918B/zh active
- 2015-11-03 CN CN201510736145.2A patent/CN105590911B/zh active Active
- 2015-11-03 US US14/931,633 patent/US9721911B2/en active Active
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI672779B (zh) * | 2016-12-28 | 2019-09-21 | 曦威科技股份有限公司 | 指紋辨識裝置、使用其之行動裝置以及指紋辨識裝置的製造方法 |
Also Published As
Publication number | Publication date |
---|---|
US9721911B2 (en) | 2017-08-01 |
CN105590911A (zh) | 2016-05-18 |
TWI582918B (zh) | 2017-05-11 |
US20160133588A1 (en) | 2016-05-12 |
CN105590911B (zh) | 2018-08-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI581325B (zh) | 晶片封裝體及其製造方法 | |
US10586724B2 (en) | Fan-out interconnect structure and methods forming the same | |
TWI629759B (zh) | 晶片封裝體及其製造方法 | |
TWI534969B (zh) | 晶片封裝體及其製造方法 | |
TWI579995B (zh) | 晶片封裝體及其製造方法 | |
TWI582918B (zh) | 晶片封裝體及其製造方法 | |
US8110900B2 (en) | Manufacturing process of semiconductor device and semiconductor device | |
TWI459485B (zh) | 晶片封裝體的形成方法 | |
US9231018B2 (en) | Wafer level packaging structure for image sensors and wafer level packaging method for image sensors | |
TWI604570B (zh) | 一種晶片尺寸等級的感測晶片封裝體及其製造方法 | |
KR101177885B1 (ko) | 웨이퍼 레벨 패키징 캡 및 그 제조방법 | |
US9601531B2 (en) | Wafer-level packaging structure for image sensors with packaging cover dike structures corresponding to scribe line regions | |
US8810012B2 (en) | Chip package, method for forming the same, and package wafer | |
TWI591764B (zh) | 晶片封裝體及其製造方法 | |
US9780251B2 (en) | Semiconductor structure and manufacturing method thereof | |
TWI540655B (zh) | 半導體結構及其製造方法 | |
TWI593069B (zh) | 晶片封裝體及其製造方法 | |
TWI603407B (zh) | 晶片封裝體及其製造方法 | |
TWI603447B (zh) | 晶片封裝體及其製造方法 | |
JP2016207707A (ja) | 半導体装置およびその製造方法 | |
TW201306215A (zh) | 晶片封裝體及其形成方法 |