KR980005412A - 반도체 소자의 초저접합 형성방법 - Google Patents

반도체 소자의 초저접합 형성방법 Download PDF

Info

Publication number
KR980005412A
KR980005412A KR1019960023252A KR19960023252A KR980005412A KR 980005412 A KR980005412 A KR 980005412A KR 1019960023252 A KR1019960023252 A KR 1019960023252A KR 19960023252 A KR19960023252 A KR 19960023252A KR 980005412 A KR980005412 A KR 980005412A
Authority
KR
South Korea
Prior art keywords
insulating film
semiconductor substrate
forming
heat treatment
region
Prior art date
Application number
KR1019960023252A
Other languages
English (en)
Other versions
KR100203131B1 (ko
Inventor
이길호
유상호
Original Assignee
김주용
현대전자산업 주식회사
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 김주용, 현대전자산업 주식회사 filed Critical 김주용
Priority to KR1019960023252A priority Critical patent/KR100203131B1/ko
Priority to DE19722112A priority patent/DE19722112B4/de
Priority to GB9711803A priority patent/GB2314676B/en
Priority to JP9149491A priority patent/JP3007061B2/ja
Priority to US08/871,850 priority patent/US5872047A/en
Publication of KR980005412A publication Critical patent/KR980005412A/ko
Application granted granted Critical
Publication of KR100203131B1 publication Critical patent/KR100203131B1/ko

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/265Bombardment with radiation with high-energy radiation producing ion implantation
    • H01L21/26506Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
    • H01L21/26513Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors of electrically active species
    • H01L21/2652Through-implantation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/22Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/265Bombardment with radiation with high-energy radiation producing ion implantation
    • H01L21/2658Bombardment with radiation with high-energy radiation producing ion implantation of a molecular ion, e.g. decaborane
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823418MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66568Lateral single gate silicon transistors
    • H01L29/66575Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
    • H01L29/6659Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate with both lightly doped source and drain extensions and source and drain self-aligned to the sides of the gate, e.g. lightly doped drain [LDD] MOSFET, double diffused drain [DDD] MOSFET

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • High Energy & Nuclear Physics (AREA)
  • Health & Medical Sciences (AREA)
  • Toxicology (AREA)
  • Ceramic Engineering (AREA)
  • Spectroscopy & Molecular Physics (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Formation Of Insulating Films (AREA)

Abstract

본 발명은 반도체소자의 초저접합 형성방법에 관한 것으로, 반도체기판에 소자분리절연막, 게이트산화막, 게이트 전극을 형성하고, 상기 반도체 기판의 활성영역에 제1절연막을 소정두께 형성한 다음, 상기 활성영역에 불순물 이온의 일정량을 일정한 주입에너지로 주입하여 불순물 이온주입영역을 형성하고, 상기 제1절연막을 제거한다음, 상기 반도체기판을 단시간 급속 열처리하고, 전체표면상부에 층간절연막인 제2절연막과 평탄화층인 제3절연막을 연속적으로 형성한 다음, 상기 반도체기판을 튜브 열처리하여 불순물 이온주입영역을 초저접합인 소오스/드레인 접합영역으로 형성함으로써 종래기술과 동일한 이온주입 및 튜브 열처리 조건으로 훨씬 얕으며, 낮은 면저항과 접합누설전류를 갖는 접합을 형성하여 반도체소자의 수율을 향상시키고, 단시간 급속 열처리를 통해 점결함을 제거하여 후속 층간절연막 평탄화를 위한 튜브 열처리 온도 및 시간을 선정하는데 제약을 완화시킴으로써 공정여유도를 확보하여 반도체소자의 특성을 향상시키고 그에 따른 반도체소자의 신뢰성 향상 및 고집적화를 가능하게 하는 기술이다.

Description

반도체 소자의 초저접합 형성방법
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음
제2a도 내지 제2d도는 본 발명의 실시예에 따른 반도체소자의 초저접합 형성방법을 도시한 단면도.

Claims (10)

  1. 반도체기판에 소자분리절연막, 게이트산화막, 게이트 전극을 형성하는 공정과 , 상기 반도체기판의 활성영역에 제1절연막을 소정두께 형성하는 공정과, 상기 활성영역에 불순물이온의 일정량을 일정한 주입에너지로 주입하여 불순물 이온주입영역을 형성하는 공정과, 상기 제1절연막을 제거하는 공정과, 상기 반도체기판을 단시간 급속 열처리하는 공정과, 전체표면상부에 층간절연막인 제2절연막과 평탄화층인 제3절연막을 연속적으로 형성하는 공정과, 상기 반도체기판을 튜브 열처리하여 불순물 이온주입영역을 초저접합인 소오스/트레인 접합영역으로 형성하는 공정을 포함하는 반도체소자의 초저접합 형성방법.
  2. 제1항에 있어서, 상기 제1절연막은 50 ~ 200Å 정도 두꼐의 산화막으로 형성하는 것을 특징으로 하는 반도체소자의 초저접합 형성방법.
  3. 제1항에 있어서, 상기 불순물 이온주입영역은 비소이온을 10 ~ 40 KeV 정도의 에너지로 1E15/㎠ ~ 5E16/㎠의 주입량을 주입하여 형성하는 것을 특징으로 하는 반도체소자의 초저접합 형성방법.
  4. 제1항에 있어서, 상기 불순불 이온주입영역은 불화붕소이온을 5 ~ 40 KeV 정도의 에너지로 1E15/㎠ ~ 5E15/㎠의 주입량을 주입하여 형성하는 것을 특징으로 하는 반도체소자의 초저접합 형성방법.
  5. 제1항에 있어서, 상기 불순물 이온주입영역은 불화붕소이온을 2 ~ 10 KeV 정도의 에너지로 1E15/㎠ ~ 5E15/㎠의 주입량을 주입하여 형성하는 것을 특징으로 하는 반도체소자의 초저접합 형성방법.
  6. 제1항에 있어서, 상기 제1절연막은 HF 용액을 이용한 습식방법으로 제거하는 것을 특징으로하는 반도체소자의 초저접합 형성방법.
  7. 제1항에 있어서, 상기 급속 열처리공정은 질소분위기에서 30℃/초 이상의 승온속도로 750 ~ 1050℃정도의 온도에서 2 ~ 60초 동안 실시하는 것을 특징으로 하는 반도체소자의 초저접합 형성방법.
  8. 제1항에 있어서, 상기 제2절연막은 TEOS 절연막을 300 ~ 1000Å정도의 두께로 형성하는 것을 특징으로하는 반도체소자의 초저접합 형성방법.
  9. 제1항에 있어서, 상기 제3절연막은 PECVD, APCVD 또는 LPCVD방법으로 형성하는 것을 특징으로 하는 반도체 소자에서 초저접합 형성방법.
  10. 제1항에 있어서, 상기 튜브 열처리공정은 750 ~ 900℃정도의 온도에서 10 ~ 90분간 실시하는 것을 특징으로 하는 반도체소자의 초저접합 형성방법.
    ※ 참고사항 : 최초출원 내용에 의하여 공개하는 것임.
KR1019960023252A 1996-06-14 1996-06-24 반도체 소자의 초저접합 형성방법 KR100203131B1 (ko)

Priority Applications (5)

Application Number Priority Date Filing Date Title
KR1019960023252A KR100203131B1 (ko) 1996-06-24 1996-06-24 반도체 소자의 초저접합 형성방법
DE19722112A DE19722112B4 (de) 1996-06-14 1997-05-27 Verfahren zur Bildung eines flachen Übergangs in einem Halbleiter-Bauelement
GB9711803A GB2314676B (en) 1996-06-24 1997-06-06 Method for forming shallow junction of a semiconductor device
JP9149491A JP3007061B2 (ja) 1996-06-24 1997-06-06 半導体素子の浅接合形成方法
US08/871,850 US5872047A (en) 1996-06-24 1997-06-09 Method for forming shallow junction of a semiconductor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
KR1019960023252A KR100203131B1 (ko) 1996-06-24 1996-06-24 반도체 소자의 초저접합 형성방법

Publications (2)

Publication Number Publication Date
KR980005412A true KR980005412A (ko) 1998-03-30
KR100203131B1 KR100203131B1 (ko) 1999-06-15

Family

ID=19463049

Family Applications (1)

Application Number Title Priority Date Filing Date
KR1019960023252A KR100203131B1 (ko) 1996-06-14 1996-06-24 반도체 소자의 초저접합 형성방법

Country Status (5)

Country Link
US (1) US5872047A (ko)
JP (1) JP3007061B2 (ko)
KR (1) KR100203131B1 (ko)
DE (1) DE19722112B4 (ko)
GB (1) GB2314676B (ko)

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100245092B1 (ko) * 1996-12-20 2000-02-15 김영환 초저접합을 갖는 반도체소자 제조방법
JP3450163B2 (ja) 1997-09-12 2003-09-22 Necエレクトロニクス株式会社 半導体装置の製造方法
US6461923B1 (en) * 1999-08-18 2002-10-08 Advanced Micro Devices, Inc. Sidewall spacer etch process for improved silicide formation
DE10139396A1 (de) * 2001-08-10 2003-01-16 Infineon Technologies Ag Integrierte Halbleiterschaltung mit einem Varaktor
KR100508756B1 (ko) * 2003-03-12 2005-08-17 삼성전자주식회사 반도체 장치의 트랜지스터 형성 방법
TWI260717B (en) * 2004-05-17 2006-08-21 Mosel Vitelic Inc Ion-implantation method for forming a shallow junction
KR100752197B1 (ko) 2006-09-12 2007-08-27 동부일렉트로닉스 주식회사 반도체 소자의 제조 방법
US7927987B2 (en) * 2007-03-27 2011-04-19 Texas Instruments Incorporated Method of reducing channeling of ion implants using a sacrificial scattering layer
US8775576B2 (en) 2012-04-17 2014-07-08 Nimbix, Inc. Reconfigurable cloud computing
KR101517730B1 (ko) 2014-07-24 2015-05-06 쌍용자동차 주식회사 자동차용 테일게이트 로워 트림에 구비되는 우산꽂이
US10942744B2 (en) 2014-12-24 2021-03-09 Intel Corporation Systems, apparatuses, and methods for data speculation execution
US10387156B2 (en) 2014-12-24 2019-08-20 Intel Corporation Systems, apparatuses, and methods for data speculation execution
US10387158B2 (en) 2014-12-24 2019-08-20 Intel Corporation Systems, apparatuses, and methods for data speculation execution
US10303525B2 (en) 2014-12-24 2019-05-28 Intel Corporation Systems, apparatuses, and methods for data speculation execution
US10061589B2 (en) 2014-12-24 2018-08-28 Intel Corporation Systems, apparatuses, and methods for data speculation execution
US10061583B2 (en) 2014-12-24 2018-08-28 Intel Corporation Systems, apparatuses, and methods for data speculation execution
JP2017139312A (ja) * 2016-02-03 2017-08-10 株式会社Screenホールディングス 接合形成方法

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4329773A (en) * 1980-12-10 1982-05-18 International Business Machines Corp. Method of making low leakage shallow junction IGFET devices
JPS6072272A (ja) * 1983-09-28 1985-04-24 Toshiba Corp 半導体装置の製造方法
NL8802219A (nl) * 1988-09-09 1990-04-02 Philips Nv Werkwijze voor het vervaardigen van een halfgeleiderinrichting met een siliciumlichaam waarin door ionenimplantaties halfgeleidergebieden worden gevormd.
US5273914A (en) * 1988-10-14 1993-12-28 Matsushita Electric Industrial Co., Ltd. Method of fabricating a CMOS semiconductor devices
US5366922A (en) * 1989-12-06 1994-11-22 Seiko Instruments Inc. Method for producing CMOS transistor
JP2994128B2 (ja) * 1991-03-04 1999-12-27 シャープ株式会社 半導体装置の製造方法
US5279976A (en) * 1991-05-03 1994-01-18 Motorola, Inc. Method for fabricating a semiconductor device having a shallow doped region
US5563093A (en) * 1993-01-28 1996-10-08 Kawasaki Steel Corporation Method of manufacturing fet semiconductor devices with polysilicon gate having large grain sizes
US5413945A (en) * 1994-08-12 1995-05-09 United Micro Electronics Corporation Blanket N-LDD implantation for sub-micron MOS device manufacturing

Also Published As

Publication number Publication date
KR100203131B1 (ko) 1999-06-15
GB2314676A (en) 1998-01-07
GB9711803D0 (en) 1997-08-06
GB2314676B (en) 2001-04-18
JP3007061B2 (ja) 2000-02-07
US5872047A (en) 1999-02-16
DE19722112A1 (de) 1998-01-02
JPH1055978A (ja) 1998-02-24
DE19722112B4 (de) 2004-12-16

Similar Documents

Publication Publication Date Title
KR980005412A (ko) 반도체 소자의 초저접합 형성방법
KR930011273A (ko) 반도체 셸로우 접합 형성방법과 셸로우 소스 및 드레인 영역을 갖는 전계 효과 트랜지스터 제조방법
KR100231607B1 (ko) 반도체 소자의 초저접합 형성방법
KR970053087A (ko) 반도체 소자의 트랜지스터 제조방법
JPH05121436A (ja) 薄膜トランジスタおよびその製造方法
CN103794559A (zh) 一种半导体器件及其制备方法
KR950010061A (ko) 반도체 장치와 그 제조방법 및 바이폴라 트랜지스터
JP3165051B2 (ja) 半導体素子のウェル形成方法
US5846887A (en) Method for removing defects by ion implantation using medium temperature oxide layer
CN116936363A (zh) 采用应力记忆技术的nmosfet制造方法及nmosfet
US6117719A (en) Oxide spacers as solid sources for gallium dopant introduction
JP2700320B2 (ja) 半導体装置の製造方法
KR100247810B1 (ko) 모스 트랜지스터 제조방법
KR100549573B1 (ko) 모스형 트랜지스터의 제조방법
KR950026029A (ko) Mos트랜지스터 반도체 장치 및 그의 제조방법
KR100334965B1 (ko) 모스전계효과트랜지스터 소자의 제조방법
JPH0434942A (ja) 半導体装置の製造方法
CN102468162A (zh) Nmos晶体管的制作方法
KR100468695B1 (ko) 짧은채널효과를개선시키기위한채널도우핑프로파일을갖는고성능모스트랜지스터제조방법
JPH0630390B2 (ja) Cmos型半導体装置の製造方法
KR100299871B1 (ko) 모스전계효과트랜지스터의제조방법
JP3525464B2 (ja) 半導体装置及び半導体装置の製造方法
KR20010065336A (ko) 모스형 트랜지스터의 소오스/드레인 형성방법
KR970072206A (ko) 반도체 소자의 트랜지스터 제조 방법
KR950010129A (ko) Mos트랜지스터를 가진 반도체 장치 및 그 제조방법

Legal Events

Date Code Title Description
A201 Request for examination
E701 Decision to grant or registration of patent right
GRNT Written decision to grant
FPAY Annual fee payment

Payment date: 20120222

Year of fee payment: 14

LAPS Lapse due to unpaid annual fee