EP1581965A2 - Empilement de puces a semiconducteur et procede de passivation d'un empilement de puces a semiconducteur - Google Patents
Empilement de puces a semiconducteur et procede de passivation d'un empilement de puces a semiconducteurInfo
- Publication number
- EP1581965A2 EP1581965A2 EP03788833A EP03788833A EP1581965A2 EP 1581965 A2 EP1581965 A2 EP 1581965A2 EP 03788833 A EP03788833 A EP 03788833A EP 03788833 A EP03788833 A EP 03788833A EP 1581965 A2 EP1581965 A2 EP 1581965A2
- Authority
- EP
- European Patent Office
- Prior art keywords
- semiconductor chip
- spacer
- semiconductor
- chip stack
- chips
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 56
- 238000000034 method Methods 0.000 title claims description 12
- 239000000463 material Substances 0.000 claims abstract description 27
- 125000006850 spacer group Chemical group 0.000 claims abstract description 24
- 150000001875 compounds Chemical class 0.000 claims abstract description 11
- 229920000642 polymer Polymers 0.000 claims abstract description 11
- 239000000853 adhesive Substances 0.000 claims abstract description 10
- 230000001070 adhesive effect Effects 0.000 claims abstract description 10
- 238000005266 casting Methods 0.000 claims abstract description 4
- 229920002120 photoresistant polymer Polymers 0.000 claims description 9
- 238000002161 passivation Methods 0.000 claims description 6
- 238000004382 potting Methods 0.000 claims description 6
- 239000004642 Polyimide Substances 0.000 claims description 4
- 229920001721 polyimide Polymers 0.000 claims description 4
- 239000002904 solvent Substances 0.000 claims description 4
- 239000003822 epoxy resin Substances 0.000 claims description 2
- 229920000647 polyepoxide Polymers 0.000 claims description 2
- 235000012431 wafers Nutrition 0.000 description 7
- 238000007789 sealing Methods 0.000 description 5
- 238000001459 lithography Methods 0.000 description 3
- 239000004020 conductor Substances 0.000 description 2
- 239000004922 lacquer Substances 0.000 description 2
- 230000005855 radiation Effects 0.000 description 2
- 239000007787 solid Substances 0.000 description 2
- 238000005260 corrosion Methods 0.000 description 1
- 230000007797 corrosion Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 239000007788 liquid Substances 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 230000035515 penetration Effects 0.000 description 1
- 238000005476 soldering Methods 0.000 description 1
- 238000003631 wet chemical etching Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/563—Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/4847—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/0651—Wire or wire-like electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06517—Bump or bump-like direct electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06527—Special adaptation of electrical connections, e.g. rewiring, engineering changes, pressure contacts, layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01004—Beryllium [Be]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
Definitions
- Semiconductor chip stacks can be produced in that two semiconductor chips, each having an upper side provided with at least one electronic component and a wiring level, are permanently connected to one another with these upper sides, with connection contacts of the respective semiconductor chips being electrically electrically connected via rewiring or a vertical electrically conductive connection be connected to each other.
- This arrangement face to face
- the further assembly process should not be hindered by such a passivation; in particular, existing on a bottom chip connection contact surfaces for external connection, for. B. are not contaminated by means of bond wires.
- the chips are usually passivated with oxynitride and polyimide.
- this requires a subsequent photolithographic opening of the connection contact surfaces (bond pads).
- Lithography on the assembled wafers is difficult because the wafers that contain the bottom chips, which have not yet been separated, can hardly be coated with layers of lacquer and exposed using the top chips.
- Passivation is particularly difficult when conductor tracks on the top of the bottom chip lead from the free top to the top chips placed on top.
- the connection contact surfaces are also placed very close to the top chips (a few hundred micrometers), so that sealing the space with conventional potting compounds is ruled out.
- the object of the present invention is to provide a possibility for passivating the intermediate space between face-to-face mounted semiconductor chips.
- an intermediate space present between the semiconductor chips is filled at least along an edge of the upper side of the smaller upper semiconductor chip (top chip) by a spacer made of a photostructurable polymer, a photoresist, a sealing compound or an adhesive and is thus sealed off from the outside.
- the connection contact surfaces for bond wires or other external connections on the top of the other semiconductor chip (bottom chip) are kept free of the material of this spacer.
- a larger spacer attached to the flanks of the upper semiconductor chip can also be provided for better sealing of the intermediate space.
- a photoresist is preferably used as the material, which penetrates into the intermediate space after assembly of the chip stack and preferably completely fills the intermediate space.
- the photoresist can then be exposed, the portion present in the intermediate space being shadowed by the upper semiconductor chip.
- the exposed portion is treated and removed with a developer liquid in the manner known per se from lithography technology.
- any photostructurable polymer is suitable for this, in particular polyimide or BCB.
- a casting compound in particular an epoxy resin, or an adhesive based on the free one Top of the lower semiconductor chip is removed with a solvent.
- a photostructurable material has the advantage that the layer of this material can be applied somewhat thicker than the intermediate space, so that subsequently due to the lateral shading at the edges of the upper semiconductor chip, when developing and removing this material, a larger proportion laterally at the edges of the upper Semiconductor chips remain as on the free area of the lower semiconductor chip. In this way, larger spacers are formed on the edges of the top chip in a simple manner, which reliably seal the space between the semiconductor chips.
- bottom chip 1 In the figure are an arrangement of a larger lower semiconductor chip (bottom chip 1) and a smaller upper one
- top chip 2 shown in cross section.
- the component tops of the chips face each other and are permanently attached to each other.
- These top sides usually each carry wiring levels 11, 12 from one or more metallization levels, which are structured according to the wiring to interconnects and are separated from one another by intermetallic dielectrics.
- the top chips are placed upside down on a wafer, which still contains the bottom chips in the wafer assembly, and fastened on the respective bottom chips.
- the mutually assigned connection contacts of the chips become permanently electrically conductive through rewiring 3 or vertical electrically conductive connections 4 between connection contacts arranged directly one above the other interconnected, which can be done with one of the known soldering methods.
- Spacers are designed such that, as can be seen in the cross-section in the figure, the lateral edges of the smaller upper semiconductor chip (top chip 2) are passivated with the material. A particularly reliable sealing of the space between the semiconductor chips to the outside is thus achieved.
- An advantage of this arrangement is in particular that the connection contact surfaces 5 of the bottom chip 1 on the side of the top chip 2 are kept completely free of the material of the spacers 7, so that electrical connections, for. B. a bond wire 6 shown in the figure can be attached there.
- the wafers equipped with the top chips are coated with a photostructurable polymer (for example polyimide, BCB) in a first exemplary embodiment.
- a photostructurable polymer for example polyimide, BCB
- a material with a sufficiently low viscosity is selected that penetrates into the gap between the chips and preferably fills the gap completely, or at least at the edge. This process can be supported by the fact that the wafer with the material in the
- the wafer is floodlit, with the top chips shading the penetrated portions of the applied material.
- the photostructurable polymer is then developed to remove the exposed portions.
- all areas next to the top chips are exposed again, in particular also the connection contact areas (bond pads) for external electrical connections. Enough.
- the gap between the chips is sealed and prevents corrosion of the conductor surfaces between the chips.
- the exposed surfaces can then z. B. be gold-plated without current.
- the width of the spacer can be controlled by the type of exposure.
- the exposure dose required for the complete exposure of the layer made of photostructurable polymer or photoresist increases with the layer thickness.
- a higher unexposed residual portion (“lacquer foot") remains at a low exposure dose, which provides the desired particularly good sealing of the space between the Chips.
- diffuse exposure e.g. B.
- the lateral portion of the spacer 7 becomes thicker or higher, since an additional shading effect by the top chip occurs directly next to the edge of the top chip. While the diffuse radiation from a half solid angle (2 ⁇ / 3) is incident on the other surfaces, only the radiation from a quarter solid angle ( ⁇ / 3) hits the edge of the top chip.
- a spacer can also be used to prevent undercutting of the chip stack in wet chemical etching processes. In this case, it is advantageous to produce the spacer from photoresist, since the photoresist can easily be removed again after the etching.
- any potting compound or adhesive can be used as the material of the spacers, even without a photosensitive component.
- the material used only has to have a sufficiently low viscosity in order to be able to penetrate into the gap between the semiconductor chips.
- the surfaces of the bottom chip not covered by the top chip become exposed by a solvent from the potting compound or the adhesive. A slight penetration of the solvent between the chips of the semiconductor stack can be tolerated, even if this removes the passivation layer in an outer edge area of the intermediate space.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Solid State Image Pick-Up Elements (AREA)
Abstract
L'invention concerne un empilement de puces à semiconducteur, dans lequel un espace intermédiaire situé entre les puces à semiconducteur (1, 2) est rempli, au moins le long d'un bord du côté supérieur de la puce supérieure (2), par un espaceur (7) constitué d'un polymère photostructurable, d'une résine photosensible, d'une matière de scellement ou d'une colle, et est ainsi fermé vers l'extérieur. Les surfaces de contact (5) pour les fils de connexion (6) ou d'autres connexions externes, situées sur le côté supérieur de la puce inférieure (1) sont dépourvues de matériau d'espaceur.
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE10300711A DE10300711B4 (de) | 2003-01-10 | 2003-01-10 | Verfahren zur Passivierung eines Halbleiterchipstapels |
DE10300711 | 2003-01-10 | ||
PCT/DE2003/003961 WO2004064139A2 (fr) | 2003-01-10 | 2003-12-02 | Empilement de puces a semiconducteur et procede de passivation d'un empilement de puces a semiconducteur |
Publications (1)
Publication Number | Publication Date |
---|---|
EP1581965A2 true EP1581965A2 (fr) | 2005-10-05 |
Family
ID=32519818
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP03788833A Withdrawn EP1581965A2 (fr) | 2003-01-10 | 2003-12-02 | Empilement de puces a semiconducteur et procede de passivation d'un empilement de puces a semiconducteur |
Country Status (4)
Country | Link |
---|---|
US (1) | US7229851B2 (fr) |
EP (1) | EP1581965A2 (fr) |
DE (1) | DE10300711B4 (fr) |
WO (1) | WO2004064139A2 (fr) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP1688997B1 (fr) | 2005-02-02 | 2014-04-16 | Infineon Technologies AG | Composant électronique avec puces semi-conductrices empilées |
KR100699807B1 (ko) * | 2006-01-26 | 2007-03-28 | 삼성전자주식회사 | 적층 칩 및 그를 갖는 적층 칩 패키지 |
TWI303874B (en) * | 2006-08-08 | 2008-12-01 | Via Tech Inc | Multi-chip structure |
US8618670B2 (en) * | 2008-08-15 | 2013-12-31 | Qualcomm Incorporated | Corrosion control of stacked integrated circuits |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0750759B2 (ja) * | 1988-07-01 | 1995-05-31 | シャープ株式会社 | 半導体装置 |
US5311059A (en) * | 1992-01-24 | 1994-05-10 | Motorola, Inc. | Backplane grounding for flip-chip integrated circuit |
KR100443484B1 (ko) * | 1996-02-19 | 2004-09-18 | 마츠시타 덴끼 산교 가부시키가이샤 | 반도체장치및그제조방법 |
WO2001018851A1 (fr) * | 1999-09-03 | 2001-03-15 | Teraconnect, Inc. | Procede d'integration de dispositifs a circuits integres |
AU1821101A (en) * | 1999-10-13 | 2001-04-23 | Teraconnect, Inc. | Method of equalizing device heights on a chip |
JP3683179B2 (ja) * | 2000-12-26 | 2005-08-17 | 松下電器産業株式会社 | 半導体装置及びその製造方法 |
DE10124774B4 (de) * | 2001-05-21 | 2016-05-25 | Infineon Technologies Ag | Halbleiterbauelement mit zumindest einem Halbleiterchip auf einem als Substrat dienenden Basischip und Verfahren zu dessen Herstellung |
CN1251318C (zh) * | 2002-02-25 | 2006-04-12 | 精工爱普生株式会社 | 半导体芯片、半导体装置和它们的制造方法以及使用它们的电路板和仪器 |
-
2003
- 2003-01-10 DE DE10300711A patent/DE10300711B4/de not_active Expired - Fee Related
- 2003-12-02 EP EP03788833A patent/EP1581965A2/fr not_active Withdrawn
- 2003-12-02 WO PCT/DE2003/003961 patent/WO2004064139A2/fr not_active Application Discontinuation
-
2005
- 2005-07-11 US US11/180,039 patent/US7229851B2/en not_active Expired - Lifetime
Non-Patent Citations (1)
Title |
---|
See references of WO2004064139A2 * |
Also Published As
Publication number | Publication date |
---|---|
DE10300711A1 (de) | 2004-07-22 |
US7229851B2 (en) | 2007-06-12 |
WO2004064139A3 (fr) | 2005-04-21 |
US20060001177A1 (en) | 2006-01-05 |
WO2004064139A2 (fr) | 2004-07-29 |
DE10300711B4 (de) | 2007-10-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE102004012845B4 (de) | Verfahren zur Herstellung einer Halbleitervorrichtung, Halbleitervorrichtung, Schaltungssubstrat und elektronischer Apparat | |
DE102013101327B4 (de) | Verfahren zur Herstellung eines Halbleiter-Bauelements und Halbleiter-Bauelement | |
DE112005001296B4 (de) | Verfahren zum Herstellen einer Halbleitervorrichtung mit reduziertem Kontaktwiderstand | |
DE10337569B4 (de) | Integrierte Anschlussanordnung und Herstellungsverfahren | |
DE112005001578T5 (de) | Bond-Pad-Struktur zur Kupfer-Metallisierung mit verbesserter Zuverlässigkeit, und Verfahren zum Herstellen dieser Struktur | |
DE10333841A1 (de) | Halbleiterbauteil in Halbleiterchipgröße mit flipchipartigen Außenkontakten und Verfahren zur Herstellung desselben | |
DE4410947C1 (de) | Halbleiterbauelement für vertikale Integration und Herstellungsverfahren | |
DE102013216709B4 (de) | Halbleiteranordnung, verfahren zur herstellung einer anzahl von chipbaugruppen und verfahren zur herstellung einer halbleiteranordnung | |
WO2019145350A1 (fr) | Composant semi-conducteur optoélectronique et procédé de fabrication de composants semi-conducteurs optoélectroniques | |
DE2326314A1 (de) | Verfahren zur herstellung einer passivierenden schicht mit wenigstens einer kontaktoeffnung | |
EP1620893A2 (fr) | Tranche de semi-conducteur, plaquette et composant electronique a puces a semi-conducteur empilees et procedes de fabrication desdits elements | |
DE10351028A1 (de) | Halbleiter-Bauteil sowie dafür geeignetes Herstellungs-/Montageverfahren | |
DE2315710B2 (de) | Verfahren zum Herstellen einer Halbleiteranordnung | |
EP0152557B1 (fr) | Composant semi-conducteur comprenant des contacts métalliques à protubérance et une métallisation à multi-couche | |
DE19843624C1 (de) | Integrierte Schaltungsanordnung und Verfahren zu deren Herstellung | |
DE69728205T2 (de) | Herstellungsverfahren von Verbindungen in einer integrierten Schaltung | |
EP1581965A2 (fr) | Empilement de puces a semiconducteur et procede de passivation d'un empilement de puces a semiconducteur | |
WO2024061689A1 (fr) | Procédé de production d'un composant électronique, et composant électronique | |
DE19756409A1 (de) | Verfahren zum Herstellen einer Halbleiterkomponente | |
DE102004005361B4 (de) | Verfahren zur Herstellung von metallischen Leitbahnen und Kontaktflächen auf elektronischen Bauelementen | |
EP2260511B1 (fr) | Agencement de composants et procédé de fabrication d un agencement de composants | |
DE102012108610B4 (de) | Chipmodul und Verfahren zum Herstellen eines Chipmoduls | |
DE102004005022B4 (de) | Verfahren zur Herstellung von metallischen Leitbahnen auf elektronischen Bauelementen | |
DE10313047B3 (de) | Verfahren zur Herstellung von Chipstapeln | |
DE10358325B4 (de) | Verfahren zum Herstellen einer integrierten Halbleiterschaltungsanordnung |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20050727 |
|
AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LI LU MC NL PT RO SE SI SK TR |
|
RBV | Designated contracting states (corrected) |
Designated state(s): DE FR |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION HAS BEEN WITHDRAWN |
|
18W | Application withdrawn |
Effective date: 20070220 |