CN106206557B - 硅中介层 - Google Patents
硅中介层 Download PDFInfo
- Publication number
- CN106206557B CN106206557B CN201510413740.2A CN201510413740A CN106206557B CN 106206557 B CN106206557 B CN 106206557B CN 201510413740 A CN201510413740 A CN 201510413740A CN 106206557 B CN106206557 B CN 106206557B
- Authority
- CN
- China
- Prior art keywords
- chip
- silicon
- intermediary layer
- layer
- layer according
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 title claims abstract description 39
- 229910052710 silicon Inorganic materials 0.000 title claims abstract description 39
- 239000010703 silicon Substances 0.000 title claims abstract description 39
- 238000005520 cutting process Methods 0.000 claims abstract description 27
- 239000000758 substrate Substances 0.000 claims abstract description 22
- 239000004065 semiconductor Substances 0.000 claims description 23
- 239000000206 moulding compound Substances 0.000 claims description 13
- 239000013078 crystal Substances 0.000 claims description 12
- 239000003990 capacitor Substances 0.000 claims description 2
- 230000001012 protector Effects 0.000 claims description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 claims 1
- 239000010931 gold Substances 0.000 claims 1
- 229910052737 gold Inorganic materials 0.000 claims 1
- 235000012431 wafers Nutrition 0.000 description 36
- 239000010410 layer Substances 0.000 description 34
- 238000000034 method Methods 0.000 description 13
- 230000008569 process Effects 0.000 description 6
- 239000000463 material Substances 0.000 description 5
- 238000004519 manufacturing process Methods 0.000 description 4
- 239000002184 metal Substances 0.000 description 4
- 238000007517 polishing process Methods 0.000 description 4
- 238000004806 packaging method and process Methods 0.000 description 3
- 230000008859 change Effects 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 238000005538 encapsulation Methods 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 239000011229 interlayer Substances 0.000 description 2
- 238000000465 moulding Methods 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 238000005476 soldering Methods 0.000 description 2
- 239000009798 Shen-Fu Substances 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 238000005253 cladding Methods 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 230000005611 electricity Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 150000002118 epoxides Chemical class 0.000 description 1
- 239000003822 epoxy resin Substances 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 230000004438 eyesight Effects 0.000 description 1
- 239000000945 filler Substances 0.000 description 1
- 239000003292 glue Substances 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 238000009434 installation Methods 0.000 description 1
- 239000007788 liquid Substances 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 239000000615 nonconductor Substances 0.000 description 1
- 238000012536 packaging technology Methods 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 238000001259 photo etching Methods 0.000 description 1
- 229920000647 polyepoxide Polymers 0.000 description 1
- 230000008439 repair process Effects 0.000 description 1
- 229920005989 resin Polymers 0.000 description 1
- 239000011347 resin Substances 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000003466 welding Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/94—Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/561—Batch processing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/061—Disposition
- H01L2224/0618—Disposition being disposed on at least two different sides of the body, e.g. dual array
- H01L2224/06181—On opposite sides of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13025—Disposition the bump connector being disposed on a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/14—Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
- H01L2224/1401—Structure
- H01L2224/1403—Bump connectors having different sizes, e.g. different diameters, heights or widths
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/14—Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
- H01L2224/141—Disposition
- H01L2224/1418—Disposition being disposed on at least two different sides of the body, e.g. dual array
- H01L2224/14181—On opposite sides of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/94—Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06513—Bump or bump-like direct electrical connections between devices, e.g. flip-chip connection, solder bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06541—Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/29—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
- H01L23/293—Organic, e.g. plastic
- H01L23/295—Organic, e.g. plastic containing a filler
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/14—Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/102—Material of the semiconductor or solid state bodies
- H01L2924/1025—Semiconducting materials
- H01L2924/10251—Elemental semiconductors, i.e. Group IV
- H01L2924/10253—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1431—Logic devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
- H01L2924/143—Digital devices
- H01L2924/1434—Memory
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Integrated Circuits (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Mechanical Treatment Of Semiconductor (AREA)
Abstract
本发明公开了一种硅中介层,包含一硅基板,具有一正面及相对于正面的一背面;一第一集成电路芯片,设置在硅基板的正面;一第二集成电路芯片,设置在硅基板的正面且靠近第一集成电路芯片;一虚设切割道区域,设置在第一集成电路芯片与第二集成电路芯片之间;以及至少一电路器件,设置在硅基板正面的虚设切割道区域中。
Description
技术领域
本发明涉及一半导体器件,特别是涉及一种硅中介层,在其芯片之间的切割道内具有电路器件。
背景技术
在半导体技术领域中,集成电路通常通过封装工艺,变成一封装体后,再安装在印刷电路板或电脑***主机板上。集成电路可以被安装至一基板或一中介层上,然后再以塑胶材料或环氧树酯材料包覆封装。
上述封装过程可以采用本领域技术人员所熟知的覆晶技术,将集成电路的输入/输出(input/output,I/O)面(或有源面)朝下,安装至所述基板或中介层的安装面上。
目前,中介层的主要功用是将具相对较小垫距(pad pitch)的集成电路芯片的接触垫扇出(fan out)以匹配印刷电路板上具较大垫距的接触垫。如能更进一步利用中介层,使其不仅具扇出集成电路信号的功用,实为所述领域所期望。
发明内容
根据本发明提供的硅中介层,包含一硅基板,具有一正面及相对于正面的一背面;一第一集成电路芯片,设置在硅基板的正面;一第二集成电路芯片,设置在硅基板的正面且与第一集成电路芯片紧密靠近;一虚设切割道区域,设置在第一集成电路芯片与第二集成电路芯片之间;以及至少一电路器件,设置在硅基板正面的虚设切割道区域中。
根据本发明一实施例,一位于硅基板正面的重布线层,覆盖住第一集成电路芯片、第二集成电路芯片与虚设切割道区域。在硅基板内部形成的通过硅片通道,与重布线层电性连接。
毋庸置疑的,本领域的技术人员读完接下来本发明优选实施例的详细描述与附图后,均可了解本发明的目的。
附图说明
图1至图6为剖视示意图,说明根据本发明一实施例,制作一具有通过硅片通道(TSV)的硅中介层与半导体芯片的封装体的方法。
图7为晶圆俯视图,示意性说明本发明一实施例的2x2芯片阵列与第一和第二切割道区域。
其中,附图标记说明如下:
10 芯片
100 晶圆(中介层晶圆)
100a 正面
100b 背面
11 多芯片中介层
110 重布线层
112 介电层
114 金属绕线
116 凸块垫
12 电路器件
120 微凸块
130 模塑料
140 通过硅片通道
20 半导体晶粒
200 切割道
201 第一切割道区域
202 第二切割道区域
310 焊接凸块
具体实施方式
接下来的详细叙述须参附图所示内容,用来说明可依据本发明具体实行的实施例。这些实施例提供足够的细节,可使此领域中的技术人员充分了解并具体实行本发明。在不悖离本发明的范围内,可做结构、逻辑和电性上的修改应用在其他实施例上。
因此,接下来的详细叙述并非用来对本发明加以限制。本发明涵盖的范围由其权利要求所定义。与其权利要求具同等意义者也应属本发明涵盖的范围。
本发实施例所参照的附图为示意图,并未按比例绘制,且相同或类似的特征通常以相同的附图标记描述。
在本说明书中,“晶粒”、“半导体芯片”与“半导体晶粒”具相同含意,可交换使用。在本说明书中,“晶圆”与“基板”意指任何具一暴露面,可在其上沉积材料并制作例如本发明实施例所示的集成电路的结构物。需了解的是“基板”通常包含半导体晶圆。
工艺中所称的“晶圆”与“基板”,可为包含制作于其上的材料层的半导体结构物。“晶圆”与“基板”两者都包含已掺杂或未掺杂的半导体、具有衬底或绝缘体支撑的外延半导体层,以及其他本领域技术人员所熟知的半导体结构。
请参照图1至图6,为根据本发明一实施例,制作一具有通过硅片通道(TSV)的硅中介层与半导体芯片的封装体的方法。
首先,如图1所示,提供一晶圆(中介层晶圆)100,例如半导体晶圆或硅晶圆。晶圆100包含一正面100a与一相对于正面100a的背面100b。根据本发明实施例,在晶圆100的正面100a上具有多个芯片(或晶粒)10。
根据本发明实施例,每个芯片10内的集成电路,可包含存储器阵列、周边电路、逻辑电路,但并不限于此。根据本发明实施例,芯片10可为一存储器芯片,但并不限于此。
为了简化说明,在此不详述制作芯片10的集成电路的工艺步骤。一般而言,这些工艺步骤包含公知的技术,例如光刻工艺、蚀刻工艺、布植工艺、热处理、抛光工艺、薄膜沉积工艺,以及其他类似工艺。
根据本发明实施例,芯片10之间具有切割道200,将芯片10互相分隔开。根据本发明实施例,切割道200包含一第一切割道区域201与一第二切割道区域202。
根据本发明实施例,仅沿着第一切割道区域201切割晶圆100,可得到包含多个芯片10的多芯片中介层11。例如,如图7所示,沿着第一切割道区域201切割晶圆100,可得到一具有2x2芯片阵列的多芯片中介层11。须了解的是多芯片中介层11中的2x2芯片阵列仅为说明目的,其他芯片的矩阵排列,例如3x1芯片阵列、3x2芯片阵列或2x1芯片阵列也包含在本发明的范围。第二切割道区域202也可被称为“虚设切割道区域”。
同样参照图1,根据本发明实施例,第二切割道区域202内包含电路器件12。第二切割道区域202内的电路器件12是以上述公知的半导体工艺技术,与芯片10中的集成电路同时制作于晶圆100上。电路器件12包含有源电路器件,例如金氧半导体器件或晶体管、被动电路器件,例如电容、电阻、电感,或其他电路器件,例如熔丝电路或静电放电(ESD)保护器件。
根据本发明实施例,在晶圆100的正面100a上提供一重布线层(RDL)110。重布线层110包含至少一介电层112、金属绕线114,与提供后续连接使用的凸块垫116。须了解的是图1中,重布线层110的结构仅为说明目的,在其他实施例中,重布线层110可为多迭层结构,以符合不同电路设计的需求。
如图2所示,接着在重布线层110上形成微凸块120,选择性地将半导体晶粒20安装到重布线层110上方。根据本发明实施例,半导体晶粒20通过微凸块120与重布线层110电性连接。须了解的是图2中,半导体晶粒20的数量仅为说明目的。在一些实施例中,可不包含半导体晶粒20。
如图3所示,接着在晶圆100的正面100a上形成一模塑料130。模塑料130包覆住安装在重布线层110上方的晶粒20与重布线层110的上表面。最佳者,模塑料130完全填满晶粒20之间的空隙。接着,可继续进行一模塑料130的固化工艺。
根据本发明实施例,通过转移压模机,可将热固性模塑料成型到晶圆100上,或采用其他模塑料的形成方法。模塑料可为环氧化物、树脂,或者其他室温或高温下为液态的化合物。模塑料130是电绝缘体,但可为热导体,可在其中添加不同种类的填充剂,改善模塑料130的导热性、刚性或黏着性质。
如图4所示,模塑料130形成之后,接着对晶圆100进行一抛光工艺,自背面100b抛光移除掉部分晶圆100。例如,先将晶圆100载入至一晶圆抛光机,然后一抛光头与晶圆100的背面100b接触,并开始抛光。晶圆100在经过抛光工艺后,具有较薄的厚度。
如图5所示,接着在晶圆100中形成与重布线层110电性连接的通过硅片通道(TSV)140。例如,自晶圆100的背面100b,刻蚀选定的连接点的晶圆100,形成一TSV孔洞。接着,在TSV孔洞中沉积一扩散阻挡层与金属导电层。通过在背面100b施加一晶背抛光或化学机械抛光工艺,移除TSV孔洞外多余的金属导电层。
如图6所示,在晶圆100的背面100b上形成焊接凸块310或其他焊接物,与各个通过硅片通道140电性连接。接着,如图7所示,沿着第一切割道201切割晶圆100,得到多芯片中介层11。
以上所述仅为本发明的优选实施例而已,并不用于限制本发明,对于本领域的技术人员来说,本发明可以有各种更改和变化。凡在本发明的精神和原则之内,所作的任何修改、等同替换、改进等,均应包含在本发明的保护范围之内。
Claims (9)
1.一种硅中介层,其特征在于,包含有:
一硅基板,具有一正面及与所述正面相对的一背面;
一第一集成电路芯片,位于所述硅基板的所述正面,其中所述第一集成电路芯片包含第一存储器阵列;
一第二集成电路芯片,位于所述硅基板的所述正面且靠近所述第一集成电路芯片,其中所述第二集成电路芯片包含第二存储器阵列;
一虚设切割道区域,位于所述第一集成电路芯片与所述第二集成电路芯片之间;以及
至少一电路器件,位于所述硅基板的所述正面上且位于所述虚设切割道区域中。
2.根据权利要求1所述的硅中介层,其特征在于,所述虚设切割道区域将所述第一集成电路芯片与所述第二集成电路芯片分隔开。
3.根据权利要求1所述的硅中介层,其特征在于,所述电路器件包含金氧半导体、晶体管、电容、电阻、电感、熔丝电路,或静电放电保护器件。
4.根据权利要求1所述的硅中介层,其特征在于,包含一重布线层位于所述正面,其中所述重布线层覆盖住所述第一集成电路芯片、所述第二集成电路芯片与所述虚设切割道区域。
5.根据权利要求4所述的硅中介层,其特征在于,所述重布线层包含至少一介电层、金属绕线,与提供后续连接使用的凸块垫。
6.根据权利要求4所述的硅中介层,其特征在于,还包含位于所述硅基板中的直通硅穿孔,与所述重布线层电性连接。
7.根据权利要求4所述的硅中介层,其特征在于,还包含至少一半导体晶粒安装在所述重布线层上,其中所述重布线层设置在所述半导体晶粒与所述第一集成电路芯片之间。
8.根据权利要求7所述的硅中介层,其特征在于,所述半导体晶粒通过微凸块与所述重布线层电性连接。
9.根据权利要求7所述的硅中介层,其特征在于,还包含一模塑料位于所述正面,其中所述模塑料包覆住所述半导体晶粒与所述重布线层的上表面,其中所述模塑料与所述半导体晶粒直接接触。
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/720,840 | 2015-05-25 | ||
US14/720,840 US9455243B1 (en) | 2015-05-25 | 2015-05-25 | Silicon interposer and fabrication method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
CN106206557A CN106206557A (zh) | 2016-12-07 |
CN106206557B true CN106206557B (zh) | 2019-01-15 |
Family
ID=56939537
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201510413740.2A Active CN106206557B (zh) | 2015-05-25 | 2015-07-15 | 硅中介层 |
Country Status (3)
Country | Link |
---|---|
US (1) | US9455243B1 (zh) |
CN (1) | CN106206557B (zh) |
TW (1) | TW201642428A (zh) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2017073472A (ja) * | 2015-10-07 | 2017-04-13 | 株式会社ディスコ | 半導体装置の製造方法 |
TW202034485A (zh) * | 2019-03-08 | 2020-09-16 | 力成科技股份有限公司 | 具有多個積體電路單元的扇出型封裝結構及其製作方法 |
TWI721383B (zh) * | 2019-03-08 | 2021-03-11 | 力成科技股份有限公司 | 具有多個積體電路單元的封裝結構及其製作方法 |
CN111710662B (zh) * | 2020-07-01 | 2022-03-22 | 无锡中微亿芯有限公司 | 一种通用多裸片硅堆叠互连结构 |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2011097175A2 (en) * | 2010-02-05 | 2011-08-11 | Luxera, Inc. | Integrated electronic device for controlling light emitting diodes |
US8901527B2 (en) * | 2010-07-02 | 2014-12-02 | Nanya Technology Corp. | Resistive random access memory structure with tri-layer resistive stack |
US8963334B2 (en) | 2011-08-30 | 2015-02-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Die-to-die gap control for semiconductor structure and method |
US8810006B2 (en) * | 2012-08-10 | 2014-08-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interposer system and method |
US10032696B2 (en) * | 2012-12-21 | 2018-07-24 | Nvidia Corporation | Chip package using interposer substrate with through-silicon vias |
US20140252632A1 (en) | 2013-03-06 | 2014-09-11 | Hans-Joachim Barth | Semiconductor devices |
-
2015
- 2015-05-25 US US14/720,840 patent/US9455243B1/en active Active
- 2015-06-24 TW TW104120221A patent/TW201642428A/zh unknown
- 2015-07-15 CN CN201510413740.2A patent/CN106206557B/zh active Active
Also Published As
Publication number | Publication date |
---|---|
US9455243B1 (en) | 2016-09-27 |
CN106206557A (zh) | 2016-12-07 |
TW201642428A (zh) | 2016-12-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11710693B2 (en) | Wafer level package utilizing molded interposer | |
US11670577B2 (en) | Chip package with redistribution structure having multiple chips | |
CN103681613B (zh) | 具有离散块的半导体器件 | |
US8211747B2 (en) | Wafer level stack die package | |
CN107689359A (zh) | 包括具有嵌入芯片的再布线层的半导体封装件 | |
CN107026153A (zh) | 封装件 | |
US20060154469A1 (en) | Method and apparatus for providing structural support for interconnect pad while allowing signal conductance | |
US20150171066A1 (en) | Semiconductor device | |
TWI626717B (zh) | 半導體封裝結構 | |
KR20180060889A (ko) | 절연 프레임을 이용한 반도체 패키지 및 이의 제조방법 | |
CN106206557B (zh) | 硅中介层 | |
KR20120128457A (ko) | 반도체 장치 및 그 형성방법 | |
CN102169842A (zh) | 用于凹陷的半导体基底的技术和配置 | |
US10950588B2 (en) | Chip package structure and manufacturing method thereof | |
JP2012501077A (ja) | チップ・パッケージ相互作用安定性を高めるための応力緩和ギャップを含む半導体デバイス。 | |
US8987915B1 (en) | Semiconductor structure and manufacturing method thereof | |
CN104051399B (zh) | 晶圆级芯片尺寸封装中间结构装置和方法 | |
US10886241B1 (en) | Semiconductor package structure | |
US11049796B2 (en) | Manufacturing method of packaging device | |
US20180315718A1 (en) | Semiconductor packages and devices | |
KR20090127742A (ko) | 웨이퍼 레벨 칩 스케일 패키지 및 그 제조방법 | |
US11399429B2 (en) | Semiconductor package device | |
US20220293547A1 (en) | Semiconductor packaging structure, method, device and electronic product | |
US20240170410A1 (en) | Memory device package having scribe line and method for manufacturing the same | |
US20220320028A1 (en) | Semiconductor packaging structure, method, device and electronic product |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
TA01 | Transfer of patent application right | ||
TA01 | Transfer of patent application right |
Effective date of registration: 20170308 Address after: Idaho Applicant after: Micron Technology, Inc. Address before: Chinese Taiwan Taoyuan City Applicant before: Inotera Memories, Inc. |
|
GR01 | Patent grant | ||
GR01 | Patent grant |