CN112750893A - 低导通压降的载流子存储型fs-igbt及制作方法 - Google Patents

低导通压降的载流子存储型fs-igbt及制作方法 Download PDF

Info

Publication number
CN112750893A
CN112750893A CN202110019615.9A CN202110019615A CN112750893A CN 112750893 A CN112750893 A CN 112750893A CN 202110019615 A CN202110019615 A CN 202110019615A CN 112750893 A CN112750893 A CN 112750893A
Authority
CN
China
Prior art keywords
type
layer
front surface
emitter
carrier storage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
CN202110019615.9A
Other languages
English (en)
Inventor
史志扬
张海涛
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Ziguang Tongxin Microelectronics Co Ltd
Original Assignee
Wuxi Unigroup Microelectronics Co ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Wuxi Unigroup Microelectronics Co ltd filed Critical Wuxi Unigroup Microelectronics Co ltd
Priority to CN202110019615.9A priority Critical patent/CN112750893A/zh
Publication of CN112750893A publication Critical patent/CN112750893A/zh
Pending legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/72Transistor-type devices, i.e. able to continuously respond to applied control signals
    • H01L29/739Transistor-type devices, i.e. able to continuously respond to applied control signals controlled by field-effect, e.g. bipolar static induction transistors [BSIT]
    • H01L29/7393Insulated gate bipolar mode transistors, i.e. IGBT; IGT; COMFET
    • H01L29/7395Vertical transistors, e.g. vertical IGBT
    • H01L29/7398Vertical transistors, e.g. vertical IGBT with both emitter and collector contacts in the same substrate side
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0684Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape, relative sizes or dispositions of the semiconductor regions or junctions between the regions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/401Multistep manufacturing processes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42356Disposition, e.g. buried gate electrode
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66234Bipolar junction transistors [BJT]
    • H01L29/66325Bipolar junction transistors [BJT] controlled by field-effect, e.g. insulated gate bipolar transistors [IGBT]
    • H01L29/66333Vertical insulated gate bipolar transistors
    • H01L29/66348Vertical insulated gate bipolar transistors with a recessed gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/72Transistor-type devices, i.e. able to continuously respond to applied control signals
    • H01L29/739Transistor-type devices, i.e. able to continuously respond to applied control signals controlled by field-effect, e.g. bipolar static induction transistors [BSIT]
    • H01L29/7393Insulated gate bipolar mode transistors, i.e. IGBT; IGT; COMFET
    • H01L29/7395Vertical transistors, e.g. vertical IGBT
    • H01L29/7396Vertical transistors, e.g. vertical IGBT with a non planar surface, e.g. with a non planar gate or with a trench or recess or pillar in the surface of the emitter, base or collector region for improving current density or short circuiting the emitter and base regions
    • H01L29/7397Vertical transistors, e.g. vertical IGBT with a non planar surface, e.g. with a non planar gate or with a trench or recess or pillar in the surface of the emitter, base or collector region for improving current density or short circuiting the emitter and base regions and a gate structure lying on a slanted or vertical surface or formed in a groove, e.g. trench gate IGBT

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Bipolar Transistors (AREA)

Abstract

本发明涉及一种低导通压降的载流子存储型FS‑IGBT,在N‑型衬底上开设沟槽,在沟槽内设置屏蔽栅氧化层、屏蔽栅多晶硅、栅极氧化层与栅极导电多晶硅;在N‑型衬底的正面形成N+型载流子存储层,在N+型载流子存储层的正面形成P‑型体区,在P‑型体区的正面形成N+型发射极,在N+型发射极的正面设置绝缘介质层,在绝缘介质层的正面设置发射极金属;在N‑型衬底的背面设置N+型缓冲层,在N+型缓冲层的背面设置P+型集电极。本发明降低了导通压降,同时降低了反馈电容,改善了器件工作时的导通损耗,最终在一定程度上降低了开关损耗。

Description

低导通压降的载流子存储型FS-IGBT及制作方法
技术领域
本发明属于微电子技术领域,具体地说是一种低导通压降的载流子存储型FS-IGBT及制作方法。
背景技术
相比于MOSFET,IGBT器件的衬底的电导调制效应可以大大地降低正向导通压降,静态功率损耗较小,电压越高表现越加显著。因而,IGBT 在中高压应用中占据了很大的市场份额。IGBT主要有穿通型PT-IGBT、非穿通型NPT- IGBT和场截止型FS-IGBT三种结构,三者之间的主要差异是不同的衬底PN结结构和不同的衬底厚度。相对PT-IGBT和NPT-IGBT来讲,FS-IGBT具有最薄的厚度,其正向导通压降得到明显的下降,该结构在IGBT产品中得到了广泛的应用。随着半导体晶圆尺寸的不断提高,成本、工艺复杂、碎片率等限制了IGBT(特别是低压IGBT)性能的不断提升。
目前的IGBT器件结构如图1所示,它包括P+型集电极1、N+型缓冲层2、N-型衬底3、P-型体区5、N+型发射极6、绝缘介质层7、发射极金属8、栅极氧化层11与栅极导电多晶硅12;
在N-型衬底3的正面向下开设沟槽,在沟槽的侧面以及底面设置栅极氧化层11,在栅极氧化层11内设置栅极导电多晶硅12;在N-型衬底3的正面经过高浓度P型杂质离子注入与推结,形成P-型体区5,在P-型体区5的正面经过高浓度N型杂质离子注入与推结,形成N+型发射极6,在N+型发射极6的正面设置绝缘介质层7,在绝缘介质层7的正面设置发射极金属8,发射极金属8通过接触孔与P-型体区5以及N+型发射极6欧姆接触;在N-型衬底3的背面设置N+型缓冲层2,在N+型缓冲层2的背面设置P+型集电极1。
发明内容
本发明的目的是克服现有技术中存在的不足,提供一种能改善器件工作时的导通损耗并能最终在一定程度上降低开关损耗的低导通压降的载流子存储型IGBT及制作方法。
按照本发明提供的技术方案,所述低导通压降的载流子存储型FS-IGBT,它包括P+型集电极、N+型缓冲层、N-型衬底、N+型载流子存储层、P-型体区、N+型发射极、绝缘介质层、发射极金属、屏蔽栅氧化层、屏蔽栅多晶硅、栅极氧化层与栅极导电多晶硅;
在N-型衬底的正面向下开设沟槽,在沟槽的下段侧面以及底面设置屏蔽栅氧化层,在屏蔽栅氧化层内设置屏蔽栅多晶硅,在沟槽的上段侧面以及屏蔽栅多晶硅上设置栅极氧化层,在栅极氧化层内设置栅极导电多晶硅;
在N-型衬底的正面经过高浓度N型杂质离子注入与推结,形成N+型载流子存储层,在N+型载流子存储层的正面经过高浓度P型杂质离子注入与推结,形成P-型体区,在P-型体区的正面经过高浓度N型杂质离子注入与推结,形成N+型发射极,在N+型发射极的正面设置绝缘介质层,在绝缘介质层的正面设置发射极金属,发射极金属通过接触孔与P-型体区以及N+型发射极欧姆接触;
在N-型衬底的背面设置N+型缓冲层,在N+型缓冲层的背面设置P+型集电极。
上述低导通压降的载流子存储型FS-IGBT的制作方法包括以下步骤:
步骤一、在轻掺杂N型FZ单晶硅片形成N-型衬底的正面进行环光刻注入与环推结;
步骤二、在N-型衬底的正面经槽光刻、刻蚀,形成沟槽;
步骤三、先在沟槽的侧面以及底面生长一层二氧化硅再进行多晶硅淀积与刻蚀,形成屏蔽栅氧化层与屏蔽栅多晶硅;
步骤四、先在沟槽的侧面生长一层二氧化硅再进行多晶硅淀积与刻蚀,形成栅极氧化层与栅极导电多晶硅;
步骤五、在N-型衬底的正面经高浓度N型杂质离子注入与推结,形成N+型载流子存储层;
步骤六、在N+型载流子存储层的正面经过高浓度P型杂质离子注入与推结,形成P-型体区;
步骤七、在P-型体区的正面经过高浓度N型杂质离子注入与推结,形成N+型发射极;
步骤八、在N+型发射极的正面经淀积回流,形成绝缘介质层;
步骤九、先经接触孔光刻刻蚀,再经正面金属化淀积,最后经正面金属光刻刻蚀,形成发射极金属;
步骤十、先在N-型衬底的背面进行减薄,再进行高浓度N型杂质离子注入,形成N+型缓冲层;
步骤十一、在N+型缓冲层的背面经过高浓度P型杂质离子注入,形成P+型集电极。
本发明降低了导通压降,同时降低了反馈电容,改善了器件工作时的导通损耗,最终在一定程度上降低了开关损耗。
附图说明
图1是现有技术中常规FS-IGBT器件的结构图。
图2是本发明FS-IGBT器件的结构图。
具体实施方式
下面结合具体实施例对本发明作进一步说明。
一种低导通压降的载流子存储型FS-IGBT,它包括P+型集电极1、N+型缓冲层2、N-型衬底3、N+型载流子存储层4、P-型体区5、N+型发射极6、绝缘介质层7、发射极金属8、屏蔽栅氧化层9、屏蔽栅多晶硅10、栅极氧化层11与栅极导电多晶硅12;
在N-型衬底3的正面向下开设沟槽,在沟槽的下段侧面以及底面设置屏蔽栅氧化层9,在屏蔽栅氧化层9内设置屏蔽栅多晶硅10,在沟槽的上段侧面以及屏蔽栅多晶硅10上设置栅极氧化层11,在栅极氧化层11内设置栅极导电多晶硅12;
在N-型衬底3的正面经过高浓度N型杂质离子注入与推结,形成N+型载流子存储层4,在N+型载流子存储层4的正面经过高浓度P型杂质离子注入与推结,形成P-型体区5,在P-型体区5的正面经过高浓度N型杂质离子注入与推结,形成N+型发射极6,在N+型发射极6的正面设置绝缘介质层7,在绝缘介质层7的正面设置发射极金属8,发射极金属8通过接触孔与P+型体区5以及N+型发射极6欧姆接触;
在N-型衬底3的背面设置N+型缓冲层2,在N+型缓冲层2的背面设置P+型集电极1。
上述低导通压降的载流子存储型FS-IGBT的制作方法包括以下步骤:
步骤一、在轻掺杂N型FZ单晶硅片形成N-型衬底3的正面进行环光刻注入与环推结;
步骤二、在N-型衬底3的正面经槽光刻、刻蚀,形成沟槽;
步骤三、先在沟槽的侧面以及底面生长一层二氧化硅再进行多晶硅淀积与刻蚀,形成屏蔽栅氧化层9与屏蔽栅多晶硅10;
步骤四、先在沟槽的侧面生长一层二氧化硅再进行多晶硅淀积与刻蚀,形成栅极氧化层11与栅极导电多晶硅12;
步骤五、在N-型衬底3的正面经高浓度N型杂质离子注入与推结,形成N+型载流子存储层4;
步骤六、在N+型载流子存储层4的正面经过高浓度P型杂质离子注入与推结,形成P-型体区5;
步骤七、在P-型体区5的正面经过高浓度N型杂质离子注入与推结,形成N+型发射极6;
步骤八、在N+型发射极6的正面经淀积回流,形成绝缘介质层7;
步骤九、先经接触孔光刻刻蚀,再经正面金属化淀积,最后经正面金属光刻刻蚀,形成发射极金属8;
步骤十、先在N-型衬底3的背面进行减薄,再进行高浓度N型杂质离子注入,形成N+型缓冲层2;
步骤十一、在N+型缓冲层2的背面经过高浓度P型杂质离子注入,形成P+型集电极1。
本发明在常规FS-IGBT器件的结构基础上,增加了N+型载流子存储层4,由于N+型载流子存储层4的载流子浓度高于N-型衬底3的载流子浓度。N+型载流子存储层4与P-型体区5的电位差大于没有N+型载流子存储层4的N-型衬底3与P-型体区5之间的电位差。N+型载流子存储层4增加的电势存储了P-型体区5送来的空穴,增加了载流子密度。
在屏蔽栅氧化层9和屏蔽栅多晶硅10的底部形成积累,导致N+型发射极6的电子注入增强,进一步降低了导通压降Vce(on)。在沟槽光刻刻蚀后先进行一次屏蔽栅氧化层9与屏蔽栅多晶硅10淀积,屏蔽栅多晶硅10刻蚀后再进行一次栅极氧化层11与栅极导电多晶硅12淀积。沟槽底部的屏蔽栅氧化层9和屏蔽栅多晶硅10的存在间接增加了隔离层的厚度,从而导致反馈电容Crss减小。因此适当调整屏蔽栅多晶硅10的刻蚀厚度、保证阈值电压Vth、集电极-发射极击穿电压BV不变的情况下,本发明可以进一步降低沟槽型FS-IGBT器件的导通压降Vce(on),同时一定程度上减小了反馈电容Crss,改善了器件工作时的导通损耗,最终在一定程度上降低了器件的开关损耗。
本发明在常规FS-IGBT器件的结构基础上,由于增加了N+型载流子存储层4,进一步优化了器件在导通状态下体内少数载流子的分布,进一步增强了电导调制效应、降低了器件正向导通压降,同时降低了反馈电容Crss,从而提高了FS-IGBT的整体性能。

Claims (2)

1.一种低导通压降的载流子存储型FS-IGBT,其特征是:它包括P+型集电极(1)、N+型缓冲层(2)、N-型衬底(3)、N+型载流子存储层(4)、P-型体区(5)、N+型发射极(6)、绝缘介质层(7)、发射极金属(8)、屏蔽栅氧化层(9)、屏蔽栅多晶硅(10)、栅极氧化层(11)与栅极导电多晶硅(12);
在N-型衬底(3)的正面向下开设沟槽,在沟槽的下段侧面以及底面设置屏蔽栅氧化层(9),在屏蔽栅氧化层(9)内设置屏蔽栅多晶硅(10),在沟槽的上段侧面以及屏蔽栅多晶硅(10)上设置栅极氧化层(11),在栅极氧化层(11)内设置栅极导电多晶硅(12);
在N-型衬底(3)的正面经过高浓度N型杂质离子注入与推结,形成N型+载流子存储层(4),在N+型载流子存储层(4)的正面经过高浓度P型杂质离子注入与推结,形成P-型体区(5),在P-型体区(5)的正面经过高浓度N型杂质离子注入与推结,形成N+型发射极(6),在N+型发射极(6)的正面设置绝缘介质层(7),在绝缘介质层(7)的正面设置发射极金属(8),发射极金属(8)通过接触孔与P-型体区(5)以及N+型发射极(6)欧姆接触;
在N-型衬底(3)的背面设置N+型缓冲层(2),在N+型缓冲层(2)的背面设置P+型集电极(1)。
2.一种低导通压降的载流子存储型FS-IGBT的制作方法包括以下步骤:
步骤一、在轻掺杂N型FZ单晶硅片形成的N-型衬底(3)的正面进行环光刻注入与环推结;
步骤二、在N-型衬底(3)的正面经槽光刻、刻蚀,形成沟槽;
步骤三、先在沟槽的侧面以及底面生长一层二氧化硅再进行多晶硅淀积与刻蚀,形成屏蔽栅氧化层(9)与屏蔽栅多晶硅(10);
步骤四、先在沟槽的侧面生长一层二氧化硅再进行多晶硅淀积与刻蚀,形成栅极氧化层(11)与栅极导电多晶硅(12);
步骤五、在N-型衬底(3)的正面经高浓度N型杂质离子注入与推结,形成N+型载流子存储层(4);
步骤六、在N+型载流子存储层(4)的正面经过高浓度P型杂质离子注入与推结,形成P-型体区(5);
步骤七、在P-型体区(5)的正面经过高浓度N型杂质离子注入与推结,形成N+型发射极(6);
步骤八、在N+型发射极(6)的正面经淀积回流,形成绝缘介质层(7);
步骤九、先经接触孔光刻刻蚀,再经正面金属化淀积,最后经正面金属光刻刻蚀,形成发射极金属(8);
步骤十、先在N-型衬底(3)的背面进行减薄,再进行高浓度N型杂质离子注入,形成N+型缓冲层(2);
步骤十一、在N+型缓冲层(2)的背面经过高浓度P型杂质离子注入,形成P+型集电极(1)。
CN202110019615.9A 2021-01-07 2021-01-07 低导通压降的载流子存储型fs-igbt及制作方法 Pending CN112750893A (zh)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN202110019615.9A CN112750893A (zh) 2021-01-07 2021-01-07 低导通压降的载流子存储型fs-igbt及制作方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN202110019615.9A CN112750893A (zh) 2021-01-07 2021-01-07 低导通压降的载流子存储型fs-igbt及制作方法

Publications (1)

Publication Number Publication Date
CN112750893A true CN112750893A (zh) 2021-05-04

Family

ID=75650212

Family Applications (1)

Application Number Title Priority Date Filing Date
CN202110019615.9A Pending CN112750893A (zh) 2021-01-07 2021-01-07 低导通压降的载流子存储型fs-igbt及制作方法

Country Status (1)

Country Link
CN (1) CN112750893A (zh)

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2016014224A1 (en) * 2014-07-25 2016-01-28 United Silicon Carbide, Inc. Self-aligned shielded-gate trench mos-controlled silicon carbide switch with reduced miller capacitance and method of manufacturing the same
CN108321196A (zh) * 2018-02-05 2018-07-24 电子科技大学 一种沟槽栅电荷存储型igbt及其制作方法
CN109192771A (zh) * 2018-08-29 2019-01-11 电子科技大学 一种电荷存储型绝缘栅双极型晶体管及其制备方法
CN111312814A (zh) * 2020-02-26 2020-06-19 无锡新洁能股份有限公司 屏蔽型绝缘栅双极型晶体管结构

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2016014224A1 (en) * 2014-07-25 2016-01-28 United Silicon Carbide, Inc. Self-aligned shielded-gate trench mos-controlled silicon carbide switch with reduced miller capacitance and method of manufacturing the same
CN108321196A (zh) * 2018-02-05 2018-07-24 电子科技大学 一种沟槽栅电荷存储型igbt及其制作方法
CN109192771A (zh) * 2018-08-29 2019-01-11 电子科技大学 一种电荷存储型绝缘栅双极型晶体管及其制备方法
CN111312814A (zh) * 2020-02-26 2020-06-19 无锡新洁能股份有限公司 屏蔽型绝缘栅双极型晶体管结构

Similar Documents

Publication Publication Date Title
US11081575B2 (en) Insulated gate bipolar transistor device and method for manufacturing the same
CN109065621B (zh) 一种绝缘栅双极晶体管及其制备方法
CN110504310B (zh) 一种具有自偏置pmos的ret igbt及其制作方法
CN110600537B (zh) 一种具有pmos电流嵌位的分离栅cstbt及其制作方法
US20230343827A1 (en) Power semiconductor device and preparation method thereof
CN105679816A (zh) 一种沟槽栅电荷存储型igbt及其制造方法
CN109166917B (zh) 一种平面型绝缘栅双极晶体管及其制备方法
WO2023045386A1 (zh) Igbt器件及其制作方法
CN112271214A (zh) 带有屏蔽栅结构的igbt器件及制造方法
CN113066865B (zh) 降低开关损耗的半导体器件及其制作方法
US11967631B1 (en) Power semiconductor device and manufacturing method thereof
CN108155230B (zh) 一种横向rc-igbt器件及其制备方法
CN219419037U (zh) 一种沟槽型碳化硅mosfet器件
CN111463270A (zh) 一种igbt结构及其制备方法
CN116314302A (zh) 一种沟槽型碳化硅mosfet器件的制造方法
CN114975612A (zh) 具有低电磁干扰噪声的SiC沟槽栅IGBT器件及制备方法
CN112750893A (zh) 低导通压降的载流子存储型fs-igbt及制作方法
CN111211167B (zh) 一种消除负阻效应的rc-igbt器件结构
CN110473905B (zh) 一种具有自偏置pmos的分离栅tigbt及其制作方法
CN113964197A (zh) 一种低泄漏电流的igbt器件及其制备方法
CN113838914A (zh) 具有分离栅结构的ret igbt器件结构及制作方法
CN116169159B (zh) 一种超级结绝缘栅双极型晶体管结构及其制作方法
CN216871974U (zh) 一种多通道超结igbt器件
CN113725295B (zh) 一种逆导型mos栅控晶闸管及其制造方法
CN103219371B (zh) 一种带有双面扩散残留层的沟槽栅型igbt及其制造方法

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
TA01 Transfer of patent application right

Effective date of registration: 20240613

Address after: 100000 106A, Floor 1, B-1, Zhongguancun Dongsheng Science Park, 66 Xixiaokou Road, Haidian District, Northern Territory, Beijing

Applicant after: ZIGUANG TONGXIN MICROELECTRONICS CO.,LTD.

Country or region after: China

Address before: 214135 Jiangsu Wuxi New District, 200, Linghu Road, China, four floor, D2 International Innovation Park, China sensor network.

Applicant before: WUXI UNIGROUP MICROELECTRONICS CO.,LTD.

Country or region before: China