ATE195027T1 - Verzeichnis für ein-/ausgangsdecoder - Google Patents
Verzeichnis für ein-/ausgangsdecoderInfo
- Publication number
- ATE195027T1 ATE195027T1 AT95910277T AT95910277T ATE195027T1 AT E195027 T1 ATE195027 T1 AT E195027T1 AT 95910277 T AT95910277 T AT 95910277T AT 95910277 T AT95910277 T AT 95910277T AT E195027 T1 ATE195027 T1 AT E195027T1
- Authority
- AT
- Austria
- Prior art keywords
- routing
- routing circuitry
- bus branches
- bios
- startup
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/44—Arrangements for executing specific programs
- G06F9/4401—Bootstrapping
- G06F9/4411—Configuring for operating with peripheral devices; Loading of device drivers
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4004—Coupling between buses
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4004—Coupling between buses
- G06F13/4022—Coupling between buses using switching circuits, e.g. switching matrix, connection or expansion network
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Software Systems (AREA)
- Computer Hardware Design (AREA)
- Mathematical Physics (AREA)
- Computer Security & Cryptography (AREA)
- Bus Control (AREA)
- Circuits Of Receivers In General (AREA)
- Static Random-Access Memory (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US19424294A | 1994-02-10 | 1994-02-10 | |
PCT/US1995/001951 WO1995022106A1 (en) | 1994-02-10 | 1995-02-09 | I/o decoder map |
Publications (1)
Publication Number | Publication Date |
---|---|
ATE195027T1 true ATE195027T1 (de) | 2000-08-15 |
Family
ID=22716846
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AT95910277T ATE195027T1 (de) | 1994-02-10 | 1995-02-09 | Verzeichnis für ein-/ausgangsdecoder |
Country Status (5)
Country | Link |
---|---|
US (1) | US5797036A (de) |
EP (1) | EP0744051B1 (de) |
AT (1) | ATE195027T1 (de) |
DE (1) | DE69518145T2 (de) |
WO (1) | WO1995022106A1 (de) |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6025840A (en) * | 1995-09-27 | 2000-02-15 | Cirrus Logic, Inc. | Circuits, systems and methods for memory mapping and display control systems using the same |
KR100265711B1 (ko) * | 1997-02-14 | 2000-09-15 | 윤종용 | Isa장치의 자동감지기능을 갖는 컴퓨터 시스템의 부팅 방법 |
DE69738902D1 (de) | 1997-06-27 | 2008-09-25 | Bull Sa | Busschnittstellebrücke zwischen einem Systembus und Lokalbussen mit Lokaladressenübersetzung für mittels Adressenraum programmierbaren Systemraumzugriff |
US6199137B1 (en) * | 1999-01-05 | 2001-03-06 | Lucent Technolgies, Inc. | Method and device for controlling data flow through an IO controller |
US6609169B1 (en) | 1999-06-14 | 2003-08-19 | Jay Powell | Solid-state audio-video playback system |
US6609172B1 (en) * | 2000-04-20 | 2003-08-19 | Hewlett-Packard Development Company, L.P. | Breaking up a bus to determine the connection topology and dynamic addressing |
US6813631B2 (en) * | 2000-12-15 | 2004-11-02 | Honeywell International Inc. | Automatic self configuration of client-supervisory nodes |
US7552261B2 (en) * | 2001-10-12 | 2009-06-23 | Mips Technologies, Inc. | Configurable prioritization of core generated interrupts |
US7487339B2 (en) * | 2001-10-12 | 2009-02-03 | Mips Technologies, Inc. | Method and apparatus for binding shadow registers to vectored interrupts |
US7111101B1 (en) * | 2003-05-07 | 2006-09-19 | Ayago Technologies General Ip (Singapore) Ptd. Ltd. | Method and system for port numbering in an interconnect device |
JP4774099B2 (ja) * | 2006-02-27 | 2011-09-14 | 富士通株式会社 | 演算処理装置、情報処理装置及び演算処理装置の制御方法 |
Family Cites Families (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3996564A (en) * | 1974-06-26 | 1976-12-07 | International Business Machines Corporation | Input/output port control |
US4266281A (en) * | 1979-04-02 | 1981-05-05 | Allen-Bradley Company | Microprogrammed programmable controller |
US4340776A (en) * | 1980-10-29 | 1982-07-20 | Siemens Corporation | Modular telecommunication system |
US4396984A (en) * | 1981-03-06 | 1983-08-02 | International Business Machines Corporation | Peripheral systems employing multipathing, path and access grouping |
US4606024A (en) * | 1982-12-20 | 1986-08-12 | At&T Bell Laboratories | Hierarchical diagnostic testing arrangement for a data processing system having operationally interdependent circuit boards |
US4688172A (en) * | 1984-11-13 | 1987-08-18 | International Business Machines Corporation | Initialization apparatus for a data processing system with a plurality of input/output and storage controller connected to a common bus |
US4697232A (en) * | 1984-11-30 | 1987-09-29 | Storage Technology Corporation | I/O device reconnection in a multiple-CPU, dynamic path allocation environment |
US4974151A (en) * | 1985-02-21 | 1990-11-27 | International Business Machines Corporation | Configuration capability for devices in an open system having the capability of adding or changing devices by user commands |
US5146565A (en) * | 1986-07-18 | 1992-09-08 | Intel Corporation | I/O Control system having a plurality of access enabling bits for controlling access to selective ports of an I/O device |
US4905233A (en) * | 1987-11-23 | 1990-02-27 | Harris Corporation | Multiple path routing mechanism for packet communications network |
US5202985A (en) * | 1988-04-14 | 1993-04-13 | Racal-Datacom, Inc. | Apparatus and method for displaying data communication network configuration after searching the network |
US5014193A (en) * | 1988-10-14 | 1991-05-07 | Compaq Computer Corporation | Dynamically configurable portable computer system |
JP3275261B2 (ja) * | 1990-03-09 | 2002-04-15 | セイコーエプソン株式会社 | 情報処理装置 |
US5130983A (en) * | 1990-03-27 | 1992-07-14 | Heffner Iii Horace W | Method of polling to determine service needs and the like |
US5226120A (en) * | 1990-05-21 | 1993-07-06 | Synoptics Communications, Inc. | Apparatus and method of monitoring the status of a local area network |
US5315657A (en) * | 1990-09-28 | 1994-05-24 | Digital Equipment Corporation | Compound principals in access control lists |
US5274631A (en) * | 1991-03-11 | 1993-12-28 | Kalpana, Inc. | Computer network switching system |
US5260999A (en) * | 1991-06-28 | 1993-11-09 | Digital Equipment Corporation | Filters in license management system |
US5369748A (en) * | 1991-08-23 | 1994-11-29 | Nexgen Microsystems | Bus arbitration in a dual-bus architecture where one bus has relatively high latency |
US5305437A (en) * | 1991-09-03 | 1994-04-19 | International Business Machines Corporation | Graphical system descriptor method and system |
US5539881A (en) * | 1992-12-14 | 1996-07-23 | At&T Corp. | Network element including automatic network element identity information registration apparatus and method |
US5542055A (en) * | 1993-05-28 | 1996-07-30 | International Business Machines Corp. | System for counting the number of peripheral buses in each hierarch connected to primary bus for creating map of peripheral buses to locate peripheral devices |
-
1995
- 1995-02-09 WO PCT/US1995/001951 patent/WO1995022106A1/en active IP Right Grant
- 1995-02-09 EP EP95910277A patent/EP0744051B1/de not_active Expired - Lifetime
- 1995-02-09 DE DE69518145T patent/DE69518145T2/de not_active Expired - Fee Related
- 1995-02-09 AT AT95910277T patent/ATE195027T1/de not_active IP Right Cessation
-
1997
- 1997-04-29 US US08/840,429 patent/US5797036A/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
DE69518145T2 (de) | 2001-03-22 |
EP0744051B1 (de) | 2000-07-26 |
WO1995022106A1 (en) | 1995-08-17 |
EP0744051A1 (de) | 1996-11-27 |
DE69518145D1 (de) | 2000-08-31 |
US5797036A (en) | 1998-08-18 |
EP0744051A4 (de) | 1997-06-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6223279B1 (en) | Single chip microcomputer having a dedicated address bus and dedicated data bus for transferring register bank data to and from an on-line RAM | |
KR910010328A (ko) | 패리티 능력을 가진 디스크 배열 제어기 | |
DE69531860D1 (de) | Architektur für ein auf mehrere rechner verteiltes abarbeitungsprotokoll | |
KR900016866A (ko) | 데이타 처리 시스템 | |
KR940012147A (ko) | 마이크로컴퓨터 시스템 | |
KR940015852A (ko) | 긴 명령 워드를 갖는 처리기 | |
SE8405456D0 (sv) | Mycket snabbt minnes- och minnesforvaltningssystem | |
ATE195027T1 (de) | Verzeichnis für ein-/ausgangsdecoder | |
DE60142152D1 (de) | Virtualisierung von E/A-Adapterressourcen | |
CN100594481C (zh) | 允许运行在逻辑分区上的程序访问资源的方法与*** | |
KR900003720A (ko) | 집적 회로 타이머 | |
US7454576B2 (en) | System and method for cache coherency in a cache with different cache location lengths | |
KR970067364A (ko) | 멀티모드 캐시 메모리 | |
KR960704275A (ko) | 컴퓨터 구조 | |
TW413776B (en) | Processor or core logic unit with internal register for peripheral status | |
KR880003241A (ko) | 데이타 처리 시스템 | |
KR940012151A (ko) | 어드레스 확장 장치 | |
KR960018881A (ko) | 비트 필드 주변 장치 및 그것을 갖는 비트 필드 시스템 | |
KR960018958A (ko) | 다중 프로세서 시스템에서 아토믹 명령어 수행시 데이타 버퍼를 사용한 메인 메모리 액세스 장치 | |
DE68914958D1 (de) | Integrierte Schaltung zur dynamischen Programmierung. | |
JPH01314353A (ja) | 情報処理装置 | |
KR960025104A (ko) | 주종 관계의 복수의 프로세서를 가진 컴퓨터 시스템 | |
KR970049370A (ko) | Hipss의 제어기 | |
Nikitin | Asymptotic comparison of a class of nonparametric tests with the student test | |
KR950025509A (ko) | 레지스터 백업기능을 갖는 마이크로컴퓨터 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
RER | Ceased as to paragraph 5 lit. 3 law introducing patent treaties |