WO2023106023A1 - 光検出装置及び電子機器 - Google Patents
光検出装置及び電子機器 Download PDFInfo
- Publication number
- WO2023106023A1 WO2023106023A1 PCT/JP2022/041749 JP2022041749W WO2023106023A1 WO 2023106023 A1 WO2023106023 A1 WO 2023106023A1 JP 2022041749 W JP2022041749 W JP 2022041749W WO 2023106023 A1 WO2023106023 A1 WO 2023106023A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- pad
- wiring
- photodetector
- wiring layer
- region
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 claims abstract description 155
- 238000003860 storage Methods 0.000 claims abstract description 111
- 238000006243 chemical reaction Methods 0.000 claims abstract description 59
- 238000012546 transfer Methods 0.000 claims abstract description 25
- 230000003321 amplification Effects 0.000 claims description 27
- 238000003199 nucleic acid amplification method Methods 0.000 claims description 27
- 230000003287 optical effect Effects 0.000 claims description 18
- 238000009413 insulation Methods 0.000 abstract 1
- 239000010410 layer Substances 0.000 description 229
- 238000002955 isolation Methods 0.000 description 199
- 238000005516 engineering process Methods 0.000 description 99
- 238000003384 imaging method Methods 0.000 description 82
- 238000012986 modification Methods 0.000 description 78
- 230000004048 modification Effects 0.000 description 78
- 238000009825 accumulation Methods 0.000 description 73
- 238000009792 diffusion process Methods 0.000 description 48
- 238000012545 processing Methods 0.000 description 36
- 238000000926 separation method Methods 0.000 description 32
- 238000001514 detection method Methods 0.000 description 28
- 238000010586 diagram Methods 0.000 description 28
- 230000000694 effects Effects 0.000 description 23
- 238000004891 communication Methods 0.000 description 18
- 230000000875 corresponding effect Effects 0.000 description 17
- 238000000034 method Methods 0.000 description 16
- 239000000463 material Substances 0.000 description 13
- 229910052751 metal Inorganic materials 0.000 description 13
- 239000002184 metal Substances 0.000 description 13
- 239000010949 copper Substances 0.000 description 12
- 238000002674 endoscopic surgery Methods 0.000 description 12
- 238000004519 manufacturing process Methods 0.000 description 12
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 9
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 9
- 229910052802 copper Inorganic materials 0.000 description 9
- 239000011295 pitch Substances 0.000 description 9
- 229910052814 silicon oxide Inorganic materials 0.000 description 9
- 239000000758 substrate Substances 0.000 description 9
- 230000007423 decrease Effects 0.000 description 8
- 230000006870 function Effects 0.000 description 7
- 230000005540 biological transmission Effects 0.000 description 6
- 239000004020 conductor Substances 0.000 description 6
- 230000001276 controlling effect Effects 0.000 description 6
- 229910052782 aluminium Inorganic materials 0.000 description 5
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 5
- 238000001356 surgical procedure Methods 0.000 description 5
- 229910004298 SiO 2 Inorganic materials 0.000 description 4
- 230000005284 excitation Effects 0.000 description 4
- 230000007246 mechanism Effects 0.000 description 4
- 230000002093 peripheral effect Effects 0.000 description 4
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 4
- 229910052721 tungsten Inorganic materials 0.000 description 4
- 239000010937 tungsten Substances 0.000 description 4
- 208000005646 Pneumoperitoneum Diseases 0.000 description 3
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 230000008859 change Effects 0.000 description 3
- 238000010336 energy treatment Methods 0.000 description 3
- 230000012447 hatching Effects 0.000 description 3
- 238000005259 measurement Methods 0.000 description 3
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 3
- 229910052707 ruthenium Inorganic materials 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- 210000004204 blood vessel Anatomy 0.000 description 2
- 239000003153 chemical reaction reagent Substances 0.000 description 2
- 230000000295 complement effect Effects 0.000 description 2
- 230000009977 dual effect Effects 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 238000007667 floating Methods 0.000 description 2
- 238000000227 grinding Methods 0.000 description 2
- 239000012535 impurity Substances 0.000 description 2
- MOFVSTNWEDAEEK-UHFFFAOYSA-M indocyanine green Chemical compound [Na+].[O-]S(=O)(=O)CCCCN1C2=CC=C3C=CC=CC3=C2C(C)(C)C1=CC=CC=CC=CC1=[N+](CCCCS([O-])(=O)=O)C2=CC=C(C=CC=C3)C3=C2C1(C)C MOFVSTNWEDAEEK-UHFFFAOYSA-M 0.000 description 2
- 229960004657 indocyanine green Drugs 0.000 description 2
- 238000009434 installation Methods 0.000 description 2
- 230000001678 irradiating effect Effects 0.000 description 2
- 238000005304 joining Methods 0.000 description 2
- 239000011159 matrix material Substances 0.000 description 2
- 229910044991 metal oxide Inorganic materials 0.000 description 2
- 150000004706 metal oxides Chemical class 0.000 description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 2
- 230000002194 synthesizing effect Effects 0.000 description 2
- 240000004050 Pentaglottis sempervirens Species 0.000 description 1
- 235000004522 Pentaglottis sempervirens Nutrition 0.000 description 1
- 230000001133 acceleration Effects 0.000 description 1
- 239000000654 additive Substances 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000000740 bleeding effect Effects 0.000 description 1
- 230000003139 buffering effect Effects 0.000 description 1
- -1 but not limited to Substances 0.000 description 1
- 239000003086 colorant Substances 0.000 description 1
- 238000002485 combustion reaction Methods 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 239000000470 constituent Substances 0.000 description 1
- 238000012937 correction Methods 0.000 description 1
- 230000002596 correlated effect Effects 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000018109 developmental process Effects 0.000 description 1
- 238000002073 fluorescence micrograph Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 230000031700 light absorption Effects 0.000 description 1
- 238000012423 maintenance Methods 0.000 description 1
- 238000002406 microsurgery Methods 0.000 description 1
- 239000003595 mist Substances 0.000 description 1
- 230000000116 mitigating effect Effects 0.000 description 1
- 239000013307 optical fiber Substances 0.000 description 1
- 230000001151 other effect Effects 0.000 description 1
- 230000000149 penetrating effect Effects 0.000 description 1
- 238000007639 printing Methods 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 239000011347 resin Substances 0.000 description 1
- 229920005989 resin Polymers 0.000 description 1
- 238000005070 sampling Methods 0.000 description 1
- 238000007789 sealing Methods 0.000 description 1
- 230000035939 shock Effects 0.000 description 1
- 239000002344 surface layer Substances 0.000 description 1
- 230000000007 visual effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/76—Addressed sensors, e.g. MOS or CMOS sensors
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N25/00—Circuitry of solid-state image sensors [SSIS]; Control thereof
- H04N25/70—SSIS architectures; Circuits associated therewith
- H04N25/76—Addressed sensors, e.g. MOS or CMOS sensors
- H04N25/77—Pixel circuitry, e.g. memories, A/D converters, pixel amplifiers, shared circuits or shared components
- H04N25/778—Pixel circuitry, e.g. memories, A/D converters, pixel amplifiers, shared circuits or shared components comprising amplifiers shared between a plurality of pixels, i.e. at least one part of the amplifier must be on the sensor array itself
Definitions
- the present technology (technology according to the present disclosure) relates to a photodetector and an electronic device, and more particularly to a photodetector and an electronic device in which a plurality of semiconductor layers are laminated.
- An object of the present technology is to provide a photodetector and an electronic device capable of suppressing an increase in the capacitance of a charge accumulation region (floating diffusion).
- a photodetector has a laminated structure in which a first semiconductor layer, a first wiring layer, a second wiring layer, and a second semiconductor layer are laminated in this order.
- the semiconductor layer includes a cell region in which a photoelectric conversion element is configured, a charge storage region, and a transfer transistor provided for each photoelectric conversion device and capable of transferring signal charges generated by the photoelectric conversion device to the charge storage region.
- the first wiring layer has a first wiring group and a second wiring group laminated on the first wiring group via an insulating film
- the first wiring group has , a wiring group positioned closest to the first semiconductor layer and including a first pad, a reference potential line, and a gate control line, which are provided at intervals along the horizontal direction
- the second wiring group includes a second pad facing the surface of the first wiring layer on the second wiring layer side and electrically connected to the first pad, the first wiring layer having one end in the charge storage region; a first via having one end connected to the first pad and the other end connected to the first pad; a second via having one end connected to the cell region and the other end connected to the reference potential line; and one end being the gate electrode of the transfer transistor. and a third via having the other end connected to the gate control line.
- An electronic device includes the photodetector and an optical system that forms an image of light from a subject on the photodetector.
- FIG. 1 is a chip layout diagram showing a configuration example of a photodetector according to a first embodiment of the present technology
- FIG. 1 is a block diagram showing a configuration example of a photodetector according to a first embodiment of the present technology
- FIG. 1 is an equivalent circuit diagram of a pixel of a photodetector according to a first embodiment of the present technology
- FIG. 1 is a longitudinal sectional view of a photodetector according to a first embodiment of the present technology
- FIG. 4B is a partially enlarged view showing an enlarged main part of FIG. 4A;
- FIG. 4 is an explanatory diagram showing a positional relationship in plan view between a pixel group and a first wiring group in the photodetector according to the first embodiment of the present technology
- FIG. 4 is an explanatory diagram showing a positional relationship in plan view between a pixel group and second to fifth pads in the photodetector according to the first embodiment of the present technology
- FIG. 4 is an explanatory diagram showing a positional relationship in plan view between a pixel set and wiring of a second wiring layer in the photodetector according to the first embodiment of the present technology
- 1 is a plan view showing a positional relationship between an isolation region and first pads and first vias in a pixel set in the photodetector according to the first embodiment of the present technology
- FIG. 4 is an explanatory diagram showing a positional relationship in plan view between a pixel group and a first wiring group in the photodetector according to the first embodiment of the present technology
- FIG. 4 is an explanatory diagram showing a positional
- FIG. 4 is a flow chart showing a method for manufacturing a photodetector according to the first embodiment of the present technology
- FIG. 11 is an explanatory diagram showing a positional relationship in plan view between a pixel set and second to fifth pads in a photodetector according to Modification 1 of the first embodiment of the present technology
- FIG. 11 is an explanatory diagram showing a positional relationship in plan view between a pixel set and second to fifth pads in a photodetector according to Modification 2 of the first embodiment of the present technology
- It is a top view of the important section of the photodetector concerning a 2nd embodiment of this art.
- FIG. 8B is a vertical cross-sectional view showing a cross-sectional structure taken along the line BB of FIG.
- FIG. 10 is an explanatory diagram showing a positional relationship in plan view between a pixel set and second to fifth pads in a photodetector according to a second embodiment of the present technology
- FIG. 10 is a plan view showing the separation region and the positional relationship between the first pad and the first via in the pixel set in the photodetector according to the second embodiment of the present technology
- FIG. 10 is an explanatory diagram showing a positional relationship in plan view between a pixel set and second to fifth pads in a photodetector according to Modification 1 of the second embodiment of the present technology
- FIG. 10 is an explanatory diagram showing a positional relationship in plan view between a pixel set and second to fifth pads in a photodetector according to Modification 1 of the second embodiment of the present technology
- FIG. 11 is an explanatory diagram showing a positional relationship in plan view between a pixel group and second to fifth pads in a photodetector according to Modification 2 of the second embodiment of the present technology
- FIG. 12 is a plan view showing the separation region and the positional relationship between the first pads and the first vias in the pixel set in the photodetector according to the third embodiment of the present technology
- FIG. 2 is a vertical cross-sectional view showing an example of a cross-sectional structure of a diffusion isolation region
- FIG. 20 is a plan view showing a positional relationship between a separation region and first pads and first vias in a pixel set in a photodetector according to Modification 1 of the third embodiment of the present technology
- FIG. 4 is a vertical cross-sectional view showing an example of a cross-sectional structure of a combination of a full trench isolation region and a diffusion isolation region;
- FIG. 20 is a plan view showing the separation region and the positional relationship between the first pad and the first via in the pixel set in the photodetector according to Modification 2 of the third embodiment of the present technology;
- FIG. 20 is a plan view showing the separation region and the positional relationship between the first pad and the first via in the pixel set in the photodetector according to Modification 3 of the third embodiment of the present technology;
- FIG. 20 is a plan view showing the separation region and the positional relationship between the first pad and the first via in the pixel set in the photodetector according to Modification 4 of the third embodiment of the present technology
- FIG. 20 is a plan view showing the separation region and the positional relationship between the first pad and the first via in the pixel set in the photodetector according to the fourth embodiment of the present technology
- FIG. 20 is a plan view showing a positional relationship between an isolation region and first pads and first vias in a pixel set in a photodetector according to Modification 1 of the fourth embodiment of the present technology
- FIG. 20 is a plan view showing the separation region and the positional relationship between the first pad and the first via in the pixel set in the photodetector according to Modification 2 of the fourth embodiment of the present technology
- FIG. 20 is a plan view showing a positional relationship between an isolation region and first pads and first vias in a pixel set in a photodetector according to Modification 3 of the fourth embodiment of the present technology
- FIG. 20 is a plan view showing the separation region and the positional relationship between the first pad and the first via in the pixel set in the photodetector according to Modification 4 of the fourth embodiment of the present technology
- FIG. 20 is a plan view showing a positional relationship between an isolation region and first pads and first vias in a pixel set in a photodetector according to Modification 5 of the fourth embodiment of the present technology;
- FIG. 20 is a plan view showing a positional relationship between a separation region and first pads and first vias in a pixel set in a photodetector according to Modification 6 of the fourth embodiment of the present technology;
- FIG. 20 is a plan view showing a positional relationship between an isolation region and first pads and first vias in a pixel set in a photodetector according to Modification 7 of the fourth embodiment of the present technology;
- FIG. 20 is a plan view showing the separation region and the positional relationship between the first pad and the first via in the pixel set in the photodetector according to Modification 8 of the fourth embodiment of the present technology;
- FIG. 20 is a plan view showing the separation region and the positional relationship between the first pad and the first via in the pixel set in the photodetector according to Modification 9 of the fourth embodiment of the present technology;
- FIG. 20 is a plan view showing the separation region and the positional relationship between the first pad and the first via in the pixel set in the photodetector according to Modification 10 of the fourth embodiment of the present technology;
- FIG. 20 is a plan view showing a positional relationship between an isolation region and first pads and first vias in a pixel set in a photodetector according to Modification 11 of the fourth embodiment of the present technology;
- FIG. 20 is a plan view showing the separation region and the positional relationship between the first pad and the first via in the pixel set in the photodetector according to Modification 12 of the fourth embodiment of the present technology;
- FIG. 20 is a plan view showing the separation region and the positional relationship between the first pad and the first via in the pixel set in the photodetector according to Modification 13 of the fourth embodiment of the present technology;
- FIG. 20 is a plan view showing the separation region and the positional relationship between the first pad and the first via in the pixel set in the photodetector according to Modification 14 of the fourth embodiment of the present technology
- FIG. 20 is a plan view showing the separation region and the positional relationship between the first pad and the first via in the pixel set in the photodetector according to Modification 15 of the fourth embodiment of the present technology
- 29 is a plan view showing the positional relationship between the isolation region and the first pad and the first via in the pixel set in the photodetector according to Modification 16 of the fourth embodiment of the present technology
- FIG. 20 is a plan view showing a positional relationship between an isolation region and first pads and first vias in a pixel set in a photodetector according to Modification 17 of the fourth embodiment of the present technology
- FIG. 12 is a diagram illustrating a structure of a transistor included in a photodetector according to a fifth embodiment of the present technology
- FIG. 12 is a diagram illustrating a structure of a transistor included in a photodetector according to a fifth embodiment of the present technology
- FIG. 12 is a diagram illustrating a structure of a transistor included in a photodetector according to a fifth embodiment of the present technology
- FIG. 12 is a diagram illustrating a structure of a transistor included in a photodetector according to a fifth embodiment of the present technology
- FIG. 12 is a diagram illustrating a structure of a transistor included in a photodetector according to a fifth embodiment of the present technology
- FIG. 13 is a diagram showing a structure of a joint included in a photodetector according to a sixth embodiment of the present technology
- FIG. 20 is a diagram illustrating a structure of a joint included in a photodetector according to Modification 1 of the sixth embodiment of the present technology
- 1 is a block diagram showing an example of a schematic configuration of a vehicle control system
- FIG. 4 is an explanatory diagram showing an example of installation positions of an outside information detection unit and an imaging unit; 1 is a diagram showing an example of a schematic configuration of an endoscopic surgery system; FIG. 3 is a block diagram showing an example of functional configurations of a camera head and a CCU; FIG.
- CMOS complementary metal oxide semiconductor
- the photodetector 1 As shown in FIG. 1, the photodetector 1 according to the first embodiment of the present technology mainly includes a semiconductor chip 2 having a square two-dimensional planar shape when viewed from above. That is, the photodetector 1 is mounted on the semiconductor chip 2 . As shown in FIG. 38, the photodetector 1 takes in image light (incident light 106) from a subject through an optical system (optical lens) 102, and the amount of light of the incident light 106 formed on an imaging plane is is converted into an electric signal for each pixel and output as a pixel signal.
- image light incident light 106
- optical system optical lens
- a semiconductor chip 2 on which a photodetector 1 is mounted has a rectangular pixel region 2A provided in the center and a rectangular pixel region 2A in a two-dimensional plane including X and Y directions that intersect with each other.
- a peripheral region 2B is provided outside the pixel region 2A so as to surround the pixel region 2A.
- the pixel region 2A is a light receiving surface that receives light condensed by the optical system 102 shown in FIG. 38, for example.
- a plurality of pixels 3 are arranged in a matrix on a two-dimensional plane including the X direction and the Y direction.
- the pixels 3 are arranged repeatedly in each of the X and Y directions that intersect each other within a two-dimensional plane.
- the X direction and the Y direction are orthogonal to each other as an example.
- a direction orthogonal to both the X direction and the Y direction is the Z direction (thickness direction).
- the direction perpendicular to the Z direction is the horizontal direction.
- the X direction is the row direction and the Y direction is the column direction, but the X direction may be the column direction and the Y direction may be the row direction.
- a plurality of pixels 3 arranged in the pixel region 2A constitute one pixel group 9.
- a plurality of pixel sets 9 are arranged in a matrix on a two-dimensional plane including the X direction and the Y direction.
- FIG. 1 illustrates one pixel set 9 out of a plurality of pixel sets 9 .
- One pixel set 9 includes, but is not limited to, four pixels 3 arranged in two rows and two columns, for example. Note that the number of pixels forming one pixel set 9 is not limited to four.
- the four pixels 3 included in one pixel set 9 are called pixels 3-1, 3-2, 3-3, and 3-4 to distinguish them from each other. Pixels 3-1, 3-2, 3-3, and 3-4 are simply referred to as pixel 3 when not distinguished.
- a plurality of bonding pads 14 are arranged in the peripheral region 2B.
- Each of the plurality of bonding pads 14 is arranged, for example, along each of four sides in the two-dimensional plane of the semiconductor chip 2 .
- Each of the plurality of bonding pads 14 is an input/output terminal used when electrically connecting the semiconductor chip 2 to an external device.
- the semiconductor chip 2 includes a logic circuit 13 including a vertical drive circuit 4, a column signal processing circuit 5, a horizontal drive circuit 6, an output circuit 7, a control circuit 8, and the like.
- the logic circuit 13 is composed of a CMOS (Complementary MOS) circuit having, for example, an n-channel conductivity type MOSFET (Metal Oxide Semiconductor Field Effect Transistor) and a p-channel conductivity type MOSFET as field effect transistors.
- CMOS Complementary MOS
- the vertical driving circuit 4 is composed of, for example, a shift register.
- the vertical drive circuit 4 sequentially selects desired pixel drive lines 10, supplies pulses for driving the pixels 3 to the selected pixel drive lines 10, and drives the pixels 3 in row units. That is, the vertical drive circuit 4 sequentially selectively scans the pixels 3 in the pixel region 2A in the vertical direction row by row, and outputs signals from the pixels 3 based on the signal charges generated by the photoelectric conversion elements of the pixels 3 according to the amount of received light.
- a pixel signal is supplied to the column signal processing circuit 5 through the vertical signal line 11 .
- the column signal processing circuit 5 is arranged, for example, for each column of the pixels 3, and performs signal processing such as noise removal on the signals output from the pixels 3 of one row for each pixel column.
- the column signal processing circuit 5 performs signal processing such as CDS (Correlated Double Sampling) and AD (Analog Digital) conversion for removing pixel-specific fixed pattern noise.
- a horizontal selection switch (not shown) is connected between the output stage of the column signal processing circuit 5 and the horizontal signal line 12 .
- the horizontal driving circuit 6 is composed of, for example, a shift register.
- the horizontal driving circuit 6 sequentially outputs a horizontal scanning pulse to the column signal processing circuit 5 to select each of the column signal processing circuits 5 in order, and the pixels subjected to the signal processing from each of the column signal processing circuits 5 are selected.
- a signal is output to the horizontal signal line 12 .
- the output circuit 7 performs signal processing on pixel signals sequentially supplied from each of the column signal processing circuits 5 through the horizontal signal line 12 and outputs the processed signal.
- signal processing for example, buffering, black level adjustment, column variation correction, and various digital signal processing can be used.
- the control circuit 8 generates a clock signal and a control signal that serve as references for the operation of the vertical drive circuit 4, the column signal processing circuit 5, the horizontal drive circuit 6, etc. based on the vertical synchronization signal, the horizontal synchronization signal, and the master clock signal. Generate. The control circuit 8 then outputs the generated clock signal and control signal to the vertical drive circuit 4, the column signal processing circuit 5, the horizontal drive circuit 6, and the like.
- FIG. 3 is an equivalent circuit diagram showing a configuration example of a pixel set 9 including pixels 3-1, 3-2, 3-3, and 3-4.
- the pixel set 9 includes a photoelectric conversion element PD configured in each pixel 3, a charge accumulation region (floating diffusion) FD for accumulating (holding) signal charges photoelectrically converted by the photoelectric conversion element PD, and a photoelectric conversion element PD. and a transfer transistor TR that transfers the signal charge photoelectrically converted by the element PD to the charge storage region FD.
- the pixel set 9 also includes one readout circuit 15 electrically connected to the charge accumulation region FD.
- the four pixels 3 included in the pixel set 9 share one readout circuit 15 .
- the outputs of a plurality of pixels 3 belonging to the same group are input to one readout circuit 15 .
- the control is not limited to this, for example, if the transfer transistors TR of the pixels 3-1, 3-2, 3-3, and 3-4 are sequentially controlled, the outputs of the plurality of pixels 3 belonging to the same group are , are sequentially input to one readout circuit 15 .
- the photoelectric conversion element PD generates a signal charge Q according to the amount of light received.
- the photoelectric conversion element PD also temporarily accumulates (holds) the generated signal charges.
- the photoelectric conversion element PD has a cathode side electrically connected to the source region of the transfer transistor TR, and an anode side electrically connected to a reference potential line, which will be described later.
- a photodiode for example, is used as the photoelectric conversion element PD.
- the reference potential line is designed to be applied with a reference potential (for example, ground) VSS.
- the drain region of the transfer transistor TR is electrically connected to the charge storage region FD.
- a gate electrode of the transfer transistor TR is electrically connected to a transfer transistor drive line among the pixel drive lines 10 (see FIG. 2).
- the charge accumulation region FD temporarily accumulates and holds signal charges transferred from the photoelectric conversion element PD via the transfer transistor TR.
- the charge storage region FD is connected to the input end of the readout circuit 15 via first vias 34a, second pads 33F, third pads 43F, vias 44, etc., which will be described later.
- a capacitance Cfd is generated between the charge storage region FD and the reference potential VSS.
- the reference potential VSS of the reference potential line which will be described later
- the reference potential VSS on the side of the readout circuit 15 are electrically connected via the second via 34b, the fourth pad 33G, the fifth pad 43G, the via 44, etc., which will be described later. is conducted to
- the readout circuit 15 reads out the signal charge accumulated in the charge accumulation region FD and outputs a pixel signal based on the signal charge.
- the readout circuit 15 includes, but is not limited to, pixel transistors such as an amplification transistor AMP, a selection transistor SEL, and a reset transistor RST. These transistors (AMP, SEL, RST) have a gate insulating film made of, for example, a silicon oxide film ( SiO2 film), a gate electrode, and a pair of main electrode regions functioning as a source region and a drain region. It consists of MOSFETs.
- These transistors may be MISFETs (Metal Insulator Semiconductor FETs) whose gate insulating film is a silicon nitride film (Si 3 N 4 film) or a laminated film of a silicon nitride film and a silicon oxide film.
- MISFETs Metal Insulator Semiconductor FETs
- the amplification transistor AMP has a source region electrically connected to the drain region of the selection transistor SEL, and a drain region electrically connected to the power supply line Vdd and the drain region of the reset transistor.
- a gate electrode of the amplification transistor AMP is electrically connected to the charge storage region FD and the source region of the reset transistor RST.
- the selection transistor SEL has a source region electrically connected to the vertical signal line 11 (VSL) and a drain electrically connected to the source region of the amplification transistor AMP.
- a gate electrode of the select transistor SEL is electrically connected to a select transistor drive line among the pixel drive lines 10 (see FIG. 2).
- the reset transistor RST has a source region electrically connected to the charge storage region FD and the gate electrode of the amplification transistor AMP, and a drain region electrically connected to the power supply line Vdd and the drain region of the amplification transistor AMP.
- a gate electrode of the reset transistor RST is electrically connected to a reset transistor drive line among the pixel drive lines 10 (see FIG. 2).
- FIG. 4A is a cross-sectional structure when the pixel set 9 shown in FIGS. 4C to 4E is viewed along the AA section line.
- FIG. 4B is a partially enlarged view showing an enlarged main part of FIG. 4A.
- dashed-dotted lines indicate boundaries between pixel groups 9 .
- the photodetector 1 (semiconductor chip 2) includes a first semiconductor layer 20, a first wiring layer 30, a second wiring layer 40, a second semiconductor layer 50, and a third wiring layer. 60, the fourth wiring layer 70, and the third semiconductor layer 80 are laminated in this order.
- the first semiconductor layer 20 has a cell region, which will be described later, and has a first surface S1 on one side and a second surface S2 on the other side as a light incident surface.
- the first wiring layer 30 is overlaid on the first surface S ⁇ b>1 of the first semiconductor layer 20 .
- the second wiring layer 40 is overlaid on the surface of the first wiring layer 30 opposite to the surface on the first semiconductor layer 20 side.
- the second semiconductor layer 50 has a plurality of transistors, one surface is the third surface S3 and the other surface is the fourth surface S4. It is overlaid on the surface opposite to the surface on the wiring layer 30 side.
- the third wiring layer 60 is overlaid on the fourth surface S4 of the second semiconductor layer 50 .
- the fourth wiring layer 70 is overlaid on the surface of the third wiring layer 60 opposite to the surface facing the second semiconductor layer 50 .
- the fifth surface S ⁇ b>5 of the third semiconductor layer 80 overlaps the surface of the fourth wiring layer 70 opposite to the surface facing the third wiring layer 60 .
- the photodetector 1 (semiconductor chip 2) includes, but is not limited to, a planarization film FL, a color filter CF, and a A microlens ML and the like are further provided.
- the planarizing film FL planarizes the second surface S2 side.
- the microlens ML collects incident light to the first semiconductor layer 20 .
- the color filter CF color-separates the incident light to the first semiconductor layer 20 .
- a color filter CF and a microlens ML are provided for each pixel 3, respectively.
- the color filters CF are provided in one pixel set 9, for example, three colors of red, green, and blue, although not limited to this.
- the color filters CF and the microlenses ML are made of resin material, for example.
- the first surface S1 of the first semiconductor layer 20 is sometimes called an element forming surface or main surface
- the second surface S2 of the first semiconductor layer 20 is sometimes called a light incident surface or a rear surface
- the third surface S3 of the second semiconductor layer 50 is sometimes called an element forming surface or main surface
- the fourth surface S4 of the second semiconductor layer 50 is sometimes called a back surface
- the fifth surface S5 of the third semiconductor layer 80 is sometimes called an element forming surface or main surface, and the surface opposite to the fifth surface S5 is sometimes called a back surface.
- the first semiconductor layer 20 is composed of a semiconductor substrate.
- the first semiconductor layer 20 is composed of, for example, a single crystal silicon substrate, although not limited thereto.
- a cell region 20a is provided for each pixel 3 in a region of the first semiconductor layer 20 that overlaps the pixel region 2A in plan view.
- each pixel 3 is provided with an island-shaped cell region 20a partitioned by an isolation region 20b. Note that the number of pixels 3 is not limited to that shown in FIG. 4A.
- the first semiconductor layer 20, more specifically the cell region 20a is electrically connected to a reference potential line 32G, which will be described later.
- the cell region 20a has a semiconductor region of a first conductivity type (for example, p-type) and a semiconductor region of a second conductivity type (for example, n-type). It is configured. More specifically, one photoelectric conversion element PD is configured for each cell region 20a.
- a first conductivity type for example, p-type
- a second conductivity type for example, n-type
- the isolation region 20b has, but is not limited to, a trench structure in which, for example, an isolation trench is formed in the first semiconductor layer 20 and an isolation material is embedded in the isolation trench.
- the isolation region 20b is a full trench isolation region, and the isolation trench and the isolation material penetrate the first semiconductor layer 20 in the thickness direction (first surface S1 and second surface S1). surface S2).
- the isolation material is not limited to this, but for example, an insulating film may be embedded, or both an insulating film and a metal may be embedded.
- silicon oxide (SiO2) is embedded as an isolation material.
- the separation region 20b includes a separation region 20b1 that separates the pixel sets 9 from each other and surrounds one pixel set 9 in plan view, and a row direction (X direction) within the pixel set 9. ) and an isolation region 20b3 that separates the cell regions 20a arranged in the column direction (Y direction) in the pixel set 9 from each other.
- the isolation region 20b1, the isolation region 20b2, and the isolation region 20b3 are simply referred to as the isolation region 20b when not distinguished from each other. All of the isolation regions 20b1 to 20b3 are full trench isolation regions.
- the first semiconductor layer 20 includes multiple sets of pixel sets 9 .
- the pixel sets 9 are arranged in row and column directions.
- One pixel set 9 is composed of a plurality of pixels 3 .
- one pixel set 9 includes a plurality of cell regions 20 a corresponding to the number of pixels 3 .
- a plurality of cell regions 20 a included in one pixel set 9 constitute one set 21 .
- one pixel set 9 includes four pixels 3 arranged in two rows and two columns
- one set 21 includes four cell regions 20a arranged in two rows and two columns.
- a cell region 20a1 corresponds to the pixel 3-1
- a cell region 20a2 corresponds to the pixel 3-2
- a cell region 20a3 corresponds to the pixel 3-3
- a cell region 20a4 corresponds to the pixel 3-4.
- the number of cell regions 20 a included in one set 21 is not limited to four, and may increase or decrease depending on the number of pixels 3 included in one pixel set 9 .
- the dashed-dotted line indicating the boundary between pixel groups 9 also indicates the boundary between groups 21 .
- One pixel set 9 (set 21) is rectangular in plan view. More specifically, one pixel set 9 (set 21) is square in plan view.
- the first semiconductor layer 20 is provided with at least one charge accumulation region FD for each pixel group 9 (group 21).
- the first semiconductor layer 20 is provided with four charge accumulation regions FD for each pixel group 9 (group 21). More specifically, one charge accumulation region FD is provided for each cell region 20a corresponding to each pixel 3 of the pixel set 9.
- the charge storage region FD is a semiconductor region of the second conductivity type (eg, n-type), and is provided in a well region (not shown) that is a semiconductor region of the first conductivity type (eg, p-type).
- the four charge accumulation regions FD provided for each pixel set 9 are provided at positions near the first surface S1 in the thickness direction, and are provided at positions near the center of the pixel set 9 in plan view.
- a transistor is provided in the first semiconductor layer 20 .
- a transistor T1 is provided in the first semiconductor layer 20 for each photoelectric conversion element PD. More specifically, one transistor T1 is provided for each photoelectric conversion element PD.
- the transistor T1 is the transfer transistor TR shown in FIG.
- the transistor T1 can form a second conductivity type (for example, n-type) channel in a first conductivity type (for example, p-type) well region, and stores signal charges generated by the photoelectric conversion element PD in the charge storage region FD. can be transferred to
- the gate electrode G of the transistor T1 is provided on the first wiring layer 30, as shown in FIG. 4B.
- the first wiring layer 30 includes an insulating film 31 , a first wiring group 32 obtained by dividing one metal film, and an insulating film 31 interposed between the first wiring group 32 and the first wiring group 32 . It includes a second wiring group 33 and vias (contacts) 34 which are laminated together and obtained by dividing another metal film.
- the insulating film 31 is, but not limited to, silicon oxide (SiO 2 ), for example. More specifically, the first wiring layer 30 includes only the first wiring group 32 and the second wiring group 33 as wiring groups.
- the first wiring group 32 is a wiring group located closest to the first semiconductor layer 20 among wiring groups provided in the first wiring layer 30 .
- the first wiring group 32 and the second wiring group 33 are provided in the first wiring layer 30 as wiring (wiring group).
- This wiring group is positioned closer to the first semiconductor layer 20 than the wiring group 33 .
- the first wiring group 32 includes a plurality of wirings provided at intervals along the horizontal direction. More specifically, the first wiring group 32 includes a first pad 32F, a reference potential line 32G, and a gate control line 32T.
- the first pad 32F, the reference potential line 32G, and the gate control line 32T are provided closest to the first semiconductor layer 20, so the first wiring layer 30 has The number of wiring groups can be reduced. More specifically, since another wiring group is not provided between the first wiring group 32 and the first wiring layer 30, the number of wiring groups that the first wiring layer 30 has can be reduced. Thereby, it is possible to suppress the first wiring layer 30 from becoming thick.
- the reference potential line 32G and the gate control line 32T extend along the same direction (row direction). More specifically, the reference potential line 32G and the gate control line 32T extend across a plurality of pixel sets 9 arranged in the row direction.
- one first pad 32F is provided for each pixel group 9 (group 21), and is provided in a gap between two gate control lines 32T in plan view.
- the second wiring group 33 is a wiring group located closest to the second wiring layer 40 among the wiring groups provided in the first wiring layer 30, and is the second wiring group of the first wiring layer 30. As shown in FIG. It faces the surface on the wiring layer 40 side.
- the second wiring group 33 includes a plurality of wirings provided at intervals along the horizontal direction. More specifically, as shown in FIG. 4B, the second wiring group 33 includes second pads 33F and fourth pads 33G.
- the second pad 33F and the fourth pad 33G face the surface of the first wiring layer 30 on the second wiring layer 40 side.
- the surfaces of the second pads 33F and the fourth pads 33G facing the surface of the first wiring layer 30 on the side of the second wiring layer 40 are called bonding surfaces.
- the wirings of the first wiring group 32, the second wiring group 33, etc. are made of a conductor such as metal. Examples of materials that constitute these wirings include, but are not limited to, copper and aluminum.
- the vias 34 connect the wirings provided in the first wiring layer 30 or the wirings provided in the first wiring layer 30 to the first semiconductor layer 20 .
- a via having one end connected to the charge storage region FD and the other end connected to the first pad 32F is sometimes called a first via 34a in order to distinguish it from other vias.
- the via having one end connected to the first semiconductor layer 20 (more specifically, the cell region 20a) and the other end connected to the reference potential line 32G is distinguished from other vias by: It may be called a second via 34b.
- the via whose one end is connected to the gate electrode G of the transistor T1 and whose other end is connected to the gate control line 32T is sometimes called a third via 34c in order to distinguish it from other vias.
- the first via 34a, the second via 34b, and the third via 34c are simply referred to as vias 34 when not distinguished from each other.
- Examples of the material forming the via 34 include, but are not limited to, tungsten (W), ruthenium (Ru), copper (Cu), and the like.
- the first pad 32F, the reference potential line 32G, the gate control line 32T, the second pad 33F, and the fourth pad 33G will be described in more detail below.
- FIG. 4C is a diagram showing the positional relationship in plan view among the pixel set 9, the first pad 32F, the reference potential line 32G, and the gate control line 32T.
- the first pad 32F is rectangular, more specifically square.
- one first pad 32 ⁇ /b>F is provided for each pixel set 9 . That is, one first pad 32 ⁇ /b>F is provided for each set 21 .
- the first pad 32F is provided at a position overlapping the center of the pixel group 9 (group 21) in plan view. More specifically, the first pad 32F is provided at a position overlapping the center of the pixel set 9 (set 21) in plan view in both the X direction and the Y direction.
- the reason why the first pads 32F are provided at such positions is to connect the first pads 32F to all the charge accumulation regions FD in one pixel group 9 (group 21) via the first vias 34a. be. More specifically, this is to connect the first pad 32F to the four charge accumulation regions FD provided near the center of the pixel group 9 in plan view via the first vias 34a. Therefore, the first pad 32F is provided at a position overlapping the charge accumulation regions FD (four charge accumulation regions FD) in plan view.
- "overlapping" means that the first pad 32F at least partially overlaps with each of the four charge storage regions FD. Thereby, the first pad 32F and the charge storage region FD can be connected by the first via 34a.
- FIG. 4F Although illustration of the charge accumulation region FD is omitted in FIG. 4F, four first vias 34a connecting the first pad 32F and the charge accumulation region FD are shown. Since the first pad 32F is provided at a position overlapping with the four first vias 34a, it can be seen that the first pad 32F is provided at a position overlapping with the four charge storage regions FD in plan view. This is also true for drawings similar to FIG. 4F.
- the first pads 32F are provided at such positions, the first pads 32F can be overlapped in the thickness direction with the four charge accumulation regions FD provided at positions near the center of the pixel set 9 in plan view. can.
- the first pad 32F is provided in a gap between the two gate control lines 32T in plan view, the first pad 32F is arranged in the extending direction (X direction) and overlaps the charge storage region FD in a plan view. Therefore, the first pad 32F, the reference potential line 32G, and the gate control line 32T can be provided as the first wiring group 32 obtained by dividing one metal film.
- the thickness direction of the first wiring layer 30 it is possible to suppress an increase in the number of wiring groups, and to suppress an increase in the thickness of the first wiring layer 30 .
- the distance of the wiring in the horizontal direction between the charge accumulation region FD and the first pad 32F is reduced. can be suppressed from increasing.
- the first pad 32F is connected to the charge accumulation region FD through the first via 34a.
- each pixel set 9 set 21
- each charge accumulation region FD charge accumulation region FD. 1 via 34a.
- the first pad 32F in FIG. 4C is given the letter “F” to clearly indicate that it is electrically connected to the charge storage region FD.
- the pad electrically connected to the charge storage region FD may be marked with the letter "F”.
- a reference potential line 32 ⁇ /b>G is provided for each row of the pixel set 9 . More specifically, two reference potential lines 32 ⁇ /b>G are provided for each row of the pixel set 9 . These two reference potential lines 32G are called reference potential lines 32G1 and 32G2 to distinguish them from each other. When the reference potential lines 32G1 and 32G2 are not distinguished from each other, they are simply referred to as the reference potential line 32G.
- the reference potential line 32G is designed to be applied with the reference potential VSS.
- the reference potential VSS is also applied to the semiconductor regions, vias, and wiring electrically connected to the reference potential line 32G.
- the reference potential line 32G is connected to the first semiconductor layer 20 through the second via 34b. More specifically, it is connected to a well region (not shown) of the pixel set 9 via the second via 34b.
- the gate control line 32T is one of the pixel drive lines 10, and the vertical drive circuit 4 controls the transistor T1 via the gate control line 32T.
- the gate control line 32T is not provided over a plurality of wiring groups, but belongs only to the first wiring group 32 among the wiring groups. As a result, it is possible to suppress an increase in the number of wiring groups included in the first wiring layer 30 and to suppress an increase in the thickness of the first wiring layer 30 .
- the gate control line 32T is provided for each row of the pixel set 9. As shown in FIG. More specifically, four gate control lines 32T are provided for each row of the pixel set 9 .
- gate control lines 32T are called gate control lines 32T1, 32T2, 32T3 and 32T4 to distinguish them from each other.
- the gate control lines 32T1 and 32T2 are positioned to overlap the cell regions 20a1 and 20a2 in plan view.
- the gate electrodes G of the cell regions 20a1 and 20a2 overlap both the gate control lines 32T1 and 32T2 in plan view.
- One and the other of the gate control lines 32T1 and 32T2 control the transistor T1 corresponding to one and the other of the cell regions 20a1 and 20a2.
- the gate control lines 32T3 and 32T4 are positioned to overlap the cell regions 20a3 and 20a4 in plan view.
- the gate electrodes G of the cell regions 20a3 and 20a4 overlap both the gate control lines 32T3 and 32T4 in plan view.
- One and the other of the gate control lines 32T3 and 32T4 control the transistor T1 corresponding to one and the other of the cell regions 20a3 and 20a4.
- the gate control line 32T2 controls the transistor T1 corresponding to the cell region 20a1
- the gate control line 32T3 controls the transistor T1 corresponding to the cell region 20a4.
- the gate control line 32T is provided at a position overlapping the gate electrode of the transistor T1 to be controlled in plan view.
- the gate control line 32T is connected to the gate electrode of the transistor T1 to be controlled through the third via 34c. More specifically, the gate control line 32T is connected to the gate electrode of the transistor T1 to be controlled only through the third via 34c without any other wiring.
- FIG. 4D is a diagram showing the positional relationship in plan view between the pixel set 9, the second pad 33F, and the fourth pad 33G.
- one second pad 33 ⁇ /b>F is provided for each pixel set 9 . That is, one second pad 33F is provided for each set 21 .
- the second pad 33F is provided at a position overlapping the center of the pixel group 9 (group 21) in plan view. Also, the second pad 33F is provided at a position overlapping the first pad 32F in plan view, and is electrically connected to the first pad 32F via the via 34 .
- the wiring distance from the charge accumulation region FD to the second pad 33F is increased. can prevent it from becoming
- the second pad 33F is square. More specifically, the second pads 33F are square. Further, even when each pixel set 9 (set 21) has a plurality of (four in this embodiment) charge accumulation regions FD, all signals from each of the plurality of charge accumulation regions FD are transferred to one first pad. Flow to 32F. Therefore, it is not necessary to provide the second pad 33F for each charge accumulation region FD, and it is sufficient to provide one second pad 33F for each pixel group 9 (group 21). Therefore, the space is saved compared to the case where a plurality of second pads 33F are provided for each pixel group 9 (group 21). As a result, it is possible to suppress the difficulty in miniaturizing the pixels 3 .
- the fourth pad 33G is arranged at a position overlapping the corner of the pixel group 9 (group 21) in plan view.
- the fourth pad 33G is provided at a position overlapping the intersection of four pixel sets 9 (four sets 21) arranged in two rows and two columns in plan view. More specifically, the fourth pads 33G are provided at positions that overlap adjacent corners of the four sets 21 arranged in two rows and two columns. Further, the fourth pad 33G is provided in a direction obliquely 45 degrees from the second pad 33F in plan view.
- the fourth pad 33G is provided in a direction obliquely 45 degrees from the second pad 33F and the case where the fourth pad 33G and the second pad 33F are arranged side by side in the row direction and the column direction
- the oblique direction of 45 degrees , the fourth pad 33G and the second pad 33F are arranged in the diagonal direction of the pixel 3, so that the distance between them can be increased by 20.5 times (twice as the root).
- one fourth pad 33G is connected to both of the two reference potential lines 32G1 and 32G2 via the second via 34b. Therefore, the space is saved compared to the case where one fourth pad 33G is provided for each of the two reference potential lines 32G1 and 32G2. As a result, it is possible to prevent the manufacturing process from becoming more difficult.
- the fourth pad 33G is provided at a position overlapping the reference potential line 32G in a plan view, and is electrically connected to the reference potential line 32G via the via 34 . More specifically, the fourth pad 33G is electrically connected to adjacent reference potential lines 32G1 and 32G2. Also, the fourth pad 33G is electrically connected to the reference potential line 32G. Therefore, the reference potential is applied to the fourth pad 33G, and it is possible to suppress the occurrence of crosstalk due to coupling between the second pads 33F.
- the fourth pad 33G is square. More specifically, the fourth pad 33G is square.
- the fourth pad 33G has the same dimension (size) as the second pad 33F.
- the arrangement pitches of the fourth pads 33G in the row direction and the column direction are the same as the arrangement pitches of the second pads 33F in the row direction and the column direction.
- the second pads 33F and the fourth pads 33G are arranged with the same size and the same period, so that it is possible to prevent the manufacturing process of the second pads 33F and the fourth pads 33G from becoming more difficult.
- the fourth pad 33G in FIG. 4D is given a letter "G" to clearly indicate that it is electrically connected to the reference potential line 32G.
- the pad electrically connected to the reference potential line 32G may be marked with the letter "G".
- the second wiring layer 40 includes an insulating film 41, wirings 42, third pads 43F, fifth pads 43G, and vias (contacts) 44.
- Wirings stacked in the thickness direction of the second wiring layer 40 for example, the wiring 42 and the third pad 43 ⁇ /b>F and the fifth pad 43 ⁇ /b>G are stacked via the insulating film 41 .
- the third pad 43F and the fifth pad 43G face the surface of the second wiring layer 40 on the first wiring layer 30 side.
- the surfaces of the third pads 43F and the fifth pads 43G facing the surface of the second wiring layer 40 on the side of the first wiring layer 30 are called bonding surfaces.
- the vias 44 connect the wirings 42 to each other, the wirings 42 to the third pads 43F, the wirings 42 to the fifth pads 43G, and the like.
- the third pad 43F is provided at a position overlapping the second pad 33F in plan view, and the joint surface of the third pad 43F is joined to the joint surface of the second pad 33F.
- the charge storage region FD to the third pad 43F of the second wiring layer 40 are electrically connected along the thickness direction (stacking direction, Z direction). More specifically, the path from the charge storage region FD to the third pad 43F is laid out in the thickness direction without laying out wiring in the horizontal direction.
- the fifth pad 43G is provided at a position overlapping the fourth pad 33G in plan view, and the joint surface of the fifth pad 43G is joined to the joint surface of the fourth pad 33G.
- the first semiconductor layer 20 to the fifth pad 43G of the second wiring layer 40 are electrically connected along the thickness direction (stacking direction, Z direction). More specifically, the path of the reference potential from the first semiconductor layer 20 to the fifth pad 43G is laid out in the thickness direction without laying out wiring in the horizontal direction.
- the third pad 43F and the fifth pad 43G are square. More specifically, the third pad 43F and the fifth pad 43G are square.
- the third pad 43F has the same dimensions (size) as the fifth pad 43G.
- the arrangement pitches of the third pads 43F in the row direction and the column direction are the same as the arrangement pitches of the fifth pads 43G in the row direction and the column direction.
- the third pads 43F and the fifth pads 43G are arranged with the same size and the same period, so that it is possible to prevent the manufacturing process of the third pads 43F and the fifth pads 43G from becoming more difficult.
- the dimensions of the third pads 43F and the fifth pads 43G and the arrangement pitches in the row and column directions are the same as those of the second pads 33F and the fourth pads 33G.
- FIG. 4E also shows the wiring 42 provided closer to the second semiconductor layer 50 than the third pad 43F and the fifth pad 43G.
- This wiring 42 is referred to as a wiring 42a to distinguish it from other wirings, but is simply referred to as a wiring 42 when not distinguished.
- the wiring 42a is provided at a position overlapping the third pad 43F in plan view and a position overlapping the fifth pad 43G in plan view.
- the wiring 42a and the third pad 43F and the wiring 42a and the fifth pad 43G are connected via vias 44.
- the wirings such as the wiring 42, the third pad 43F, the fifth pad 43G, etc. are made of a conductor such as metal. Examples of materials that constitute these wirings include, but are not limited to, copper and aluminum.
- examples of the metal forming the second wiring group 33 include, but are not limited to, copper and aluminum.
- examples of the material forming the via 44 include, but are not limited to, tungsten (W), ruthenium (Ru), copper (Cu), and the like.
- the insulating film 41 is, but not limited to, silicon oxide (SiO 2 ), for example.
- the second semiconductor layer 50 is composed of a semiconductor substrate.
- the second semiconductor layer 50 is composed of, for example, a single crystal silicon substrate, although not limited thereto.
- a plurality of transistors are provided in the second semiconductor layer 50 .
- the transistor T2 provided in a region of the second semiconductor layer 50 that overlaps the pixel region 2A in plan view is, for example, a transistor that constitutes the readout circuit 15 shown in FIG.
- the transistor whose gate electrode G is electrically connected to the charge storage region FD is the amplification transistor AMP shown in FIG. As shown in FIG.
- the transistor T2 which is the amplification transistor AMP, is called a transistor T2A to distinguish it from the other transistors T2.
- the transistor T2A is not distinguished from the other transistor T2, it is simply referred to as the transistor T2.
- the transistor T2 is the same type of transistor as the transistor T1 provided in the first semiconductor layer 20 .
- a gate electrode G of the transistor T2A is electrically connected to the third pad 43F. More specifically, the gate electrode G of the transistor T2A is electrically connected to the charge storage region FD through vias 44, third pads 43F, second pads 33F, first pads 32F, vias 34, and the like. . Thereby, the charge storage region FD to the gate electrode G of the transistor T2A are electrically connected along the thickness direction (stacking direction, Z direction). More specifically, the path from the charge storage region FD to the gate electrode G of the transistor T2A is laid out in the thickness direction without laying out wiring in the horizontal direction. Also, the gate electrode G of the transistor T2A is not limited to this, but may be positioned to overlap the first pad 32F in plan view, for example.
- the transistor T2A can output a voltage corresponding to the input voltage to the gate electrode G. That is, the transistor T2A constitutes a source-forer circuit.
- the second semiconductor layer 50 is provided with a plurality of through electrodes that penetrate the second semiconductor layer 50 in the thickness direction.
- FIG. 4A shows through electrodes TSV provided in the peripheral region 2B among such through electrodes. Since the semiconductor layer is made of silicon in this embodiment, the through silicon via TSV is a through silicon via. Note that the through electrode may be provided in a portion of the second semiconductor layer 50 that overlaps the pixel region 2A.
- the through electrodes TSV are made of metal such as, but not limited to, copper, tungsten, or the like.
- the third wiring layer 60 includes an insulating film 61 and sixth pads 62 .
- the sixth pad 62 faces the surface of the third wiring layer 60 on the fourth wiring layer 70 side.
- a surface of the sixth pad 62 facing the surface of the third wiring layer 60 on the side of the fourth wiring layer 70 is called a bonding surface.
- the sixth pad 62 is made of a conductor such as metal. Examples of the material forming the sixth pad 62 include, but are not limited to, copper and aluminum.
- the insulating film 61 is, but not limited to, silicon oxide (SiO 2 ), for example.
- the fourth wiring layer 70 includes an insulating film 71, a wiring 72, a seventh pad 73, and vias (contacts) 74. As shown in FIG. The wiring 72 and the seventh pad 73 are laminated via the insulating film 71 as shown.
- the seventh pad 73 faces the surface of the fourth wiring layer 70 on the third wiring layer 60 side.
- a surface of the seventh pad 73 facing the surface of the fourth wiring layer 70 on the side of the third wiring layer 60 is called a bonding surface.
- the joint surface of the seventh pad 73 is joined to the joint surface of the sixth pad 62 .
- the vias 74 connect the third semiconductor layer 80 to the wiring 72, the wirings 72 to each other, the wiring 72 to the seventh pad 73, and the like.
- the wiring such as the wiring 72 and the seventh pad 73 is made of a conductor such as metal. Examples of materials that constitute these wirings include, but are not limited to, copper and aluminum.
- the material forming the via 74 is not limited to this, but examples include tungsten (W), ruthenium (Ru), copper (Cu), and the like.
- the insulating film 71 is, but not limited to, silicon oxide (SiO 2 ), for example.
- the third semiconductor layer 80 is composed of a semiconductor substrate.
- the third semiconductor layer 80 is composed of, for example, a single crystal silicon substrate, although not limited thereto.
- a plurality of transistors T3 are provided in the third semiconductor layer 80 .
- the transistor T3 is, for example, a transistor that constitutes the logic circuit 13 shown in FIG. 2, although not limited thereto.
- step S10 the first semiconductor layer 20, the second semiconductor layer 50, and the third semiconductor layer 80 are prepared. More specifically, although not limited to this, for example, elements such as a transistor, a photoelectric conversion element, a charge storage region FD, or a diffusion region are formed in these semiconductor layers as necessary. Then, the first wiring layer 30 is laminated on the first semiconductor layer 20 , the second wiring layer 40 is laminated on the second semiconductor layer 50 , and the fourth wiring layer 70 is laminated on the third semiconductor layer 80 .
- step S20 by bonding the first wiring layer 30 and the second wiring layer 40, the first semiconductor layer 20 side and the second semiconductor layer 50 side are bonded. Also, by this bonding, the second pad 33F and the third pad 43F are bonded together, and the fourth pad 33G and the fifth pad 43G are bonded together.
- step S30 the second semiconductor layer 50 is ground and thinned using a known technique such as back grinding. More specifically, the surface of the second semiconductor layer 50 opposite to the second wiring layer 40 side is ground to be thinned.
- step S40 the third wiring layer 60 is laminated on the ground surface of the second semiconductor layer 50 to form a through electrode penetrating in the thickness direction. More specifically, through electrodes including through electrodes TSV are formed.
- step S50 the second semiconductor layer 50 side and the third semiconductor layer 80 side are joined by joining the third wiring layer 60 and the fourth wiring layer 70 together. Moreover, the sixth pad 62 and the seventh pad 73 are joined by this joining.
- step S60 the first semiconductor layer 20 is ground and thinned using a known technique such as back grinding. More specifically, the surface of the first semiconductor layer 20 opposite to the first wiring layer 30 side is ground to be thinned.
- the isolation region 20b is formed, the process on the back side (second surface S2 side) of the first semiconductor layer 20 is performed, and the planarization film FL, the color filter CF, the microlens ML, and the like are formed.
- the photodetector 1 is almost completed.
- the photodetector 1 is formed in each of a plurality of chip forming regions partitioned by scribe lines (dicing lines) on a semiconductor substrate. By dividing the plurality of chip forming regions along scribe lines, the semiconductor chips 2 on which the photodetecting device 1 is mounted are formed.
- the photodetector 1 in which one readout circuit 15 is shared by a plurality of pixels 3 is provided between the first semiconductor layer 20 and the first wiring group 32 in the thickness direction of the first wiring layer 30 and It had wiring routed horizontally.
- This wiring is called a wiring L here.
- the wiring L is not limited to this, for example, there are cases where the wiring L is used as a wiring that connects one charge accumulation region FD and another charge accumulation region FD within the same pixel set 9 .
- the wiring L when the wiring L is routed in a direction crossing the direction in which the reference potential line 32G and the gate control line 32T are routed, the wiring L is electrically insulated from the reference potential line 32G and the gate control line 32T. It was necessary to cross it while pulling it around. Therefore, in the thickness direction of the first wiring layer 30, the wiring L, the reference potential line 32G, and the gate control line 32T could not be provided as wiring on the same layer. That is, it was necessary to provide the wiring L as one wiring group and provide the reference potential line 32G and the gate control line 32T as another wiring group with the insulating film 31 interposed therebetween.
- the photodetector 1 is of a stacked type in which a plurality of semiconductor layers are stacked, the charge storage region FD and the amplification transistor AMP are arranged in different semiconductor layers. Therefore, the distance between the charge storage region FD and the amplification transistor AMP is longer than in the case of non-stacked type. As the distance increases, the capacitance Cfd of the charge storage region FD shown in FIG. 3 increases. When the capacitance Cfd increases, the amplitude of the voltage value V supplied from the charge storage region FD to the readout circuit 15 decreases, as already described.
- the amplification transistor AMP uses a source follower to transmit the potential difference between the case where the charge accumulation region FD accumulates the signal charge and the case where the signal charge is not accumulated to the subsequent stage. Therefore, when the amplitude of the voltage value V becomes small, the conversion efficiency due to the capacitance of the charge storage region FD is lowered.
- the distance between the charge accumulation region FD and the amplification transistor AMP is increased. Therefore, there is a possibility that the capacitance Cfd of the charge storage region FD becomes large and the amplitude of the voltage value V becomes smaller. As a result, there is a possibility that the conversion efficiency will further decrease.
- the first wiring group 32 is a wiring group located closest to the first semiconductor layer 20, and the first wiring group 32 and the first Conventional wiring L is not provided between semiconductor layer 20 .
- the number of wiring groups provided in the first wiring layer 30 can be reduced. Therefore, an increase in the thickness of the first wiring layer 30 can be suppressed, and an increase in the distance between the charge storage region FD and the amplification transistor AMP can be suppressed.
- An increase in the capacitance Cfd of the charge storage region FD can be suppressed, and a decrease in the amplitude of the voltage value V can be suppressed. Thereby, it can suppress that conversion efficiency falls.
- the first pad 32F does not intersect the extending direction (X direction) of the reference potential line 32G and the gate control line 32T, and in a plan view, electric charge is accumulated. It is provided at a position overlapping the area FD. Since the wirings that do not cross each other can be formed by dividing one metal film, the first pad 32F, the reference potential line 32G, and the gate control line 32T can be obtained by dividing one metal film. can be provided as a first wiring group 32 which is a group of wirings.
- the first semiconductor layer 20 includes a plurality of sets 21 including four cell regions 20a arranged in two rows and two columns, and the sets 21 are planar
- Each set 21 is provided with at least one charge storage region FD, one first pad 32F, and one second pad 33F. It is provided at a position overlapping the center of the Therefore, the first pad 32F can be connected to the four charge accumulation regions FD provided near the center of the pixel set 9 in a plan view via the first vias 34a. It is possible to suppress an increase in the distance of wiring in the horizontal direction from the first pad 32F.
- This can suppress an increase in the distance between the charge storage region FD and the amplification transistor AMP, suppress an increase in the capacitance Cfd of the charge storage region FD, and suppress a decrease in the amplitude of the voltage value V. can. Thereby, it can suppress that conversion efficiency falls.
- the gate control line 32T is not provided over the plurality of wiring groups, but is provided only in the first wiring group 32 among the wiring groups. belong to. As a result, it is possible to suppress an increase in the number of wiring groups included in the first wiring layer 30 and to suppress an increase in the thickness of the first wiring layer 30 .
- each pixel group 9 (group 21) has a plurality of (four in the present embodiment) charge accumulation regions FD
- a plurality of All signals from each of the charge storage regions FD flow to one first pad 32F. Therefore, it is not necessary to provide the second pad 33F for each charge accumulation region FD, and one second pad 33F is provided for each pixel group 9 (group 21). Therefore, the space is saved compared to the case where a plurality of second pads 33F are provided for each pixel group 9 (group 21). As a result, it is possible to suppress the difficulty in miniaturizing the pixels 3 .
- the fourth pad 33G has the same dimension (size) as the second pad 33F.
- the arrangement pitches of the fourth pads 33G in the row direction and the column direction are the same as the arrangement pitches of the second pads 33F in the row direction and the column direction.
- the second pads 33F and the fourth pads 33G are arranged with the same size and the same period, so that it is possible to prevent the manufacturing process of the second pads 33F and the fourth pads 33G from becoming more difficult.
- the third pad 43F has the same dimensions (size) as the fifth pad 43G.
- the arrangement pitches of the third pads 43F in the row direction and the column direction are the same as the arrangement pitches of the fifth pads 43G in the row direction and the column direction.
- the third pads 43F and the fifth pads 43G are arranged with the same size and the same period, so that it is possible to prevent the manufacturing process of the third pads 43F and the fifth pads 43G from becoming more difficult.
- the third surface S3 of the second semiconductor layer 50 is the element forming surface or main surface
- the fourth surface S4 of the second semiconductor layer 50 is the back surface.
- the technology is not limited to this.
- the third surface S3 may be the rear surface
- the fourth surface S4 may be the element formation surface or the principal surface. In that case, elements such as the transistor T2 and diffusion regions are provided on the fourth surface S4 side.
- the second pad 33F and the fourth pad 33G have the same size, and the third pad 43F and the fifth pad 43G have the same size. is not limited to this.
- the dimensions of the second pads 33F and the dimensions of the fourth pads 33G are different, and the dimensions of the third pads 43F and the dimensions of the fifth pads 43G are different. may be different. More specifically, the dimensions of the fourth pad 33G and the fifth pad 43G are larger than the dimensions of the second pad 33F and the third pad 43F.
- the dimensions of the second pad 33F and the third pad 43F may be larger than the dimensions of the fourth pad 33G and the fifth pad 43G.
- each side of the second pad 33F, the third pad 43F, the fourth pad 33G, and the fifth pad 43G in plan view is parallel to the X direction or the Y direction.
- the present technology is not limited to this.
- the diagonal lines of the second pad 33F, the third pad 43F, the fourth pad 33G, and the fifth pad 43G in plan view extend in the X direction or the Y direction. parallel.
- the shortest distance between the pads becomes the distance between the sides, and the corners shown in FIG. It is no longer the distance between This makes it possible to increase the dimension of the shortest distance between the pads.
- the shortest distance between pads is generally managed in many cases. By setting the shortest distance between pads to the distance between sides, length measurement and management can be suppressed from becoming complicated.
- FIGS. 8A, 8B, 8C, and 9 A second embodiment of the present technology, shown in FIGS. 8A, 8B, 8C, and 9, will now be described.
- the photodetector 1 according to the second embodiment differs from the photodetector 1 according to the above-described first embodiment in that the pixels 3 are phase difference detection pixels. is basically the same as that of the photodetector 1 of the first embodiment described above.
- symbol is attached
- Pixel 3 is a phase difference detection pixel.
- two photoelectric conversion elements PD are provided for each pixel 3 (one cell region 20a).
- a transistor T1 which is a transfer transistor TR, is provided for each photoelectric conversion element PD.
- a microlens ML and a color filter CF are provided for each pixel 3 .
- the phase difference detection pixels are used for autofocusing. Phase difference detection is performed by independently reading signal charges photoelectrically converted by the two photoelectric conversion elements PD of the pixel 3 as signals. When focused, there is no difference between the amounts of signal charges accumulated in the two photoelectric conversion elements PD. On the other hand, when the focus is not correct, there is a difference in the amount of signal charges accumulated in the two photoelectric conversion elements PD. If the focus is not correct, the objective lens is operated so that the difference in signal charge amount becomes small. This is autofocus. Further, by adding the signal charges of the two photoelectric conversion elements PD that are read out independently, they can be used for image as a signal of one pixel.
- one cell region 20a has, for example, two sub-cell regions arranged in the row direction (X direction), and each sub-cell region has one photoelectric conversion element PD.
- Cell region 20a1 has sub-cell regions 20a11 and 20a12
- cell region 20a2 has sub-cell regions 20a21 and 20a22
- cell region 20a3 has sub-cell regions 20a31 and 20a32
- cell region 20a4 has sub-cell region 20a41. , 20a42.
- One photoelectric conversion element PD is provided for each sub-cell region.
- a transistor T1 which is a transfer transistor TR, is provided for each photoelectric conversion element PD.
- FIG. 8A shows the gate electrode G of the transistor T1 provided for each photoelectric conversion element PD.
- the charge storage regions FD are provided for each photoelectric conversion element PD, but the number of charge storage regions FD is not limited to this. may be provided with one charge storage region FD.
- the eight charge accumulation regions FD included in one pixel set 9 are provided at positions near the center of the pixel set 9 in the Y direction in plan view. It is also provided at a position away from the center of the pixel group 9 in the X direction in plan view.
- the reference potential line 32G and the gate control line 32T extend along the same direction (row direction). More specifically, the reference potential line 32G and the gate control line 32T extend across a plurality of pixel sets 9 arranged in the row direction.
- the numbers of reference potential lines 32G and gate control lines 32T may be different from those in the first embodiment. For example, the number of gate control lines 32T may be changed according to the number of transistors T1 corresponding to one pixel 3.
- FIG. One first pad 32F is provided for each pixel group 9 (group 21). As shown in FIG. 9, the first pad 32F has a rectangular shape, more specifically, a rectangular shape elongated in the direction (row direction) in which the reference potential line 32G and the gate control line 32T extend.
- the eight charge accumulation regions FD included in one pixel set 9 are provided at positions near the center of the pixel set 9 in the column direction (Y direction) in a plan view, but they are provided in the row direction. It is also provided at a position away from the center of the pixel set 9 in the (X direction). Therefore, since the first pad 32F is connected to all the charge accumulation regions FD in one pixel group 9 (group 21) through the first vias 34a, the first pad 32F is the pixel group 9 (group 21) in plan view. It overlaps with the center in the column direction (Y direction) and extends in the row direction so as to cover most of the pixel set 9 in the row direction (X direction).
- the direction in which the first pads 32F extend is the same as the direction (row direction) in which the reference potential lines 32G and the gate control lines 32T extend. Therefore, the first pad 32F can be provided at a position overlapping the charge storage region FD in plan view without crossing the extending direction (X direction) of the reference potential line 32G and the gate control line 32T. Thereby, the first pad 32F can be provided as the same first wiring group 32 as the reference potential line 32G and the gate control line 32T. Therefore, in the thickness direction of the first wiring layer 30, an increase in the number of wiring groups can be suppressed, and an increase in the thickness of the first wiring layer 30 can be suppressed.
- the first pad 32F is connected to the charge accumulation region FD through the first via 34a.
- each pixel set 9 set 21
- each charge accumulation region FD charge accumulation region FD. 1 via 34a.
- the configurations of the second pad 33F, the third pad 43F, the fourth pad 33G, and the fifth pad 43G are the same as in the case of the first embodiment, so detailed description thereof will be omitted here. .
- the isolation region 20b includes an isolation region 20b4 in addition to the isolation regions 20b1, 20b2, and 20b3.
- the separation region 20b4 separates sub-cell regions included in one cell region 20a. More specifically, isolation region 20b4 is an isolation region that separates two sub-cell regions arranged in the row direction of one cell region 20a. When the isolation region 20b1, the isolation region 20b2, the isolation region 20b3, and the isolation region 20b4 are not distinguished, they are simply referred to as the isolation region 20b. All of the isolation regions 20b1 to 20b4 are full trench isolation regions.
- the first pads 32F are extended in the direction (row direction) in which the reference potential lines 32G and the gate control lines 32T extend. Therefore, the first pad 32F is positioned so as to overlap all the charge accumulation regions FD in one pixel set in a plan view without intersecting the extending direction (X direction) of the reference potential line 32G and the gate control line 32T. It can be provided and electrically connected to all the charge accumulation regions FD in one pixel set.
- the second pad 33F and the fourth pad 33G have the same size, and the third pad 43F and the fifth pad 43G have the same size. is not limited to this.
- the dimensions of the second pads 33F and the dimensions of the fourth pads 33G are different, and the dimensions of the third pads 43F and the dimensions of the fifth pads 43G are different. may be different. More specifically, the dimensions of the fourth pad 33G and the fifth pad 43G are larger than the dimensions of the second pad 33F and the third pad 43F.
- the dimensions of the second pad 33F and the third pad 43F may be larger than the dimensions of the fourth pad 33G and the fifth pad 43G.
- each side of the second pad 33F, the third pad 43F, the fourth pad 33G, and the fifth pad 43G in plan view is parallel to the X direction or the Y direction.
- the present technology is not limited to this.
- the diagonal lines of the second pad 33F, the third pad 43F, the fourth pad 33G, and the fifth pad 43G in plan view extend in the X direction or the Y direction. parallel.
- the shortest distance between the pads becomes the distance between the sides, and the corners shown in FIG. It is no longer the distance between This makes it possible to increase the dimension of the shortest distance between the pads.
- the shortest distance between pads is generally managed in many cases. By setting the shortest distance between pads to the distance between sides, length measurement and management can be suppressed from becoming complicated.
- FIGS. 12A and 12B A third embodiment of the present technology, illustrated in FIGS. 12A and 12B, is described below.
- the photodetector 1 according to the third embodiment differs from the photodetector 1 according to the above-described first embodiment in the separation region 20b. It has the same configuration as the photodetector 1 of the first embodiment described above.
- symbol is attached
- the isolation region 20b1 is a full trench isolation region.
- a full-trench isolation region has a vertical cross-sectional structure such as the isolation region 20b shown in FIG. 4A, for example.
- the portion forming the full trench isolation region in the isolation region 20b is indicated by the same hatching as the isolation region 20b1 in FIG. 12A.
- the isolation regions 20b2 and 20b3 are diffusion isolation regions formed by implanting impurities using a known method such as ion implantation.
- the diffusion isolation region is, for example, but not limited to, a first conductivity type (eg, p-type) semiconductor region.
- FIG. 12B shows an example of a vertical cross-sectional view of the diffusion isolation region, the structure of the diffusion isolation region is not limited to FIG. 12B.
- the portion of the isolation region 20b that forms the diffusion isolation region is indicated by the same hatching as the isolation regions 20b2 and 20b3 of FIG. 12A.
- the charge storage regions FD can be provided in the isolation regions 20b2 and 20b3.
- one charge accumulation region FD is provided near the intersection of the isolation regions 20b2 and 20b3.
- Four photoelectric conversion elements and four transistors T1 in one pixel set 9 share one charge accumulation region FD.
- one first pad 32F is provided at a position overlapping with one charge accumulation region FD (the center of the pixel group 9) in plan view, and is connected to each other via one first via 34a.
- the isolation region 20b1 is a full trench isolation region.
- Isolation regions 20b2 and 20b3 are a combination of full trench isolation regions and diffusion isolation regions. More specifically, as illustrated in FIG. 13B, in the thickness direction of the first semiconductor layer 20, the portion closer to the second surface S2 is the full trench isolation region, and the portion closer to the first surface S1 is the full trench isolation region. is the diffusion isolation region. Further, in the thickness direction of the first semiconductor layer 20, there are more isolation regions 20b2 and 20b3 in the full trench isolation region than in the diffusion isolation region. In subsequent drawings similar to FIG.
- the portion having the structure of the combination of the full trench isolation region and the diffusion isolation region is indicated by the same hatching as the isolation regions 20b2 and 20b3 of FIG. 13A.
- such a structure will be referred to as a "combination of a full trench isolation region and a diffusion isolation region”.
- the isolation regions 20b2 and 20b3 are semiconductor regions (diffusion isolation regions) in portions near the first surface S1. Therefore, the charge accumulation regions FD can be provided in the separation regions 20b2 and 20b3. In this modification, one charge accumulation region FD is provided near the intersection of the isolation regions 20b2 and 20b3. Four photoelectric conversion elements and four transistors T1 in one pixel set 9 share one charge accumulation region FD. Also, one first pad 32F is provided at a position overlapping with one charge accumulation region FD (the center of the pixel group 9) in plan view, and is connected to each other via one first via 34a.
- the separation regions 20b1, 20b2, and 20b3 are all diffusion separation regions.
- the isolation regions 20b1, 20b2, 20b3 are all combinations of full trench isolation regions and diffusion isolation regions.
- the isolation region 20b1 is a combination of a full trench isolation region and a diffusion isolation region.
- the isolation regions 20b2 and 20b3 are diffusion isolation regions.
- a fourth embodiment of the present technology shown in FIG. 17 will be described below.
- the photodetector 1 according to the fourth embodiment differs from the photodetector 1 according to the above-described second embodiment in the separation region 20b. It has the same configuration as the photodetector 1 of the second embodiment described above.
- symbol is attached
- isolation regions 20b1, 20b2, and 20b3 are full trench isolation regions.
- Isolation region 20b4 is a combination of a full trench isolation region and a diffusion isolation region.
- the isolation regions 20b1 and 20b2 are full trench isolation regions.
- Isolation regions 20b3 and 20b4 are a combination of full trench isolation regions and diffusion isolation regions.
- the separation region 20b2 separates the four sub-cell regions 20a21, 20a22, 20a41 and 20a42 on the right side of the page from the four sub-cell regions 20a11, 20a12, 20a31 and 20a32 on the left side of the page.
- the isolation region 20b1 is a full trench isolation region.
- Isolation regions 20b2, 20b3, 20b4 are a combination of full trench isolation regions and diffusion isolation regions.
- the isolation regions 20b1, 20b2, 20b3 are full trench isolation regions.
- the isolation region 20b4 is a combination of the full trench isolation region and the diffusion isolation region in the central portion along the Y direction, and the portion other than the above-described central portion is the full trench isolation region.
- the isolation regions 20b1 and 20b3 are full trench isolation regions.
- Isolation regions 20b2 and 20b4 are a combination of full trench isolation regions and diffusion isolation regions.
- the separation region 20b3 separates the four sub-cell regions 20a11, 20a12, 20a21, 20a22 on the upper side of the page from the four sub-cell regions 20a31, 20a32, 20a41, 20a42 on the lower side of the page.
- the isolation regions 20b1 and 20b2 are full trench isolation regions.
- Isolation regions 20b3 and 20b4 are a combination of full trench isolation regions and diffusion isolation regions.
- the separation region 20b2 separates the four sub-cell regions 20a21, 20a22, 20a41 and 20a42 on the right side of the page from the four sub-cell regions 20a11, 20a12, 20a31 and 20a32 on the left side of the page.
- one pixel set 9 is provided with two charge accumulation regions FD. More specifically, one charge storage region FD is provided in the four sub-cell regions 20a21, 20a22, 20a41 and 20a42 on the right side of the page, and one charge storage region FD is provided in the four sub-cell regions 20a11, 20a12, 20a31 and 20a32 on the left side of the page. A charge storage region FD is provided. Each charge storage region FD is provided near the intersection of the isolation region 20b3 and the isolation region 20b4.
- the charge accumulation region FD is provided in the center of the pixel set 9 in plan view in the column direction (Y direction), and is provided in the center of the pixel set 9 in plan view in the row direction (X direction). located at a distance.
- the dimension of the short side (side along the Y direction) of the first pad 32F is the same. is smaller than the case where eight charge accumulation regions FD are provided in the pixel set 9 of .
- the isolation region 20b1 is a full trench isolation region.
- Isolation regions 20b2, 20b3, 20b4 are a combination of full trench isolation regions and diffusion isolation regions.
- one pixel set 9 is provided with two charge accumulation regions FD. More specifically, one charge storage region FD is provided in the four sub-cell regions 20a21, 20a22, 20a41 and 20a42 on the right side of the page, and one charge storage region FD is provided in the four sub-cell regions 20a11, 20a12, 20a31 and 20a32 on the left side of the page. A charge storage region FD is provided. Each charge storage region FD is provided near the intersection of the isolation region 20b3 and the isolation region 20b4.
- the charge accumulation region FD is provided in the center of the pixel set 9 in plan view in the column direction (Y direction), and is provided in the center of the pixel set 9 in plan view in the row direction (X direction). located at a distance.
- the dimension of the short side (side along the Y direction) of the first pad 32F is the same. is smaller than the case where eight charge accumulation regions FD are provided in the pixel set 9 of .
- the isolation region 20b1 is a full trench isolation region.
- Isolation regions 20b2 and 20b3 are a combination of full trench isolation regions and diffusion isolation regions.
- the isolation region 20b4 is a diffusion isolation region.
- the isolation regions 20b1, 20b2 and 20b3 are full trench isolation regions.
- the isolation region 20b4 is a diffusion isolation region.
- the isolation regions 20b1 and 20b3 are full trench isolation regions.
- the isolation regions 20b2 and 20b4 are diffusion isolation regions.
- the separation region 20b3 separates the four sub-cell regions 20a11, 20a12, 20a21, 20a22 on the upper side of the page from the four sub-cell regions 20a31, 20a32, 20a41, 20a42 on the lower side of the page.
- the isolation region 20b1 is a full trench isolation region.
- the isolation regions 20b2, 20b3, 20b4 are diffusion isolation regions.
- the isolation region 20b1 is a full trench isolation region.
- Isolation regions 20b2 and 20b3 are a combination of full trench isolation regions and diffusion isolation regions.
- the isolation region 20b4 is a diffusion isolation region.
- one pixel set 9 is provided with two charge accumulation regions FD. More specifically, one charge storage region FD is provided in the four sub-cell regions 20a21, 20a22, 20a41 and 20a42 on the right side of the page, and one charge storage region FD is provided in the four sub-cell regions 20a11, 20a12, 20a31 and 20a32 on the left side of the page. A charge storage region FD is provided. Each charge storage region FD is provided near the intersection of the isolation region 20b3 and the isolation region 20b4.
- the charge accumulation region FD is provided in the center of the pixel set 9 in plan view in the column direction (Y direction), and is provided in the center of the pixel set 9 in plan view in the row direction (X direction). located at a distance.
- the dimension of the short side (side along the Y direction) of the first pad 32F is the same. is smaller than the case where eight charge accumulation regions FD are provided in the pixel set 9 of .
- the isolation region 20b1 is a full trench isolation region.
- the isolation regions 20b2, 20b3, 20b4 are diffusion isolation regions.
- one pixel set 9 is provided with two charge accumulation regions FD. More specifically, one charge storage region FD is provided in the four sub-cell regions 20a21, 20a22, 20a41 and 20a42 on the right side of the page, and one charge storage region FD is provided in the four sub-cell regions 20a11, 20a12, 20a31 and 20a32 on the left side of the page. A charge storage region FD is provided. Each charge storage region FD is provided near the intersection of the isolation region 20b3 and the isolation region 20b4.
- the charge accumulation region FD is provided in the center of the pixel set 9 in plan view in the column direction (Y direction), and is provided in the center of the pixel set 9 in plan view in the row direction (X direction). located at a distance.
- the dimension of the short side (side along the Y direction) of the first pad 32F is the same. is smaller than the case where eight charge accumulation regions FD are provided in the pixel set 9 of .
- one pixel set 9 is provided with two charge accumulation regions FD. More specifically, one charge storage region FD is provided in the four sub-cell regions 20a21, 20a22, 20a41 and 20a42 on the right side of the page, and one charge storage region FD is provided in the four sub-cell regions 20a11, 20a12, 20a31 and 20a32 on the left side of the page. A charge storage region FD is provided. Each charge storage region FD is provided near the intersection of the isolation region 20b3 and the isolation region 20b4.
- the charge accumulation region FD is provided in the center of the pixel set 9 in plan view in the column direction (Y direction), and is provided in the center of the pixel set 9 in plan view in the row direction (X direction). located at a distance.
- the dimension of the short side (side along the Y direction) of the first pad 32F is the same. is smaller than the case where eight charge accumulation regions FD are provided in the pixel set 9 of .
- one pixel set 9 is provided with two charge accumulation regions FD. More specifically, one charge storage region FD is provided in the four sub-cell regions 20a21, 20a22, 20a41 and 20a42 on the right side of the page, and one charge storage region FD is provided in the four sub-cell regions 20a11, 20a12, 20a31 and 20a32 on the left side of the page. A charge storage region FD is provided. Each charge storage region FD is provided near the intersection of the isolation region 20b3 and the isolation region 20b4.
- the charge accumulation region FD is provided in the center of the pixel set 9 in plan view in the column direction (Y direction), and is provided in the center of the pixel set 9 in plan view in the row direction (X direction). located at a distance.
- the dimension of the short side (side along the Y direction) of the first pad 32F is the same. is smaller than the case where eight charge accumulation regions FD are provided in the pixel set 9 of .
- the isolation regions 20b1, 20b2, 20b3 are a combination of full trench isolation regions and diffusion isolation regions.
- the isolation region 20b4 is a diffusion isolation region.
- one pixel set 9 is provided with two charge accumulation regions FD. More specifically, one charge storage region FD is provided in the four sub-cell regions 20a21, 20a22, 20a41 and 20a42 on the right side of the page, and one charge storage region FD is provided in the four sub-cell regions 20a11, 20a12, 20a31 and 20a32 on the left side of the page. A charge storage region FD is provided. Each charge storage region FD is provided near the intersection of the isolation region 20b3 and the isolation region 20b4.
- the charge accumulation region FD is provided in the center of the pixel set 9 in plan view in the column direction (Y direction), and is provided in the center of the pixel set 9 in plan view in the row direction (X direction). located at a distance.
- the dimension of the short side (side along the Y direction) of the first pad 32F is the same. is smaller than the case where eight charge accumulation regions FD are provided in the pixel set 9 of .
- the isolation regions 20b1 and 20b3 are a combination of full trench isolation regions and diffusion isolation regions.
- the isolation regions 20b2 and 20b4 are diffusion isolation regions.
- the separation region 20b3 separates the four sub-cell regions 20a11, 20a12, 20a21, 20a22 on the upper side of the page from the four sub-cell regions 20a31, 20a32, 20a41, 20a42 on the lower side of the page.
- one pixel set 9 is provided with two charge accumulation regions FD. More specifically, one charge storage region FD is provided in the four sub-cell regions 20a21, 20a22, 20a41 and 20a42 on the right side of the page, and one charge storage region FD is provided in the four sub-cell regions 20a11, 20a12, 20a31 and 20a32 on the left side of the page. A charge storage region FD is provided. Each charge storage region FD is provided near the intersection of the isolation region 20b3 and the isolation region 20b4.
- the charge accumulation region FD is provided in the center of the pixel set 9 in plan view in the column direction (Y direction), and is provided in the center of the pixel set 9 in plan view in the row direction (X direction). located at a distance.
- the dimension of the short side (side along the Y direction) of the first pad 32F is the same. is smaller than the case where eight charge accumulation regions FD are provided in the pixel set 9 of .
- the isolation region 20b1 is a combination of the full trench isolation region and the diffusion isolation region.
- the isolation regions 20b2, 20b3, 20b4 are diffusion isolation regions.
- one pixel set 9 is provided with two charge accumulation regions FD. More specifically, one charge storage region FD is provided in the four sub-cell regions 20a21, 20a22, 20a41 and 20a42 on the right side of the page, and one charge storage region FD is provided in the four sub-cell regions 20a11, 20a12, 20a31 and 20a32 on the left side of the page. A charge storage region FD is provided. Each charge storage region FD is provided near the intersection of the isolation region 20b3 and the isolation region 20b4.
- the charge accumulation region FD is provided in the center of the pixel set 9 in plan view in the column direction (Y direction), and is provided in the center of the pixel set 9 in plan view in the row direction (X direction). located at a distance.
- the dimension of the short side (side along the Y direction) of the first pad 32F is the same. is smaller than the case where eight charge accumulation regions FD are provided in the pixel set 9 of .
- FIGS. 35A-35D A fifth embodiment of the present technology, shown in FIGS. 35A-35D, is described below.
- the photodetector 1 according to the fifth embodiment differs from the photodetector 1 according to the first embodiment described above in the transistor T2. It has the same configuration as the photodetector 1 of the first embodiment.
- symbol is attached
- the transistor T2 provided in the second semiconductor layer 50 is the same type of transistor as the transistor T1 provided in the first semiconductor layer 20, but this embodiment is limited to this. not.
- Transistor T2 may be a different type of transistor than transistor T1.
- the transistor T2 may be any transistor as long as it is a different type of transistor from the transistor T1.
- transistor T2 may be a planar transistor that is not isolated by shallow trenches, as shown in FIG. 35A.
- the transistor T2 may be a planar transistor separated by shallow trenches, as shown in FIG. 35B.
- the transistor T2 may be an FD SOI type transistor as shown in FIG. 35C.
- the transistor T2 may be a FinFET type transistor as shown in FIG. 35D.
- the present technology has a plurality of semiconductor layers such as the first semiconductor layer 20, the second semiconductor layer 50, and the third semiconductor layer 80, a different manufacturing method can be applied to each second semiconductor layer. is possible. Therefore, a preferable type of transistor can be selected according to the role of the transistor provided in each semiconductor layer. For example, since the transistor T2 provided in the second semiconductor layer 50 constitutes the readout circuit 15, a more preferable type of transistor for the readout circuit 15 and its manufacturing method can be selected.
- FIG. 36 A sixth embodiment of the present technology shown in FIG. 36 will be described below.
- the photodetector 1 according to the sixth embodiment differs from the photodetector 1 according to the above-described first embodiment in the joint portion (pad). It has the same configuration as the photodetector 1 of the first embodiment described above.
- symbol is attached
- each of the second pads 33F and the fourth pads 33G included in the second wiring group 33 are integrally provided together with the vias 34 by the dual damascene method.
- each of the third pad 43F and the fifth pad 43G is provided integrally with the via 34 by the dual damascene method.
- the second pad 33F, the fourth pad 33G, the third pad 43F, and the fifth pad 43G are not provided. It is possible to further suppress the lengthening of the electrical path to the gate electrode of the amplification transistor AMP.
- the electronic device 100 includes a solid-state imaging device 101 , an optical lens 102 , a shutter device 103 , a driving circuit 104 and a signal processing circuit 105 .
- the electronic device 100 is, but not limited to, an electronic device such as a camera, for example.
- the electronic device 100 also includes the photodetector 1 described above as the solid-state imaging device 101 .
- An optical lens (optical system) 102 forms an image of image light (incident light 106 ) from a subject on the imaging surface of the solid-state imaging device 101 .
- signal charges are accumulated in the solid-state imaging device 101 for a certain period of time.
- a shutter device 103 controls a light irradiation period and a light shielding period for the solid-state imaging device 101 .
- a drive circuit 104 supplies drive signals for controlling the transfer operation of the solid-state imaging device 101 and the shutter operation of the shutter device 103 .
- Signal transfer of the solid-state imaging device 101 is performed by a driving signal (timing signal) supplied from the driving circuit 104 .
- the signal processing circuit 105 performs various signal processing on signals (pixel signals) output from the solid-state imaging device 101 .
- the video signal that has undergone signal processing is stored in a storage medium such as a memory, or output to a monitor.
- the electronic device 100 since the electronic device 100 includes the photodetector 1 in which the increase in the capacitance Cfd of the charge storage region FD is suppressed as the solid-state imaging device 101, the charge is supplied to the gate electrode of the amplification transistor AMP. It is possible to suppress a decrease in voltage amplitude. Thereby, it can suppress that conversion efficiency falls.
- the electronic device 100 is not limited to a camera, and may be another electronic device.
- it may be an imaging device such as a camera module for mobile devices such as mobile phones.
- the electronic device 100 includes, as the solid-state imaging device 101, the photodetector 1 according to any one of the first to sixth embodiments and their modifications, or the first to sixth embodiments and their It is possible to provide the photodetector device 1 according to a combination of at least two of the variants.
- the technology (the present technology) according to the present disclosure can be applied to various products.
- the technology according to the present disclosure can be realized as a device mounted on any type of moving body such as automobiles, electric vehicles, hybrid electric vehicles, motorcycles, bicycles, personal mobility, airplanes, drones, ships, and robots. may
- FIG. 39 is a block diagram showing a schematic configuration example of a vehicle control system, which is an example of a mobile control system to which the technology according to the present disclosure can be applied.
- a vehicle control system 12000 includes a plurality of electronic control units connected via a communication network 12001.
- the vehicle control system 12000 includes a drive system control unit 12010, a body system control unit 12020, an exterior information detection unit 12030, an interior information detection unit 12040, and an integrated control unit 12050.
- a microcomputer 12051, an audio/image output unit 12052, and an in-vehicle network I/F (interface) 12053 are illustrated.
- the drive system control unit 12010 controls the operation of devices related to the drive system of the vehicle according to various programs.
- the driving system control unit 12010 includes a driving force generator for generating driving force of the vehicle such as an internal combustion engine or a driving motor, a driving force transmission mechanism for transmitting the driving force to the wheels, and a steering angle of the vehicle. It functions as a control device such as a steering mechanism to adjust and a brake device to generate braking force of the vehicle.
- the body system control unit 12020 controls the operation of various devices equipped on the vehicle body according to various programs.
- the body system control unit 12020 functions as a keyless entry system, a smart key system, a power window device, or a control device for various lamps such as headlamps, back lamps, brake lamps, winkers or fog lamps.
- body system control unit 12020 can receive radio waves transmitted from a portable device that substitutes for a key or signals from various switches.
- the body system control unit 12020 receives the input of these radio waves or signals and controls the door lock device, power window device, lamps, etc. of the vehicle.
- the vehicle exterior information detection unit 12030 detects information outside the vehicle in which the vehicle control system 12000 is installed.
- the vehicle exterior information detection unit 12030 is connected with an imaging section 12031 .
- the vehicle exterior information detection unit 12030 causes the imaging unit 12031 to capture an image of the exterior of the vehicle, and receives the captured image.
- the vehicle exterior information detection unit 12030 may perform object detection processing or distance detection processing such as people, vehicles, obstacles, signs, or characters on the road surface based on the received image.
- the imaging unit 12031 is an optical sensor that receives light and outputs an electrical signal according to the amount of received light.
- the imaging unit 12031 can output the electric signal as an image, and can also output it as distance measurement information.
- the light received by the imaging unit 12031 may be visible light or non-visible light such as infrared rays.
- the in-vehicle information detection unit 12040 detects in-vehicle information.
- the in-vehicle information detection unit 12040 is connected to, for example, a driver state detection section 12041 that detects the state of the driver.
- the driver state detection unit 12041 includes, for example, a camera that captures an image of the driver, and the in-vehicle information detection unit 12040 detects the degree of fatigue or concentration of the driver based on the detection information input from the driver state detection unit 12041. It may be calculated, or it may be determined whether the driver is dozing off.
- the microcomputer 12051 calculates control target values for the driving force generator, the steering mechanism, or the braking device based on the information inside and outside the vehicle acquired by the vehicle exterior information detection unit 12030 or the vehicle interior information detection unit 12040, and controls the drive system control unit.
- a control command can be output to 12010 .
- the microcomputer 12051 realizes the functions of ADAS (Advanced Driver Assistance System) including collision avoidance or shock mitigation, follow-up driving based on inter-vehicle distance, vehicle speed maintenance driving, vehicle collision warning, or vehicle lane deviation warning. Cooperative control can be performed for the purpose of ADAS (Advanced Driver Assistance System) including collision avoidance or shock mitigation, follow-up driving based on inter-vehicle distance, vehicle speed maintenance driving, vehicle collision warning, or vehicle lane deviation warning. Cooperative control can be performed for the purpose of ADAS (Advanced Driver Assistance System) including collision avoidance or shock mitigation, follow-up driving based on inter-vehicle distance, vehicle speed maintenance driving, vehicle collision warning, or vehicle
- the microcomputer 12051 controls the driving force generator, the steering mechanism, the braking device, etc. based on the information about the vehicle surroundings acquired by the vehicle exterior information detection unit 12030 or the vehicle interior information detection unit 12040, so that the driver's Cooperative control can be performed for the purpose of autonomous driving, etc., in which vehicles autonomously travel without depending on operation.
- the microcomputer 12051 can output a control command to the body system control unit 12020 based on the information outside the vehicle acquired by the information detection unit 12030 outside the vehicle.
- the microcomputer 12051 controls the headlamps according to the position of the preceding vehicle or the oncoming vehicle detected by the vehicle exterior information detection unit 12030, and performs cooperative control aimed at anti-glare such as switching from high beam to low beam. It can be carried out.
- the audio/image output unit 12052 transmits at least one of audio and/or image output signals to an output device capable of visually or audibly notifying the passengers of the vehicle or the outside of the vehicle.
- an audio speaker 12061, a display unit 12062, and an instrument panel 12063 are illustrated as output devices.
- the display unit 12062 may include at least one of an on-board display and a head-up display, for example.
- FIG. 40 is a diagram showing an example of the installation position of the imaging unit 12031.
- the vehicle 12100 has imaging units 12101, 12102, 12103, 12104, and 12105 as the imaging unit 12031.
- the imaging units 12101, 12102, 12103, 12104, and 12105 are provided at positions such as the front nose of the vehicle 12100, the side mirrors, the rear bumper, the back door, and the upper part of the windshield in the vehicle interior, for example.
- An image pickup unit 12101 provided in the front nose and an image pickup unit 12105 provided above the windshield in the passenger compartment mainly acquire images in front of the vehicle 12100 .
- Imaging units 12102 and 12103 provided in the side mirrors mainly acquire side images of the vehicle 12100 .
- An imaging unit 12104 provided in the rear bumper or back door mainly acquires an image behind the vehicle 12100 .
- Forward images acquired by the imaging units 12101 and 12105 are mainly used for detecting preceding vehicles, pedestrians, obstacles, traffic lights, traffic signs, lanes, and the like.
- FIG. 40 shows an example of the imaging range of the imaging units 12101 to 12104.
- the imaging range 12111 indicates the imaging range of the imaging unit 12101 provided in the front nose
- the imaging ranges 12112 and 12113 indicate the imaging ranges of the imaging units 12102 and 12103 provided in the side mirrors, respectively
- the imaging range 12114 The imaging range of an imaging unit 12104 provided in the rear bumper or back door is shown. For example, by superimposing the image data captured by the imaging units 12101 to 12104, a bird's-eye view image of the vehicle 12100 viewed from above can be obtained.
- At least one of the imaging units 12101 to 12104 may have a function of acquiring distance information.
- at least one of the imaging units 12101 to 12104 may be a stereo camera composed of a plurality of imaging elements, or may be an imaging element having pixels for phase difference detection.
- the microcomputer 12051 determines the distance to each three-dimensional object within the imaging ranges 12111 to 12114 and changes in this distance over time (relative velocity with respect to the vehicle 12100). , it is possible to extract, as the preceding vehicle, the closest three-dimensional object on the course of the vehicle 12100, which runs at a predetermined speed (for example, 0 km/h or more) in substantially the same direction as the vehicle 12100. can. Furthermore, the microcomputer 12051 can set the inter-vehicle distance to be secured in advance in front of the preceding vehicle, and perform automatic brake control (including following stop control) and automatic acceleration control (including following start control). In this way, cooperative control can be performed for the purpose of automatic driving in which the vehicle runs autonomously without relying on the operation of the driver.
- automatic brake control including following stop control
- automatic acceleration control including following start control
- the microcomputer 12051 converts three-dimensional object data related to three-dimensional objects to other three-dimensional objects such as motorcycles, ordinary vehicles, large vehicles, pedestrians, and utility poles. It can be classified and extracted and used for automatic avoidance of obstacles. For example, the microcomputer 12051 distinguishes obstacles around the vehicle 12100 into those that are visible to the driver of the vehicle 12100 and those that are difficult to see. Then, the microcomputer 12051 judges the collision risk indicating the degree of danger of collision with each obstacle, and when the collision risk is equal to or higher than the set value and there is a possibility of collision, an audio speaker 12061 and a display unit 12062 are displayed. By outputting an alarm to the driver via the drive system control unit 12010 and performing forced deceleration and avoidance steering via the drive system control unit 12010, driving support for collision avoidance can be performed.
- At least one of the imaging units 12101 to 12104 may be an infrared camera that detects infrared rays.
- the microcomputer 12051 can recognize a pedestrian by determining whether or not the pedestrian exists in the captured images of the imaging units 12101 to 12104 .
- recognition of a pedestrian is performed by, for example, a procedure for extracting feature points in images captured by the imaging units 12101 to 12104 as infrared cameras, and performing pattern matching processing on a series of feature points indicating the outline of an object to determine whether or not the pedestrian is a pedestrian.
- the audio image output unit 12052 outputs a rectangular outline for emphasis to the recognized pedestrian. is superimposed on the display unit 12062 . Also, the audio/image output unit 12052 may control the display unit 12062 to display an icon or the like indicating a pedestrian at a desired position.
- the technology according to the present disclosure can be applied to the imaging unit 12031 among the configurations described above.
- the photodetector 1 shown in FIG. 4A and the like can be applied to the imaging unit 12031 .
- the technology according to the present disclosure it is possible to suppress an increase in the capacitance Cfd of the charge storage region FD and reduce the amplitude of the voltage supplied to the gate electrode of the amplification transistor AMP. can be suppressed.
- the conversion efficiency can be increased, and the amplitude of the voltage for transmitting signal charges to the vertical signal lines can be increased.
- Example of application to an endoscopic surgery system The technology (the present technology) according to the present disclosure can be applied to various products.
- the technology according to the present disclosure may be applied to an endoscopic surgery system.
- FIG. 41 is a diagram showing an example of a schematic configuration of an endoscopic surgery system to which the technology according to the present disclosure (this technology) can be applied.
- FIG. 41 shows how an operator (physician) 11131 is performing surgery on a patient 11132 on a patient bed 11133 using an endoscopic surgery system 11000 .
- an endoscopic surgery system 11000 includes an endoscope 11100, other surgical instruments 11110 such as a pneumoperitoneum tube 11111 and an energy treatment instrument 11112, and a support arm device 11120 for supporting the endoscope 11100. , and a cart 11200 loaded with various devices for endoscopic surgery.
- An endoscope 11100 is composed of a lens barrel 11101 whose distal end is inserted into the body cavity of a patient 11132 and a camera head 11102 connected to the proximal end of the lens barrel 11101 .
- an endoscope 11100 configured as a so-called rigid scope having a rigid lens barrel 11101 is illustrated, but the endoscope 11100 may be configured as a so-called flexible scope having a flexible lens barrel. good.
- the tip of the lens barrel 11101 is provided with an opening into which the objective lens is fitted.
- a light source device 11203 is connected to the endoscope 11100, and light generated by the light source device 11203 is guided to the tip of the lens barrel 11101 by a light guide extending inside the lens barrel 11101, where it reaches the objective. Through the lens, the light is irradiated toward the observation object inside the body cavity of the patient 11132 .
- the endoscope 11100 may be a straight scope, a perspective scope, or a side scope.
- An optical system and an imaging element are provided inside the camera head 11102, and the reflected light (observation light) from the observation target is focused on the imaging element by the optical system.
- the imaging device photoelectrically converts the observation light to generate an electrical signal corresponding to the observation light, that is, an image signal corresponding to the observation image.
- the image signal is transmitted to a camera control unit (CCU: Camera Control Unit) 11201 as RAW data.
- CCU Camera Control Unit
- the CCU 11201 is composed of a CPU (Central Processing Unit), a GPU (Graphics Processing Unit), etc., and controls the operations of the endoscope 11100 and the display device 11202 in an integrated manner. Further, the CCU 11201 receives an image signal from the camera head 11102 and performs various image processing such as development processing (demosaicing) for displaying an image based on the image signal.
- CPU Central Processing Unit
- GPU Graphics Processing Unit
- the display device 11202 displays an image based on an image signal subjected to image processing by the CCU 11201 under the control of the CCU 11201 .
- the light source device 11203 is composed of a light source such as an LED (Light Emitting Diode), for example, and supplies the endoscope 11100 with irradiation light for photographing a surgical site or the like.
- a light source such as an LED (Light Emitting Diode), for example, and supplies the endoscope 11100 with irradiation light for photographing a surgical site or the like.
- the input device 11204 is an input interface for the endoscopic surgery system 11000.
- the user can input various information and instructions to the endoscopic surgery system 11000 via the input device 11204 .
- the user inputs an instruction or the like to change the imaging conditions (type of irradiation light, magnification, focal length, etc.) by the endoscope 11100 .
- the treatment instrument control device 11205 controls driving of the energy treatment instrument 11112 for tissue cauterization, incision, blood vessel sealing, or the like.
- the pneumoperitoneum device 11206 inflates the body cavity of the patient 11132 for the purpose of securing the visual field of the endoscope 11100 and securing the operator's working space, and injects gas into the body cavity through the pneumoperitoneum tube 11111. send in.
- the recorder 11207 is a device capable of recording various types of information regarding surgery.
- the printer 11208 is a device capable of printing various types of information regarding surgery in various formats such as text, images, and graphs.
- the light source device 11203 that supplies the endoscope 11100 with irradiation light for photographing the surgical site can be composed of, for example, a white light source composed of an LED, a laser light source, or a combination thereof.
- a white light source is configured by a combination of RGB laser light sources
- the output intensity and output timing of each color (each wavelength) can be controlled with high accuracy. It can be carried out.
- the observation target is irradiated with laser light from each of the RGB laser light sources in a time division manner, and by controlling the drive of the imaging device of the camera head 11102 in synchronization with the irradiation timing, each of RGB can be handled. It is also possible to pick up images by time division. According to this method, a color image can be obtained without providing a color filter in the imaging device.
- the driving of the light source device 11203 may be controlled so as to change the intensity of the output light every predetermined time.
- the drive of the imaging device of the camera head 11102 in synchronism with the timing of the change in the intensity of the light to obtain an image in a time-division manner and synthesizing the images, a high dynamic A range of images can be generated.
- the light source device 11203 may be configured to be able to supply light in a predetermined wavelength band corresponding to special light observation.
- special light observation for example, by utilizing the wavelength dependence of light absorption in body tissues, by irradiating light with a narrower band than the irradiation light (i.e., white light) during normal observation, the mucosal surface layer So-called narrow band imaging is performed, in which a predetermined tissue such as a blood vessel is imaged with high contrast.
- fluorescence observation may be performed in which an image is obtained from fluorescence generated by irradiation with excitation light.
- the body tissue is irradiated with excitation light and the fluorescence from the body tissue is observed (autofluorescence observation), or a reagent such as indocyanine green (ICG) is locally injected into the body tissue and the body tissue is A fluorescence image can be obtained by irradiating excitation light corresponding to the fluorescence wavelength of the reagent.
- the light source device 11203 can be configured to be able to supply narrowband light and/or excitation light corresponding to such special light observation.
- FIG. 42 is a block diagram showing an example of functional configurations of the camera head 11102 and CCU 11201 shown in FIG.
- the camera head 11102 has a lens unit 11401, an imaging section 11402, a drive section 11403, a communication section 11404, and a camera head control section 11405.
- the CCU 11201 has a communication section 11411 , an image processing section 11412 and a control section 11413 .
- the camera head 11102 and the CCU 11201 are communicably connected to each other via a transmission cable 11400 .
- a lens unit 11401 is an optical system provided at a connection with the lens barrel 11101 . Observation light captured from the tip of the lens barrel 11101 is guided to the camera head 11102 and enters the lens unit 11401 .
- a lens unit 11401 is configured by combining a plurality of lenses including a zoom lens and a focus lens.
- the imaging unit 11402 is composed of an imaging element.
- the imaging device constituting the imaging unit 11402 may be one (so-called single-plate type) or plural (so-called multi-plate type).
- image signals corresponding to RGB may be generated by each image pickup element, and a color image may be obtained by synthesizing the image signals.
- the imaging unit 11402 may be configured to have a pair of imaging elements for respectively acquiring right-eye and left-eye image signals corresponding to 3D (Dimensional) display.
- the 3D display enables the operator 11131 to more accurately grasp the depth of the living tissue in the surgical site.
- a plurality of systems of lens units 11401 may be provided corresponding to each imaging element.
- the imaging unit 11402 does not necessarily have to be provided in the camera head 11102 .
- the imaging unit 11402 may be provided inside the lens barrel 11101 immediately after the objective lens.
- the drive unit 11403 is configured by an actuator, and moves the zoom lens and focus lens of the lens unit 11401 by a predetermined distance along the optical axis under control from the camera head control unit 11405 . Thereby, the magnification and focus of the image captured by the imaging unit 11402 can be appropriately adjusted.
- the communication unit 11404 is composed of a communication device for transmitting and receiving various information to and from the CCU 11201.
- the communication unit 11404 transmits the image signal obtained from the imaging unit 11402 as RAW data to the CCU 11201 via the transmission cable 11400 .
- the communication unit 11404 receives a control signal for controlling driving of the camera head 11102 from the CCU 11201 and supplies it to the camera head control unit 11405 .
- the control signal includes, for example, information to specify the frame rate of the captured image, information to specify the exposure value at the time of imaging, and/or information to specify the magnification and focus of the captured image. Contains information about conditions.
- the imaging conditions such as the frame rate, exposure value, magnification, and focus may be appropriately designated by the user, or may be automatically set by the control unit 11413 of the CCU 11201 based on the acquired image signal. good.
- the endoscope 11100 is equipped with so-called AE (Auto Exposure) function, AF (Auto Focus) function, and AWB (Auto White Balance) function.
- the camera head control unit 11405 controls driving of the camera head 11102 based on the control signal from the CCU 11201 received via the communication unit 11404.
- the communication unit 11411 is composed of a communication device for transmitting and receiving various information to and from the camera head 11102 .
- the communication unit 11411 receives image signals transmitted from the camera head 11102 via the transmission cable 11400 .
- the communication unit 11411 transmits a control signal for controlling driving of the camera head 11102 to the camera head 11102 .
- Image signals and control signals can be transmitted by electrical communication, optical communication, or the like.
- the image processing unit 11412 performs various types of image processing on the image signal, which is RAW data transmitted from the camera head 11102 .
- the control unit 11413 performs various controls related to imaging of the surgical site and the like by the endoscope 11100 and display of the captured image obtained by imaging the surgical site and the like. For example, the control unit 11413 generates control signals for controlling driving of the camera head 11102 .
- control unit 11413 causes the display device 11202 to display a captured image showing the surgical site and the like based on the image signal that has undergone image processing by the image processing unit 11412 .
- the control unit 11413 may recognize various objects in the captured image using various image recognition techniques. For example, the control unit 11413 detects the shape, color, and the like of the edges of objects included in the captured image, thereby detecting surgical instruments such as forceps, specific body parts, bleeding, mist during use of the energy treatment instrument 11112, and the like. can recognize.
- the control unit 11413 may use the recognition result to display various types of surgical assistance information superimposed on the image of the surgical site. By superimposing and presenting the surgery support information to the operator 11131, the burden on the operator 11131 can be reduced and the operator 11131 can proceed with the surgery reliably.
- a transmission cable 11400 connecting the camera head 11102 and the CCU 11201 is an electrical signal cable compatible with electrical signal communication, an optical fiber compatible with optical communication, or a composite cable of these.
- wired communication is performed using the transmission cable 11400, but communication between the camera head 11102 and the CCU 11201 may be performed wirelessly.
- the technology according to the present disclosure can be applied to the imaging unit 11402 of the camera head 11102 among the configurations described above.
- the photodetector 1 in FIG. 4A and the like can be applied to the imaging unit 11402 .
- the technology according to the present disclosure it is possible to suppress an increase in the capacitance Cfd of the charge storage region FD and reduce the amplitude of the voltage supplied to the gate electrode of the amplification transistor AMP. can be suppressed.
- the conversion efficiency can be increased, and the amplitude of the voltage for transmitting signal charges to the vertical signal lines can be increased.
- the technology according to the present disclosure may also be applied to, for example, a microsurgery system.
- the transistor structure of the fifth embodiment described above may be applied to the second embodiment
- the junction structure of the sixth embodiment may be applied to the second embodiment.
- Various combinations along the lines are possible.
- the present technology can be applied to light detection devices in general, including a distance measuring sensor that measures a distance, which is also called a ToF (Time of Flight) sensor.
- a ranging sensor emits irradiation light toward an object, detects the reflected light that is reflected from the surface of the object, and then detects the reflected light from the irradiation light until the reflected light is received. It is a sensor that calculates the distance to an object based on time.
- the structure of this distance measuring sensor the structure of the first conductor and the second conductor described above can be adopted.
- the present technology can also be applied to semiconductor devices other than the photodetector device 1 .
- the materials mentioned as constituting the above constituent elements may contain additives, impurities, and the like.
- the isolation structure shown in FIG. 13B was called “combination of full trench isolation region and diffusion isolation region", but “combination of trench isolation region and diffusion isolation region” or “deep trench isolation region” was called. It may also be called “combination of region and diffusion isolation region”.
- the present technology may be configured as follows. (1) Having a laminated structure in which a first semiconductor layer, a first wiring layer, a second wiring layer, and a second semiconductor layer are laminated in this order,
- the first semiconductor layer includes a cell region in which a photoelectric conversion element is configured, a charge storage region, and a signal charge generated by the photoelectric conversion device provided for each photoelectric conversion device and capable of transferring signal charges generated by the photoelectric conversion device to the charge storage region.
- the first wiring layer has a first wiring group and a second wiring group laminated on the first wiring group via an insulating film,
- the first wiring group is a wiring group located closest to the first semiconductor layer, and includes a first pad, a reference potential line, and a gate control line, which are horizontally spaced apart from each other.
- the second wiring group includes a second pad facing a surface of the first wiring layer on the second wiring layer side and electrically connected to the first pad;
- the first wiring layer includes a first via having one end connected to the charge storage region and the other end connected to the first pad, and one end connected to the cell region and the other end connected to the reference potential line.
- the first semiconductor layer includes a plurality of sets including the four cell regions arranged in two rows and two columns; The set is rectangular in plan view, At least one charge storage region, one first pad, and one second pad are provided for each set, The first pad is provided at a position overlapping the center of the set in plan view, The photodetector according to (1).
- the second wiring layer includes a third pad facing a surface of the second wiring layer on the first wiring layer side and joined to the second pad;
- the second semiconductor layer includes an amplification transistor;
- the amplification transistor has a gate electrode and can output a voltage corresponding to an input voltage to the gate electrode;
- the second wiring group includes a fourth pad facing a surface of the first wiring layer on the second wiring layer side and electrically connected to the reference potential line;
- the photodetector is Having a laminated structure in which a first semiconductor layer, a first wiring layer, a second wiring layer, and a second semiconductor layer are laminated in this order,
- the first semiconductor layer includes a cell region in which a photoelectric conversion element is configured, a charge storage region, and a signal charge generated by the photoelectric conversion device provided for each photoelectric conversion device and capable of transferring signal charges generated by the photoelectric conversion device to the charge storage region.
- the first wiring layer has a first wiring group and a second wiring group laminated on the first wiring group via an insulating film,
- the first wiring group is a wiring group located closest to the first semiconductor layer, and includes a first pad, a reference potential line, and a gate control line, which are horizontally spaced apart from each other.
- the second wiring group includes a second pad facing a surface of the first wiring layer on the second wiring layer side and electrically connected to the first pad;
- the first wiring layer includes a first via having one end connected to the charge storage region and the other end connected to the first pad, and one end connected to the cell region and the other end connected to the reference potential line. and a third via having one end connected to the gate electrode of the transfer transistor and the other end connected to the gate control line, Electronics.
Landscapes
- Engineering & Computer Science (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Electromagnetism (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Solid State Image Pick-Up Elements (AREA)
Abstract
Description
1.第1実施形態
2.第2実施形態
3.第3実施形態
4.第4実施形態
5.第5実施形態
6.第6実施形態
7.第7実施形態
電子機器への応用例
移動体への応用例
内視鏡手術システムへの応用例
この実施形態1では、裏面照射型のCMOS(Complementary Metal Oxide Semiconductor)イメージセンサである光検出装置に本技術を適用した一例について説明する。
まず、光検出装置1の全体構成について説明する。図1に示すように、本技術の第1実施形態に係る光検出装置1は、平面視したときの二次元平面形状が方形状の半導体チップ2を主体に構成されている。すなわち、光検出装置1は、半導体チップ2に搭載されている。この光検出装置1は、図38に示すように、光学系(光学レンズ)102を介して被写体からの像光(入射光106)を取り込み、撮像面上に結像された入射光106の光量を画素単位で電気信号に変換して画素信号として出力する。
図2に示すように、半導体チップ2は、垂直駆動回路4、カラム信号処理回路5、水平駆動回路6、出力回路7及び制御回路8などを含むロジック回路13を備えている。ロジック回路13は、電界効果トランジスタとして、例えば、nチャネル導電型のMOSFET(Metal Oxide Semiconductor Field Effect Transistor)及びpチャネル導電型のMOSFETを有するCMOS(Complenentary MOS)回路で構成されている。
図3は、画素3-1、3-2、3-3、3-4を備えた画素組9の一構成例を示す等価回路図である。画素組9は、各画素3に構成された光電変換素子PDと、光電変換素子PDで光電変換された信号電荷を蓄積(保持)する電荷蓄積領域(フローティングディフュージョン:Floating Diffusion)FDと、光電変換素子PDで光電変換された信号電荷を電荷蓄積領域FDに転送する転送トランジスタTRと、を備えている。また、画素組9は、電荷蓄積領域FDに電気的に接続された一の読出し回路15を備えている。そして、画素組9が備えた4つの画素3は、一の読出し回路15を共有している。すなわち、同じ組に属する複数の画素3の出力が、一の読出し回路15に入力される。制御はこれには限定されないが、例えば、画素3-1、3-2、3-3、3-4の転送トランジスタTRを順々に制御すれば、同じ組に属する複数の画素3の出力が、順々に一の読出し回路15に入力される。
次に、光検出装置1の具体的な構成について、図4Aから図4Fまでを用いて説明する。図4Aに示す画素組9は、図4Cから図4Eまでに示す画素組9をA-A切断線に沿って断面視した時の断面構造である。図4Bは、図4Aの要部を拡大して示す部分拡大図である。また、図4Cから図4Eまでにおいて、一点鎖線は画素組9同士の境界を示している。
図4Aに示すように、光検出装置1(半導体チップ2)は、第1半導体層20と、第1配線層30と、第2配線層40と、第2半導体層50と、第3配線層60と、第4配線層70と、第3半導体層80と、をこの順で積層した積層構造を有する。
第1半導体層20は、半導体基板で構成されている。第1半導体層20は、これには限定されないが、例えば、単結晶シリコン基板で構成されている。第1半導体層20のうち平面視で画素領域2Aと重なる領域には、セル領域20aが画素3毎に設けられている。例えば、図4A及び図4Fに示すように、分離領域20bで区画された島状のセル領域20aが画素3毎に設けられている。なお、画素3の数は、図4Aに限定されるものではない。また、第1半導体層20は、より具体的にはセル領域20aは、後述の基準電位線32Gに電気的にされている。セル領域20aは、第1導電型(例えばp型)の半導体領域と、第2導電型(例えばn型)の半導体領域とを有し、図3に示す光電変換素子PDはセル領域20a内に構成されている。より具体的には、一のセル領域20aごとに一の光電変換素子PDが構成されている。
図4Bに示すように、第1配線層30は、絶縁膜31と、一の金属膜を分断して得られた第1配線群32と、第1配線群32に対して絶縁膜31を介して積層され且つ他の一の金属膜を分断して得られた第2配線群33と、ビア(コンタクト)34とを含んでいる。絶縁膜31は、これには限定されないが、例えば、酸化シリコン(SiO2)である。より具体的には、第1配線層30は、配線群として、第1配線群32と第2配線群33とのみを含む。
図4Bに示すように、第1配線群32は、第1配線層30に設けられた配線群のうち最も第1半導体層20寄りに位置した配線群である。本実施形態においては、配線(配線群)としては、第1配線層30には第1配線群32と第2配線群33とのみが設けられているので、第1配線群32は、第2配線群33より第1半導体層20寄りに位置した配線群である。第1配線群32は、水平方向に沿って間隔を空けて設けられた複数の配線を含んでいる。より具体的には、第1配線群32は、第1パッド32Fと、基準電位線32Gと、ゲート制御線32Tと、を含んでいる。第1配線層30が有する配線のうち、第1パッド32Fと、基準電位線32Gと、ゲート制御線32Tと、を最も第1半導体層20寄りに設けているので、第1配線層30が有する配線群の数を減らす事ができる。より具体的には、第1配線群32と第1配線層30との間に他の配線群を設けていないので、第1配線層30が有する配線群の数を減らす事ができる。これにより、第1配線層30が厚くなることを抑制できる。図4Cに示すように、基準電位線32G及びゲート制御線32Tは、同じ方向(行方向)に沿って延在している。より具体的には、基準電位線32G及びゲート制御線32Tは、行方向に配列された複数の画素組9に亘って延在している。これに対して、第1パッド32Fは画素組9(組21)毎に1つ設けられていて、平面視で2本のゲート制御線32Tの間の隙間に設けられている。
ビア34は、第1配線層30に設けられた配線同士、又は第1配線層30に設けられた配線と第1半導体層20とを接続している。ビア34のうち、一端が電荷蓄積領域FDに接続され他端が第1パッド32Fに接続されたビアを、他のビアと区別するために、第1ビア34aと呼ぶ場合がある。また、ビア34のうち、一端が第1半導体層20(より具体的にはセル領域20a)に接続され他端が基準電位線32Gに接続されたビアを、他のビアと区別するために、第2ビア34bと呼ぶ場合がある。さらに、ビア34のうち、一端がトランジスタT1のゲート電極Gに接続され他端がゲート制御線32Tに接続されたビアを、他のビアと区別するために、第3ビア34cと呼ぶ場合がある。第1ビア34a、第2ビア34b、及び第3ビア34cを区別しない場合、単にビア34と呼ぶ。ビア34を構成する材料として、これには限定されないが、例えば、タングステン(W)、ルテニウム(Ru)、銅(Cu)等を挙げることができる。以下、第1パッド32F、基準電位線32G、ゲート制御線32T、第2パッド33F、及び第4パッド33Gについてさらに詳細に説明する。
図4Cは、画素組9と、第1パッド32Fと、基準電位線32Gと、ゲート制御線32Tとの平面視における位置関係を示す図である。図4C及び図4Fに示すように、第1パッド32Fは方形であり、より具体的には正方形である。また、第1パッド32Fは、画素組9毎に1つ設けられている。すなわち、第1パッド32Fは、組21毎に1つ設けられている。第1パッド32Fは、平面視で画素組9(組21)の中央に重なる位置設けられている。より具体的には、第1パッド32Fは、X方向及びY方向の両方向において、平面視で画素組9(組21)の中央に重なる位置設けられている。第1パッド32Fをこのような位置に設けるのは、第1パッド32Fを、一の画素組9(組21)内の全ての電荷蓄積領域FDと、第1ビア34aを介して接続するためである。より具体的には、第1パッド32Fを、平面視で画素組9の中央寄りの位置に設けられている4つの電荷蓄積領域FDと、第1ビア34aを介して接続するためである。そのため、第1パッド32Fを、平面視で電荷蓄積領域FD(4つの電荷蓄積領域FD)に重なる位置に設けている。ここで、「重なる」とは、第1パッド32Fが、4つの電荷蓄積領域FDのそれぞれと、少なくとも一部で重なっていることである。これにより、第1パッド32Fと電荷蓄積領域FDとを第1ビア34aによって接続することができる。
基準電位線32Gは、画素組9の行毎に設けられている。より具体的には、基準電位線32Gは、画素組9の行毎に2本設けられている。これら2本の基準電位線32Gを互いに区別するために、基準電位線32G1,32G2と呼ぶ。基準電位線32G1,32G2を互いに区別しない場合、単に基準電位線32Gと呼ぶ。基準電位線32Gには、基準電位VSSが印加されるように設計されている。そして、基準電位線32Gと電気的に接続された半導体領域、ビア、及び配線にも、基準電位VSSが印加される。基準電位線32Gは、第2ビア34bを介して第1半導体層20に接続されている。より具体的には、第2ビア34bを介して画素組9の図示しないウエル領域に接続されている。
ゲート制御線32Tは画素駆動線10の一であり、垂直駆動回路4は、ゲート制御線32Tを介してトランジスタT1を制御する。ゲート制御線32Tは、複数の配線群に亘って設けられているのではなく、配線群の中では第1配線群32のみに属している。これにより、第1配線層30が有する配線群が増えることを抑制でき、第1配線層30が厚くなることを抑制できる。図4Cに示すように、ゲート制御線32Tは、画素組9の行毎に設けられている。より具体的には、ゲート制御線32Tは、画素組9の行毎に4本設けられている。これら4本のゲート制御線32Tを互いに区別するために、ゲート制御線32T1,32T2,32T3,32T4と呼ぶ。ゲート制御線32T1,32T2,32T3,32T4を互いに区別しない場合、単にゲート制御線32Tと呼ぶ。ゲート制御線32T1,32T2は、平面視でセル領域20a1,20a2に重なる位置にある。セル領域20a1,20a2が有するゲート電極Gは、平面視でゲート制御線32T1,32T2の両方と重なっている。ゲート制御線32T1,32T2のうちの一方及び他方は、セル領域20a1,20a2の一方及び他方に対応するトランジスタT1を制御する。また、ゲート制御線32T3,32T4は、平面視でセル領域20a3,20a4に重なる位置にある。セル領域20a3,20a4が有するゲート電極Gは、平面視でゲート制御線32T3,32T4の両方と重なっている。ゲート制御線32T3,32T4のうちの一方及び他方は、セル領域20a3,20a4の一方及び他方に対応するトランジスタT1を制御する。図4Bに示すように、本実施形態では、ゲート制御線32T2がセル領域20a1に対応するトランジスタT1を制御し、ゲート制御線32T3がセル領域20a4に対応するトランジスタT1を制御するとして、説明する。ゲート制御線32Tは、制御対象のトランジスタT1のゲート電極と平面視で重なる位置に設けられている。そして、ゲート制御線32Tは、制御対象のトランジスタT1のゲート電極と、第3ビア34cを介して接続されている。より具体的には、ゲート制御線32Tは、その他の配線を介さず、第3ビア34cのみを介して制御対象のトランジスタT1のゲート電極と接続されている。
図4Dは、画素組9と、第2パッド33Fと、第4パッド33Gとの平面視における位置関係を示す図である。図4Dに示すように、第2パッド33Fは、画素組9毎に1つ設けられている。すなわち、第2パッド33Fは、組21毎に1つ設けられている。第2パッド33Fは、平面視で画素組9(組21)の中央に重なる位置に設けられている。また、第2パッド33Fは、平面視で第1パッド32Fに重なる位置に設けられていて、ビア34を介して第1パッド32Fに電気的に接続されている。第2パッド33Fを平面視で画素組9(組21)の中央及び第1パッド32Fに重なるように一つ設けることにより、電荷蓄積領域FDから第2パッド33Fまでの配線の引き回しの距離が大きくなることを抑制できる。第2パッド33Fは方形である。より具体的には、第2パッド33Fは正方形である。また、画素組9(組21)毎に複数(本実施形態では4つ)の電荷蓄積領域FDを有する場合であっても、複数の電荷蓄積領域FDそれぞれからの信号は全て一の第1パッド32Fに流れる。そのため、電荷蓄積領域FD毎に第2パッド33Fを設ける必要はなく、画素組9(組21)毎に一の第2パッド33Fを設けていれば良い。そのため、画素組9(組21)毎に複数の第2パッド33Fを設けている場合より、省スペースである。これにより、画素3の微細化が難しくなることを抑制できる。
図4Bに示すように、第2配線層40は、絶縁膜41と、配線42と、第3パッド43Fと、第5パッド43Gと、ビア(コンタクト)44とを含む。第2配線層40の厚み方向に積層された配線同士、例えば、配線42と第3パッド43F及び第5パッド43Gとは、絶縁膜41を介して積層されている。第3パッド43F及び第5パッド43Gは、第2配線層40の第1配線層30側の面に臨んでいる。第3パッド43F及び第5パッド43Gの、第2配線層40の第1配線層30側の面に臨む面を接合面と呼ぶ。ビア44は、配線42同士、配線42と第3パッド43F、配線42と第5パッド43G等を接続している。
図4Bに示すように、第2半導体層50は、半導体基板で構成されている。第2半導体層50は、これには限定されないが、例えば、単結晶シリコン基板で構成されている。第2半導体層50には、トランジスタが複数設けられている。トランジスタのうち、第2半導体層50のうち平面視で画素領域2Aと重なる領域に設けられたトランジスタT2は、例えば、図3に示す読出し回路15を構成するトランジスタである。トランジスタT2のうち、ゲート電極Gが電荷蓄積領域FDと電気的に接続されたトランジスタは、図3に示した増幅トランジスタAMPである。図4Bに示すように、増幅トランジスタAMPであるトランジスタT2を、他のトランジスタT2と区別するために、トランジスタT2Aと呼ぶ。トランジスタT2Aと他のトランジスタT2とを区別しない場合には、単にトランジスタT2と呼ぶ。また、トランジスタT2は、第1半導体層20に設けられたトランジスタT1と同じ種類のトランジスタである。
図4Aに示すように、第3配線層60は、絶縁膜61と、第6パッド62と、を含む。第6パッド62は、第3配線層60の第4配線層70側の面に臨んでいる。第6パッド62の、第3配線層60の第4配線層70側の面に臨む面を接合面と呼ぶ。第6パッド62は、金属等の導体製である。第6パッド62を構成する材料として、これに限定されないが、例えば、銅及びアルミニウム等を挙げることができる。絶縁膜61は、これには限定されないが、例えば、酸化シリコン(SiO2)である。
図4Aに示すように、第4配線層70は、絶縁膜71と、配線72と、第7パッド73と、ビア(コンタクト)74とを含む。配線72及び第7パッド73は、図示のように絶縁膜71を介して積層されている。第7パッド73は、第4配線層70の第3配線層60側の面に臨んでいる。第7パッド73の、第4配線層70の第3配線層60側の面に臨む面を接合面と呼ぶ。第7パッド73の接合面は、第6パッド62の接合面に接合されている。ビア74は、第3半導体層80と配線72、配線72同士、及び配線72と第7パッド73等を接続している。また、配線72及び第7パッド73等の配線は、金属等の導体製である。これらの配線を構成する材料として、これに限定されないが、例えば、銅及びアルミニウム等を挙げることができる。また、ビア74を構成する材料として、これには限定されないが、例えば、タングステン(W)、ルテニウム(Ru)、銅(Cu)等を挙げることができる。絶縁膜71は、これには限定されないが、例えば、酸化シリコン(SiO2)である。
第3半導体層80は、半導体基板で構成されている。第3半導体層80は、これには限定されないが、例えば、単結晶シリコン基板で構成されている。第3半導体層80には、トランジスタT3が複数設けられている。トランジスタT3は、これには限定されないが、例えば、図2に示すロジック回路13を構成するトランジスタである。
以下、図5を参照して、光検出装置1の製造方法について説明する。まず、ステップS10において、第1半導体層20と、第2半導体層50と、第3半導体層80とを準備する。より具体的には、これには限定されないが、例えば、これらの半導体層に、必要に応じて、トランジスタ、光電変換素子、電荷蓄積領域FD等の素子又は拡散領域を形成する。そして、第1半導体層20には第1配線層30を積層し、第2半導体層50には第2配線層40を積層し、第3半導体層80には第4配線層70を積層する。
以下、第1実施形態の主な効果を説明するが、その前に、従来例について、説明する。従来、複数の画素3で一の読出し回路15を共有している光検出装置1は、第1配線層30の厚み方向において第1半導体層20と第1配線群32との間に設けられ且つ水平方向に引き回された配線を有していた。ここでは、この配線を配線Lと呼ぶ。配線Lは、これには限定されないが、例えば、同じ画素組9内の一の電荷蓄積領域FDと他の電荷蓄積領域FDとを接続する配線として用いられる場合があった。また、配線Lが基準電位線32G及びゲート制御線32Tが引き回される方向と交差する方向に引き回されている場合、配線Lと基準電位線32G及びゲート制御線32Tとを電気的に絶縁しつつ交差させて引き回す必要があった。そのため、第1配線層30の厚み方向において、配線Lと基準電位線32G及びゲート制御線32Tとを同じレイヤの配線として設けることができなかった。すなわち、配線Lを一の配線群として設け、基準電位線32G及びゲート制御線32Tとを絶縁膜31を介して他の配線群として設ける必要があった。
以下、第1実施形態の変形例について、説明する。
第1実施形態に係る光検出装置1では、第2パッド33Fと第4パッド33Gとが同じ大きさであり、第3パッド43Fと第5パッド43Gとが同じ大きさであったが、本技術はこれには限定されない。第1実施形態の変形例1では、図6に示すように、第2パッド33Fの寸法と第4パッド33Gの寸法とが異なっていて、第3パッド43Fの寸法と第5パッド43Gの寸法とが異なっていても良い。より具体的には、第4パッド33G及び第5パッド43Gの寸法が、第2パッド33F及び第3パッド43Fの寸法より大きい。
第1実施形態に係る光検出装置1では、第2パッド33F、第3パッド43F、第4パッド33G、及び第5パッド43Gの平面視における各辺は、X方向又はY方向に平行であったが、本技術はこれには限定されない。第1実施形態の変形例2では、図7に示すように、第2パッド33F、第3パッド43F、第4パッド33G、及び第5パッド43Gの平面視における対角線が、X方向又はY方向に平行である。
図8A、図8B、図8C、及び図9に示す本技術の第2実施形態について、以下に説明する。本第2実施形態に係る光検出装置1が上述の第1実施形態に係る光検出装置1と相違するのは、画素3が位相差検出画素である点であり、それ以外の光検出装置1の構成は、基本的に上述の第1実施形態の光検出装置1と同様の構成になっている。なお、すでに説明した構成要素については、同じ符号を付してその説明を省略する。
以下、本技術の第2実施形態に係る光検出装置1の構成について、上述の第1実施形態に係る光検出装置1の構成と異なる部分を中心に説明する。画素3は、位相差検出画素である。光電変換素子PDは、一の画素3(一のセル領域20a)毎に例えば2つ設けられている。そして、転送トランジスタTRであるトランジスタT1は、光電変換素子PD毎に設けられている。マイクロレンズML及びカラーフィルタCFは、画素3毎に設けられている。
この第2実施形態に係る光検出装置1であっても、上述の第1実施形態に係る光検出装置1と同様の効果が得られる。
以下、第2実施形態の変形例について、説明する。
第2実施形態に係る光検出装置1では、第2パッド33Fと第4パッド33Gとが同じ大きさであり、第3パッド43Fと第5パッド43Gとが同じ大きさであったが、本技術はこれには限定されない。第2実施形態の変形例1では、図10に示すように、第2パッド33Fの寸法と第4パッド33Gの寸法とが異なっていて、第3パッド43Fの寸法と第5パッド43Gの寸法とが異なっていても良い。より具体的には、第4パッド33G及び第5パッド43Gの寸法が、第2パッド33F及び第3パッド43Fの寸法より大きい。
第2実施形態に係る光検出装置1では、第2パッド33F、第3パッド43F、第4パッド33G、及び第5パッド43Gの平面視における各辺は、X方向又はY方向に平行であったが、本技術はこれには限定されない。第2実施形態の変形例2では、図11に示すように、第2パッド33F、第3パッド43F、第4パッド33G、及び第5パッド43Gの平面視における対角線が、X方向又はY方向に平行である。
図12A及び図12Bに示す本技術の第3実施形態について、以下に説明する。本第3実施形態に係る光検出装置1が上述の第1実施形態に係る光検出装置1と相違するのは、分離領域20bであり、それ以外の光検出装置1の構成は、基本的に上述の第1実施形態の光検出装置1と同様の構成になっている。なお、すでに説明した構成要素については、同じ符号を付してその説明を省略する。
この第3実施形態に係る光検出装置1であっても、上述の第1実施形態に係る光検出装置1と同様の効果が得られる。
以下、第3実施形態の変形例について、説明する。
図13Aに示す光検出装置1では、分離領域20b1は、フルトレンチ分離領域である。分離領域20b2,20b3は、フルトレンチ分離領域と拡散分離領域との組み合わせである。より具体的には、図13Bに例示するように、第1半導体層20の厚み方向において、第2の面S2側寄りの部分がフルトレンチ分離領域であり、第1の面S1側寄りの部分が拡散分離領域である。また、分離領域20b2,20b3は、第1半導体層20の厚み方向において、フルトレンチ分離領域の方が拡散分離領域より多い。なお、これ以降の図13Aと同様な図面において、分離領域20bのうち、フルトレンチ分離領域と拡散分離領域との組み合わせの構造を有する部分は、図13Aの分離領域20b2,20b3と同じハッチングで示す。また、以下、このような構造を「フルトレンチ分離領域と拡散分離領域との組み合わせ」と呼ぶ。
図14に示す光検出装置1では、分離領域20b1,20b2,20b3は全て、拡散分離領域である。
図15に示す光検出装置1では、分離領域20b1,20b2,20b3は全て、フルトレンチ分離領域と拡散分離領域との組み合わせである。
図16に示す光検出装置1では、分離領域20b1は、フルトレンチ分離領域と拡散分離領域との組み合わせである。分離領域20b2,20b3は、拡散分離領域である。
この第3実施形態の変形例1から変形例4までのいずれかに係る光検出装置1であっても、上述の第1実施形態に係る光検出装置1と同様の効果が得られる。
図17に示す本技術の第4実施形態について、以下に説明する。本第4実施形態に係る光検出装置1が上述の第2実施形態に係る光検出装置1と相違するのは、分離領域20bであり、それ以外の光検出装置1の構成は、基本的に上述の第2実施形態の光検出装置1と同様の構成になっている。なお、すでに説明した構成要素については、同じ符号を付してその説明を省略する。
この第4実施形態に係る光検出装置1であっても、上述の第2実施形態に係る光検出装置1と同様の効果が得られる。
以下、第4実施形態の変形例について、説明する。
図18に示す光検出装置1では、分離領域20b1,20b2は、フルトレンチ分離領域である。分離領域20b3,20b4は、フルトレンチ分離領域と拡散分離領域との組み合わせである。分離領域20b2は、紙面右側の4つの副セル領域20a21,20a22,20a41,20a42と、紙面左側の4つの副セル領域20a11,20a12,20a31,20a32とを分離している。
図19に示す光検出装置1では、分離領域20b1は、フルトレンチ分離領域である。分離領域20b2,20b3,20b4は、フルトレンチ分離領域と拡散分離領域との組み合わせである。
図20に示す光検出装置1では、分離領域20b1,20b2,20b3は、フルトレンチ分離領域である。分離領域20b4は、Y方向に沿った中央部がフルトレンチ分離領域と拡散分離領域との組み合わせであり、上述の中央部以外の部分がフルトレンチ分離領域である。
図21に示す光検出装置1では、分離領域20b1,20b3は、フルトレンチ分離領域である。分離領域20b2,20b4は、フルトレンチ分離領域と拡散分離領域との組み合わせである。分離領域20b3は、紙面上側の4つの副セル領域20a11,20a12,20a21,20a22と、紙面下側の4つの副セル領域20a31,20a32,20a41,20a42とを分離している。
図22に示す光検出装置1では、分離領域20b1,20b2,は、フルトレンチ分離領域である。分離領域20b3,20b4は、フルトレンチ分離領域と拡散分離領域との組み合わせである。分離領域20b2は、紙面右側の4つの副セル領域20a21,20a22,20a41,20a42と、紙面左側の4つの副セル領域20a11,20a12,20a31,20a32とを分離している。
図23に示す光検出装置1では、分離領域20b1は、フルトレンチ分離領域である。分離領域20b2,20b3,20b4は、フルトレンチ分離領域と拡散分離領域との組み合わせである。
図24に示す光検出装置1では、分離領域20b1は、フルトレンチ分離領域である。分離領域20b2,20b3は、フルトレンチ分離領域と拡散分離領域との組み合わせである。分離領域20b4は、拡散分離領域である。
図25に示す光検出装置1では、分離領域20b1,20b2,20b3は、フルトレンチ分離領域である。分離領域20b4は、拡散分離領域である。
図26に示す光検出装置1では、分離領域20b1,20b3は、フルトレンチ分離領域である。分離領域20b2,20b4は、拡散分離領域である。分離領域20b3は、紙面上側の4つの副セル領域20a11,20a12,20a21,20a22と、紙面下側の4つの副セル領域20a31,20a32,20a41,20a42とを分離している。
図27に示す光検出装置1では、分離領域20b1は、フルトレンチ分離領域である。分離領域20b2,20b3,20b4は、拡散分離領域である。
図28に示す光検出装置1では、分離領域20b1は、フルトレンチ分離領域である。分離領域20b2,20b3は、フルトレンチ分離領域と拡散分離領域との組み合わせである。分離領域20b4は、拡散分離領域である。
図29に示す光検出装置1では、分離領域20b1は、フルトレンチ分離領域である。分離領域20b2,20b3,20b4は、拡散分離領域である。
図30に示す光検出装置1では、分離領域20b1,20b2,20b3,20b4の全ては、拡散分離領域である。
図31に示す光検出装置1では、分離領域20b1,20b2,20b3,20b4の全ては、フルトレンチ分離領域と拡散分離領域との組み合わせである。
図32に示す光検出装置1では、分離領域20b1,20b2,20b3は、フルトレンチ分離領域と拡散分離領域との組み合わせである。分離領域20b4は、拡散分離領域である。
図33に示す光検出装置1では、分離領域20b1,20b3は、フルトレンチ分離領域と拡散分離領域との組み合わせである。分離領域20b2,20b4は、拡散分離領域である。分離領域20b3は、紙面上側の4つの副セル領域20a11,20a12,20a21,20a22と、紙面下側の4つの副セル領域20a31,20a32,20a41,20a42とを分離している。
図34に示す光検出装置1では、分離領域20b1は、フルトレンチ分離領域と拡散分離領域との組み合わせである。分離領域20b2,20b3,20b4は、拡散分離領域である。
この第4実施形態の変形例1から変形例17までのいずれかに係る光検出装置1であっても、上述の第2実施形態に係る光検出装置1と同様の効果が得られる。
図35Aから図35Dまでに示す本技術の第5実施形態について、以下に説明する。本第5実施形態に係る光検出装置1が上述の第1実施形態に係る光検出装置1と相違するのはトランジスタT2であり、それ以外の光検出装置1の構成は、基本的に上述の第1実施形態の光検出装置1と同様の構成になっている。なお、すでに説明した構成要素については、同じ符号を付してその説明を省略する。
この第5実施形態に係る光検出装置1であっても、上述の第1実施形態に係る光検出装置1と同様の効果が得られる。
図36に示す本技術の第6実施形態について、以下に説明する。本第6実施形態に係る光検出装置1が上述の第1実施形態に係る光検出装置1と相違するのは接合部(パッド)であり、それ以外の光検出装置1の構成は、基本的に上述の第1実施形態の光検出装置1と同様の構成になっている。なお、すでに説明した構成要素については、同じ符号を付してその説明を省略する。
この第6実施形態に係る光検出装置1であっても、上述の第1実施形態に係る光検出装置1と同様の効果が得られる。
以下、第6実施形態の変形例について、説明する。
図37に示す第6実施形態の変形例1に係る光検出装置1の接合部では、第2パッド33F、第4パッド33G、第3パッド43F、及び第5パッド43Gを設けておらず、ビア34とビア44とを直接接続させている。ビア34及びビア44は、シングルダマシン法により設けられている。
<1.電子機器への応用例>
次に、図38に示す本技術の第7実施形態に係る電子機器100について説明する。電子機器100は、固体撮像装置101と、光学レンズ102と、シャッタ装置103と、駆動回路104と、信号処理回路105とを備えている。電子機器100は、これに限定されないが、例えば、カメラ等の電子機器である。また、電子機器100は、固体撮像装置101として、上述の光検出装置1を備えている。
本開示に係る技術(本技術)は、様々な製品へ応用することができる。例えば、本開示に係る技術は、自動車、電気自動車、ハイブリッド電気自動車、自動二輪車、自転車、パーソナルモビリティ、飛行機、ドローン、船舶、ロボット等のいずれかの種類の移動体に搭載される装置として実現されてもよい。
本開示に係る技術(本技術)は、様々な製品へ応用することができる。例えば、本開示に係る技術は、内視鏡手術システムに適用されてもよい。
上記のように、本技術は第1実施形態から第7実施形態までによって記載したが、この開示の一部をなす論述及び図面は本技術を限定するものであると理解すべきではない。この開示から当業者には様々な代替実施の形態、実施例及び運用技術が明らかとなろう。
また、上述の実施形態において図13Bに示す分離構造を「フルトレンチ分離領域と拡散分離領域との組み合わせ」と呼んでいたが、「トレンチ分離領域と拡散分離領域との組み合わせ」又は「ディープトレンチ分離領域と拡散分離領域との組み合わせ」と呼んでも良い。
(1)
第1半導体層と、第1配線層と、第2配線層と、第2半導体層とをこの順で積層した積層構造を有し、
前記第1半導体層は、光電変換素子が構成されたセル領域と、電荷蓄積領域と、前記光電変換素子毎に設けられ且つ前記光電変換素子により生成された信号電荷を前記電荷蓄積領域に転送可能な転送トランジスタとを有し、
前記第1配線層は、第1配線群と、前記第1配線群に対して絶縁膜を介して積層された第2配線群と、を有し、
前記第1配線群は、最も前記第1半導体層寄りに位置した配線群であり、水平方向に沿って間隔を空けて設けられた、第1パッド、基準電位線、及びゲート制御線、を含み、
前記第2配線群は、前記第1配線層の前記第2配線層側の面に臨み且つ前記第1パッドに電気的に接続された第2パッドを含み、
前記第1配線層は、一端が前記電荷蓄積領域に接続され他端が前記第1パッドに接続された第1ビアと、一端が前記セル領域に接続され他端が前記基準電位線に接続された第2ビアと、一端が前記転送トランジスタのゲート電極に接続され他端が前記ゲート制御線に接続された第3ビアと、を有する、
光検出装置。
(2)
前記第1半導体層は、2行2列に配列された4つの前記セル領域を含む組を複数組含み、
前記組は平面視で方形であり、
前記組毎に、少なくとも一の前記電荷蓄積領域と一の前記第1パッドと一の前記第2パッドとが設けられていて、
前記第1パッドは、平面視で前記組の中央に重なる位置に設けられている、
(1)に記載の光検出装置。
(3)
前記第2パッドは、平面視で前記組の中央に重なる位置に設けられている、(2)に記載の光検出装置。
(4)
前記第2配線層は、前記第2配線層の前記第1配線層側の面に臨み且つ前記第2パッドに接合された第3パッドを含み、
前記第2半導体層は、増幅トランジスタを含み、
前記増幅トランジスタは、ゲート電極を有し当該ゲート電極への入力電圧に応じた電圧を出力可能であり、
前記増幅トランジスタのゲート電極は、前記第3パッドに電気的に接続されている(2)又は(3)に記載の光検出装置。
(5)
前記増幅トランジスタのゲート電極は、平面視で前記第1パッドに重なる位置にある、(4)に記載の光検出装置。
(6)
前記第2配線群は、前記第1配線層の前記第2配線層側の面に臨み且つ前記基準電位線に電気的に接続された第4パッドを含み、
前記第4パッドは、平面視で前記組の角部に重なる位置に配置されている、(2)から(5)のいずれかに記載の光検出装置。
(7)
前記第2配線層は、前記第2配線層の前記第1配線層側の面に臨み且つ前記第4パッドに接合された第5パッドを含む、(6)に記載の光検出装置。
(8)
一の前記セル領域毎に2つの前記光電変換素子が構成されている、(2)から(7)のいずれかに記載の光検出装置。
(9)
前記第1配線層は、配線群として、前記第1配線群と、前記第2配線群とのみを含む、(1)から(8)のいずれかに記載の光検出装置。
(10)
前記第1半導体層と、前記第1配線層と、前記第2配線層と、前記第2半導体層と、第3配線層と、第4配線層と、第3半導体層と、をこの順で積層した積層構造を有する、(1)から(9)のいずれかに記載の光検出装置。
(11)
光検出装置と、前記光検出装置に被写体からの像光を結像させる光学系と、を備え、
前記光検出装置は、
第1半導体層と、第1配線層と、第2配線層と、第2半導体層とをこの順で積層した積層構造を有し、
前記第1半導体層は、光電変換素子が構成されたセル領域と、電荷蓄積領域と、前記光電変換素子毎に設けられ且つ前記光電変換素子により生成された信号電荷を前記電荷蓄積領域に転送可能な転送トランジスタとを有し、
前記第1配線層は、第1配線群と、前記第1配線群に対して絶縁膜を介して積層された第2配線群と、を有し、
前記第1配線群は、最も前記第1半導体層寄りに位置した配線群であり、水平方向に沿って間隔を空けて設けられた、第1パッド、基準電位線、及びゲート制御線、を含み、
前記第2配線群は、前記第1配線層の前記第2配線層側の面に臨み且つ前記第1パッドに電気的に接続された第2パッドを含み、
前記第1配線層は、一端が前記電荷蓄積領域に接続され他端が前記第1パッドに接続された第1ビアと、一端が前記セル領域に接続され他端が前記基準電位線に接続された第2ビアと、一端が前記転送トランジスタのゲート電極に接続され他端が前記ゲート制御線に接続された第3ビアと、を有する、
電子機器。
2 半導体チップ
2A 画素領域
2B 周辺領域
3 画素
4 垂直駆動回路
5 カラム信号処理回路
6 水平駆動回路
7 出力回路
8 制御回路
9 画素組
10 画素駆動線
11 垂直信号線
12 水平信号線
13 ロジック回路
14 ボンディングパッド
15 読出し回路
20 第1半導体層
20a セル領域
20b 分離領域
21 組
30 第1配線層
32 第1配線群
32F 第1パッド
32G 基準電位線
32T ゲート制御線
33 第2配線群
33F 第2パッド
33G 第4パッド
34 ビア
34a 第1ビア
34b 第2ビア
34c 第3ビア
40 第2配線層
42 配線
42 ビア
42F 第1パッド
43F 第3パッド
43G 第5パッド
44 ビア
50 第2半導体層
60 第3配線層
70 第4配線層
80 第3半導体層
100 電子機器
101 固体撮像装置
102 光学系(光学レンズ)
103 シャッタ装置
104 駆動回路
105 信号処理回路
106 入射光
T1,T2,T3 トランジスタ
Claims (11)
- 第1半導体層と、第1配線層と、第2配線層と、第2半導体層とをこの順で積層した積層構造を有し、
前記第1半導体層は、光電変換素子が構成されたセル領域と、電荷蓄積領域と、前記光電変換素子毎に設けられ且つ前記光電変換素子により生成された信号電荷を前記電荷蓄積領域に転送可能な転送トランジスタとを有し、
前記第1配線層は、第1配線群と、前記第1配線群に対して絶縁膜を介して積層された第2配線群と、を有し、
前記第1配線群は、最も前記第1半導体層寄りに位置した配線群であり、水平方向に沿って間隔を空けて設けられた、第1パッド、基準電位線、及びゲート制御線、を含み、
前記第2配線群は、前記第1配線層の前記第2配線層側の面に臨み且つ前記第1パッドに電気的に接続された第2パッドを含み、
前記第1配線層は、一端が前記電荷蓄積領域に接続され他端が前記第1パッドに接続された第1ビアと、一端が前記セル領域に接続され他端が前記基準電位線に接続された第2ビアと、一端が前記転送トランジスタのゲート電極に接続され他端が前記ゲート制御線に接続された第3ビアと、を有する、
光検出装置。 - 前記第1半導体層は、2行2列に配列された4つの前記セル領域を含む組を複数組含み、
前記組は平面視で方形であり、
前記組毎に、少なくとも一の前記電荷蓄積領域と一の前記第1パッドと一の前記第2パッドとが設けられていて、
前記第1パッドは、平面視で前記組の中央に重なる位置に設けられている、
請求項1に記載の光検出装置。 - 前記第2パッドは、平面視で前記組の中央に重なる位置に設けられている、請求項2に記載の光検出装置。
- 前記第2配線層は、前記第2配線層の前記第1配線層側の面に臨み且つ前記第2パッドに接合された第3パッドを含み、
前記第2半導体層は、増幅トランジスタを含み、
前記増幅トランジスタは、ゲート電極を有し当該ゲート電極への入力電圧に応じた電圧を出力可能であり、
前記増幅トランジスタのゲート電極は、前記第3パッドに電気的に接続されている、請求項2に記載の光検出装置。 - 前記増幅トランジスタのゲート電極は、平面視で前記第1パッドに重なる位置にある、請求項4に記載の光検出装置。
- 前記第2配線群は、前記第1配線層の前記第2配線層側の面に臨み且つ前記基準電位線に電気的に接続された第4パッドを含み、
前記第4パッドは、平面視で前記組の角部に重なる位置に配置されている、請求項2に記載の光検出装置。 - 前記第2配線層は、前記第2配線層の前記第1配線層側の面に臨み且つ前記第4パッドに接合された第5パッドを含む、請求項6に記載の光検出装置。
- 一の前記セル領域毎に2つの前記光電変換素子が構成されている、請求項2に記載の光検出装置。
- 前記第1配線層は、配線群として、前記第1配線群と、前記第2配線群とのみを含む、請求項1に記載の光検出装置。
- 前記第1半導体層と、前記第1配線層と、前記第2配線層と、前記第2半導体層と、第3配線層と、第4配線層と、第3半導体層と、をこの順で積層した積層構造を有する、請求項1に記載の光検出装置。
- 光検出装置と、前記光検出装置に被写体からの像光を結像させる光学系と、を備え、
前記光検出装置は、
第1半導体層と、第1配線層と、第2配線層と、第2半導体層とをこの順で積層した積層構造を有し、
前記第1半導体層は、光電変換素子が構成されたセル領域と、電荷蓄積領域と、前記光電変換素子毎に設けられ且つ前記光電変換素子により生成された信号電荷を前記電荷蓄積領域に転送可能な転送トランジスタとを有し、
前記第1配線層は、第1配線群と、前記第1配線群に対して絶縁膜を介して積層された第2配線群と、を有し、
前記第1配線群は、最も前記第1半導体層寄りに位置した配線群であり、水平方向に沿って間隔を空けて設けられた、第1パッド、基準電位線、及びゲート制御線、を含み、
前記第2配線群は、前記第1配線層の前記第2配線層側の面に臨み且つ前記第1パッドに電気的に接続された第2パッドを含み、
前記第1配線層は、一端が前記電荷蓄積領域に接続され他端が前記第1パッドに接続された第1ビアと、一端が前記セル領域に接続され他端が前記基準電位線に接続された第2ビアと、一端が前記転送トランジスタのゲート電極に接続され他端が前記ゲート制御線に接続された第3ビアと、を有する、
電子機器。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202280080341.7A CN118355504A (zh) | 2021-12-10 | 2022-11-09 | 光检测装置及电子装置 |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2021-201045 | 2021-12-10 | ||
JP2021201045 | 2021-12-10 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2023106023A1 true WO2023106023A1 (ja) | 2023-06-15 |
Family
ID=86730244
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2022/041749 WO2023106023A1 (ja) | 2021-12-10 | 2022-11-09 | 光検出装置及び電子機器 |
Country Status (3)
Country | Link |
---|---|
CN (1) | CN118355504A (ja) |
TW (1) | TW202329439A (ja) |
WO (1) | WO2023106023A1 (ja) |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2014022561A (ja) * | 2012-07-18 | 2014-02-03 | Sony Corp | 固体撮像装置、及び、電子機器 |
JP2018006561A (ja) * | 2016-06-30 | 2018-01-11 | キヤノン株式会社 | 光電変換装置及びカメラ |
JP2020088380A (ja) | 2018-11-16 | 2020-06-04 | ソニーセミコンダクタソリューションズ株式会社 | 撮像装置 |
WO2021106732A1 (ja) * | 2019-11-29 | 2021-06-03 | ソニーセミコンダクタソリューションズ株式会社 | 撮像装置および電子機器 |
WO2021200174A1 (ja) * | 2020-03-31 | 2021-10-07 | ソニーセミコンダクタソリューションズ株式会社 | 撮像装置および電子機器 |
-
2022
- 2022-11-07 TW TW111142327A patent/TW202329439A/zh unknown
- 2022-11-09 WO PCT/JP2022/041749 patent/WO2023106023A1/ja active Application Filing
- 2022-11-09 CN CN202280080341.7A patent/CN118355504A/zh active Pending
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2014022561A (ja) * | 2012-07-18 | 2014-02-03 | Sony Corp | 固体撮像装置、及び、電子機器 |
JP2018006561A (ja) * | 2016-06-30 | 2018-01-11 | キヤノン株式会社 | 光電変換装置及びカメラ |
JP2020088380A (ja) | 2018-11-16 | 2020-06-04 | ソニーセミコンダクタソリューションズ株式会社 | 撮像装置 |
WO2021106732A1 (ja) * | 2019-11-29 | 2021-06-03 | ソニーセミコンダクタソリューションズ株式会社 | 撮像装置および電子機器 |
WO2021200174A1 (ja) * | 2020-03-31 | 2021-10-07 | ソニーセミコンダクタソリューションズ株式会社 | 撮像装置および電子機器 |
Also Published As
Publication number | Publication date |
---|---|
CN118355504A (zh) | 2024-07-16 |
TW202329439A (zh) | 2023-07-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2019159711A1 (ja) | 撮像素子 | |
JP7291148B2 (ja) | 半導体装置 | |
US20220262832A1 (en) | Semiconductor device and imaging device | |
WO2019155782A1 (ja) | 半導体装置および半導体装置の製造方法 | |
WO2022172711A1 (ja) | 光電変換素子および電子機器 | |
WO2023106023A1 (ja) | 光検出装置及び電子機器 | |
WO2023112520A1 (ja) | 半導体装置、電子機器、及びウエハ | |
WO2022163351A1 (ja) | 固体撮像装置 | |
WO2023188899A1 (ja) | 光検出装置及び電子機器 | |
WO2023042462A1 (ja) | 光検出装置、光検出装置の製造方法、及び電子機器 | |
WO2023249016A1 (ja) | 撮像素子および撮像装置 | |
WO2023106308A1 (ja) | 受光装置 | |
WO2024111457A1 (ja) | 光検出装置、その製造方法、及び電子機器 | |
WO2023106215A1 (ja) | 光検出装置及び電子機器 | |
WO2023136174A1 (ja) | 固体撮像装置および電子機器 | |
JP7364826B1 (ja) | 光検出装置および電子機器 | |
WO2024057814A1 (ja) | 光検出装置および電子機器 | |
WO2023058484A1 (ja) | 撮像装置 | |
WO2023157818A1 (ja) | 光検出装置および光検出装置の製造方法 | |
WO2023248926A1 (ja) | 撮像素子及び電子機器 | |
WO2023157627A1 (ja) | 比較器、光検出素子および電子機器 | |
WO2023171008A1 (ja) | 光検出装置および電子機器ならびに光検出システム | |
WO2024127853A1 (ja) | 光検出装置及び電子機器 | |
WO2022249678A1 (ja) | 固体撮像装置およびその製造方法 | |
WO2023210238A1 (ja) | 光検出装置及び電子機器 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 22903954 Country of ref document: EP Kind code of ref document: A1 |
|
ENP | Entry into the national phase |
Ref document number: 2023566176 Country of ref document: JP Kind code of ref document: A |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2022903954 Country of ref document: EP |
|
ENP | Entry into the national phase |
Ref document number: 2022903954 Country of ref document: EP Effective date: 20240710 |