JPS59180527U - constant pulse width signal generator - Google Patents
constant pulse width signal generatorInfo
- Publication number
- JPS59180527U JPS59180527U JP7520983U JP7520983U JPS59180527U JP S59180527 U JPS59180527 U JP S59180527U JP 7520983 U JP7520983 U JP 7520983U JP 7520983 U JP7520983 U JP 7520983U JP S59180527 U JPS59180527 U JP S59180527U
- Authority
- JP
- Japan
- Prior art keywords
- output
- terminal
- flip
- circuit
- pulse
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Landscapes
- Pulse Circuits (AREA)
Abstract
(57)【要約】本公報は電子出願前の出願データであるた
め要約のデータは記録されません。(57) [Summary] This bulletin contains application data before electronic filing, so abstract data is not recorded.
Description
第1図は従来のもののブロック線図、第2図はその波形
説明図、第3図は本考案の実施例を示すブロック線図、
第4図はその波形説明図である。
1:入力端、2:波形整形回路、3:基準時間パルス発
生器、8:1/nカウンタ、9.11:フリップフロッ
プ回路、12:アンドゲート回路、13:出力取出端。FIG. 1 is a block diagram of the conventional one, FIG. 2 is an explanatory diagram of its waveforms, and FIG. 3 is a block diagram showing an embodiment of the present invention.
FIG. 4 is an explanatory diagram of the waveform. 1: Input end, 2: Waveform shaping circuit, 3: Reference time pulse generator, 8: 1/n counter, 9.11: Flip-flop circuit, 12: AND gate circuit, 13: Output extraction end.
Claims (1)
を有する基準時間パルスと同期させた周期パルス信号を
発生させる波形整形回路と、その周期パルス信号がリセ
ット端に、基準時間パルスが計数入力端に導入され、基
準時間パルスのnカウントごとに周期的に変化する計数
出力を発生するl/nカウンタ(nは所定の整数)と、
前記周期パルスがリセット端に、計数出力がクロック端
に導入されると共に、Dセット端を常時高レベルに保持
させた第1のフリップフロップ回路と、−そのQ出力が
Dセット端に、前記計数出力がクロック端に、前記周期
パルスがリセット端にそれぞれ導入される第2のフリッ
プフロップ回路と、第1のフリップフロップ回路のQ出
力と第2のフリップフロップ回路の回出力とが導入され
るアンドゲート回路とからなるところの定パルス幅信号
発生器。A waveform shaping circuit that generates a periodic pulse signal synchronized with a reference time pulse having a frequency sufficiently higher than that frequency for each period of the input signal, and the periodic pulse signal is connected to the reset terminal and the reference time pulse is connected to the counting input terminal. an l/n counter (n is a predetermined integer) that is introduced and generates a count output that changes periodically every n counts of the reference time pulse;
a first flip-flop circuit in which the periodic pulse is introduced into the reset terminal, the counting output is introduced into the clock terminal, and the D set terminal is kept at a high level at all times; - its Q output is introduced into the D set terminal; a second flip-flop circuit in which the output is introduced into the clock terminal and the periodic pulse is introduced into the reset terminal; and an AND circuit in which the Q output of the first flip-flop circuit and the output of the second flip-flop circuit are introduced. A constant pulse width signal generator consisting of a gate circuit.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP7520983U JPS59180527U (en) | 1983-05-19 | 1983-05-19 | constant pulse width signal generator |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP7520983U JPS59180527U (en) | 1983-05-19 | 1983-05-19 | constant pulse width signal generator |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS59180527U true JPS59180527U (en) | 1984-12-03 |
JPH0311952Y2 JPH0311952Y2 (en) | 1991-03-22 |
Family
ID=30205283
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP7520983U Granted JPS59180527U (en) | 1983-05-19 | 1983-05-19 | constant pulse width signal generator |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS59180527U (en) |
-
1983
- 1983-05-19 JP JP7520983U patent/JPS59180527U/en active Granted
Also Published As
Publication number | Publication date |
---|---|
JPH0311952Y2 (en) | 1991-03-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPS59180527U (en) | constant pulse width signal generator | |
JPS5957033U (en) | Specified number pulse generation circuit | |
JPS60103940U (en) | Frequency divider circuit | |
JPS60180139U (en) | counting circuit | |
JPS6090911U (en) | Digital waveform generator | |
JPS6037932U (en) | pulse generator | |
JPS583641U (en) | pulse delay circuit | |
JPS6135443U (en) | Pulse output control circuit | |
JPS60176179U (en) | Pulse period discrimination circuit | |
JPS59187791U (en) | clock circuit | |
JPS596337U (en) | Integration counter circuit | |
JPS58109339U (en) | Gate pulse generation circuit | |
JPS5950596U (en) | Pulse motor drive circuit | |
JPS5995272U (en) | Pulse interval measuring device | |
JPS59177015U (en) | Digital signal demodulator | |
JPS60129747U (en) | Pulse generation circuit | |
JPS58191770U (en) | Synchronous signal generation circuit | |
JPS60170834U (en) | Reset circuit for microcomputer | |
JPS58121433U (en) | sawtooth wave generator | |
JPS60181947U (en) | Receive carrier detection circuit | |
JPS58161335U (en) | monostable multivibrator | |
JPS58132433U (en) | buffer circuit | |
JPS62139155U (en) | ||
JPS58175469U (en) | Phase difference measuring device | |
JPS601036U (en) | Pulse number discrimination circuit |