JPH0363944U - - Google Patents

Info

Publication number
JPH0363944U
JPH0363944U JP12545289U JP12545289U JPH0363944U JP H0363944 U JPH0363944 U JP H0363944U JP 12545289 U JP12545289 U JP 12545289U JP 12545289 U JP12545289 U JP 12545289U JP H0363944 U JPH0363944 U JP H0363944U
Authority
JP
Japan
Prior art keywords
package
external connection
large number
connection terminals
semiconductor devices
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP12545289U
Other languages
English (en)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP12545289U priority Critical patent/JPH0363944U/ja
Publication of JPH0363944U publication Critical patent/JPH0363944U/ja
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item

Description

【図面の簡単な説明】
第1図は本考案の半導体素子収納用パツケージ
の一実施例を示す断面図、第2図は第1図に示す
半導体素子収納用パツケージの絶縁容器の底面図
、第3図は従来の半導体素子収納用パツケージの
断面図、第4図は第3図に示す半導体素子収納用
パツケージの絶縁容器の底面図である。 1……絶縁基体、1a……凹部、2……蓋体、
3……絶縁容器、5……メタライズリード、5a
,5b……外部接続端子。

Claims (1)

    【実用新案登録請求の範囲】
  1. 内部に半導体素子を収容するための空所を設け
    た絶縁容器の底面に多数の外部接続端子を形成し
    て成る半導体素子収納用パツケージにおいて、前
    記多数の外部接続端子のうち少なくとも10%以
    上が絶縁容器に設けた内部空所の下方に形成され
    ていることを特徴とする半導体素子収納用パツケ
    ージ。
JP12545289U 1989-10-26 1989-10-26 Pending JPH0363944U (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP12545289U JPH0363944U (ja) 1989-10-26 1989-10-26

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP12545289U JPH0363944U (ja) 1989-10-26 1989-10-26

Publications (1)

Publication Number Publication Date
JPH0363944U true JPH0363944U (ja) 1991-06-21

Family

ID=31673322

Family Applications (1)

Application Number Title Priority Date Filing Date
JP12545289U Pending JPH0363944U (ja) 1989-10-26 1989-10-26

Country Status (1)

Country Link
JP (1) JPH0363944U (ja)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2011160009A (ja) * 1996-03-28 2011-08-18 Intel Corp 基板とこの基板の第1の面に搭載される集積回路ダイとの間の熱膨張差による応力を低減する方法
JP2018093230A (ja) * 2018-03-05 2018-06-14 東芝メモリ株式会社 ストレージ装置、及び電子機器

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS59151443A (ja) * 1983-02-17 1984-08-29 Fujitsu Ltd 半導体装置

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS59151443A (ja) * 1983-02-17 1984-08-29 Fujitsu Ltd 半導体装置

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2011160009A (ja) * 1996-03-28 2011-08-18 Intel Corp 基板とこの基板の第1の面に搭載される集積回路ダイとの間の熱膨張差による応力を低減する方法
JP2018093230A (ja) * 2018-03-05 2018-06-14 東芝メモリ株式会社 ストレージ装置、及び電子機器

Similar Documents

Publication Publication Date Title
JPH0363944U (ja)
JPH0363943U (ja)
JPH0187558U (ja)
JPS6349250U (ja)
JPS6333628U (ja)
JPH02142541U (ja)
JPH0482864U (ja)
JPH0482849U (ja)
JPS6454339U (ja)
JPH0375535U (ja)
JPH0256446U (ja)
JPH02129733U (ja)
JPH02118946U (ja)
JPS6351459U (ja)
JPH0477260U (ja)
JPS5869956U (ja) 半導体パツケ−ジ
JPS60106490U (ja) 容器入り即席麺
JPS6451287U (ja)
JPH043953U (ja)
JPS6265846U (ja)
JPH0425317U (ja)
JPH0179830U (ja)
JPH0436250U (ja)
JPH0442740U (ja)
JPH0173941U (ja)