DE3788747D1 - Halbleiterspeicher. - Google Patents

Halbleiterspeicher.

Info

Publication number
DE3788747D1
DE3788747D1 DE87303753T DE3788747T DE3788747D1 DE 3788747 D1 DE3788747 D1 DE 3788747D1 DE 87303753 T DE87303753 T DE 87303753T DE 3788747 T DE3788747 T DE 3788747T DE 3788747 D1 DE3788747 D1 DE 3788747D1
Authority
DE
Germany
Prior art keywords
semiconductor memory
semiconductor
memory
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
DE87303753T
Other languages
English (en)
Other versions
DE3788747T2 (de
Inventor
Norio C O Patents Divi Ebihara
Takayuki C O Patents Di Sasaki
Hiroyuki C O Patents Divi Kita
Yoshihito C O Patents D Ohsawa
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sony Corp
Original Assignee
Sony Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP61098847A external-priority patent/JPS62256300A/ja
Priority claimed from JP61100044A external-priority patent/JPH0715790B2/ja
Application filed by Sony Corp filed Critical Sony Corp
Application granted granted Critical
Publication of DE3788747D1 publication Critical patent/DE3788747D1/de
Publication of DE3788747T2 publication Critical patent/DE3788747T2/de
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F5/00Methods or arrangements for data conversion without changing the order or content of the data handled
    • G06F5/06Methods or arrangements for data conversion without changing the order or content of the data handled for changing the speed of data flow, i.e. speed regularising or timing, e.g. delay lines, FIFO buffers; over- or underrun control therefor
    • G06F5/16Multiplexed systems, i.e. using two or more similar devices which are alternately accessed for enqueue and dequeue operations, e.g. ping-pong buffers
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1006Data managing, e.g. manipulating data before writing or reading out, data bus switches or control circuits therefor
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1015Read-write modes for single port memories, i.e. having either a random port or a serial port
    • G11C7/103Read-write modes for single port memories, i.e. having either a random port or a serial port using serially addressed read-write data registers
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1075Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers for multiport memories each having random access ports and serial ports, e.g. video RAM
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/16Multiple access memory array, e.g. addressing one storage element via at least two independent addressing line groups
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/76Television signal recording
    • H04N5/907Television signal recording using static stores, e.g. storage tubes or semiconductor memories

Landscapes

  • Engineering & Computer Science (AREA)
  • Multimedia (AREA)
  • Theoretical Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Signal Processing (AREA)
  • Dram (AREA)
DE87303753T 1986-04-28 1987-04-28 Halbleiterspeicher. Expired - Lifetime DE3788747T2 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP61098847A JPS62256300A (ja) 1986-04-28 1986-04-28 映像記憶装置
JP61100044A JPH0715790B2 (ja) 1986-04-30 1986-04-30 映像記憶装置

Publications (2)

Publication Number Publication Date
DE3788747D1 true DE3788747D1 (de) 1994-02-24
DE3788747T2 DE3788747T2 (de) 1994-05-05

Family

ID=26439955

Family Applications (1)

Application Number Title Priority Date Filing Date
DE87303753T Expired - Lifetime DE3788747T2 (de) 1986-04-28 1987-04-28 Halbleiterspeicher.

Country Status (5)

Country Link
US (1) US5040149A (de)
EP (1) EP0246767B1 (de)
CN (1) CN1009682B (de)
CA (1) CA1293565C (de)
DE (1) DE3788747T2 (de)

Families Citing this family (29)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2795846B2 (ja) * 1987-11-25 1998-09-10 株式会社東芝 半導体装置
JPH0748301B2 (ja) * 1987-12-04 1995-05-24 富士通株式会社 半導体記憶装置
JP3028963B2 (ja) * 1988-09-21 2000-04-04 株式会社東芝 ビデオメモリ装置
JPH0743928B2 (ja) * 1989-09-22 1995-05-15 株式会社東芝 画像メモリ
US5408673A (en) * 1989-10-13 1995-04-18 Texas Instruments Incorporated Circuit for continuous processing of video signals in a synchronous vector processor and method of operating same
JP2880547B2 (ja) * 1990-01-19 1999-04-12 三菱電機株式会社 半導体記憶装置
US6751696B2 (en) 1990-04-18 2004-06-15 Rambus Inc. Memory device having a programmable register
DE9117296U1 (de) * 1990-04-18 2000-04-06 Rambus Inc Integrierte E/A-Schaltung unter Verwendung einer Hochleistungs-Bus-Schnittstelle
IL96808A (en) 1990-04-18 1996-03-31 Rambus Inc Introductory / Origin Circuit Agreed Using High-Performance Brokerage
US6324120B2 (en) 1990-04-18 2001-11-27 Rambus Inc. Memory device having a variable data output length
JP2900523B2 (ja) * 1990-05-31 1999-06-02 日本電気株式会社 不揮発性半導体メモリ装置の書込回路
EP0467004A1 (de) * 1990-07-17 1992-01-22 STMicroelectronics S.r.l. Programmierbare Vorrichtung zur Speicherung von digitalen Videozeilen
JPH04188243A (ja) * 1990-11-21 1992-07-06 Nippon Steel Corp 記憶装置
DE69126962D1 (de) * 1991-05-16 1997-09-04 Ibm Speicheranordnung
US5315388A (en) * 1991-11-19 1994-05-24 General Instrument Corporation Multiple serial access memory for use in feedback systems such as motion compensated television
KR0138749B1 (ko) * 1992-01-23 1998-05-15 강진구 디인터리브방법 및 그 장치
JPH05274862A (ja) * 1992-03-24 1993-10-22 Mitsubishi Electric Corp 半導体メモリ装置
EP0573685B1 (de) * 1992-06-09 1997-05-02 Siemens Aktiengesellschaft Integrierte Halbleiterspeicheranordnung
US5745791A (en) * 1992-09-16 1998-04-28 Intel Corporation System for interfacing first and second components having different data path width by generating first and second component address to read data into buffer
US5544338A (en) * 1992-12-31 1996-08-06 International Business Machines Corporation Apparatus and method for raster generation from sparse area array output
JP3319637B2 (ja) * 1993-11-10 2002-09-03 松下電器産業株式会社 半導体記憶装置及びその制御方法
JPH08212132A (ja) * 1995-02-07 1996-08-20 Mitsubishi Electric Corp 記憶装置
US6378060B1 (en) * 1998-08-24 2002-04-23 Microunity Systems Engineering, Inc. System to implement a cross-bar switch of a broadband processor
US6532185B2 (en) * 2001-02-23 2003-03-11 International Business Machines Corporation Distribution of bank accesses in a multiple bank DRAM used as a data buffer
US20060041798A1 (en) * 2004-08-23 2006-02-23 On-Chip Technologies, Inc. Design techniques to increase testing efficiency
EP3268965A4 (de) 2015-03-12 2018-10-03 Micron Technology, INC. Vorrichtungen und verfahren zur datenverschiebung
US10048888B2 (en) 2016-02-10 2018-08-14 Micron Technology, Inc. Apparatuses and methods for partitioned parallel data movement
US10074416B2 (en) 2016-03-28 2018-09-11 Micron Technology, Inc. Apparatuses and methods for data movement
CN113252217B (zh) * 2021-07-15 2021-09-24 南京东大智能化***有限公司 基于光纤光栅的应力变化监测方法

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS58133698A (ja) * 1982-02-02 1983-08-09 Nec Corp 半導体メモリ装置
JPS58189890A (ja) * 1982-04-30 1983-11-05 Hitachi Ltd 階層記憶装置
US4541076A (en) * 1982-05-13 1985-09-10 Storage Technology Corporation Dual port CMOS random access memory
US4541075A (en) * 1982-06-30 1985-09-10 International Business Machines Corporation Random access memory having a second input/output port
US4630230A (en) * 1983-04-25 1986-12-16 Cray Research, Inc. Solid state storage device
US4567579A (en) * 1983-07-08 1986-01-28 Texas Instruments Incorporated Dynamic memory with high speed nibble mode
US4688197A (en) * 1983-12-30 1987-08-18 Texas Instruments Incorporated Control of data access to memory for improved video system
US4747081A (en) * 1983-12-30 1988-05-24 Texas Instruments Incorporated Video display system using memory with parallel and serial access employing serial shift registers selected by column address
US4648077A (en) * 1985-01-22 1987-03-03 Texas Instruments Incorporated Video serial accessed memory with midline load
JPS6216294A (ja) * 1985-07-16 1987-01-24 Fuji Xerox Co Ltd メモリ装置
US4701884A (en) * 1985-08-16 1987-10-20 Hitachi, Ltd. Semiconductor memory for serial data access
US4725987A (en) * 1985-10-23 1988-02-16 Eastman Kodak Company Architecture for a fast frame store using dynamic RAMS
US4789960A (en) * 1987-01-30 1988-12-06 Rca Licensing Corporation Dual port video memory system having semi-synchronous data input and data output

Also Published As

Publication number Publication date
EP0246767B1 (de) 1994-01-12
US5040149A (en) 1991-08-13
CA1293565C (en) 1991-12-24
DE3788747T2 (de) 1994-05-05
CN1009682B (zh) 1990-09-19
EP0246767A3 (en) 1990-07-18
CN87103783A (zh) 1987-11-04
EP0246767A2 (de) 1987-11-25

Similar Documents

Publication Publication Date Title
DE3751002D1 (de) Halbleiterspeicher.
DE3778439D1 (de) Halbleiterspeicheranordnung.
DE3788747D1 (de) Halbleiterspeicher.
DE68911044D1 (de) Halbleiterspeicher.
DE3778067D1 (de) Zweitor-halbleiterspeicheranordnung.
DE3686994D1 (de) Halbleiterspeicher.
DE3687322D1 (de) Halbleiterspeicheranordnung.
DE3785509D1 (de) Nichtfluechtige halbleiterspeicheranordnung.
DE3786819D1 (de) Nichtfluechtige halbleiterspeicheranordnung.
DE3772137D1 (de) Halbleiter-speicheranordnung.
DE3771238D1 (de) Halbleiterspeicher.
DE3778408D1 (de) Halbleiterspeicheranordnung.
DE3787616D1 (de) Halbleiterspeicheranordnung.
DE3576236D1 (de) Halbleiterspeicheranordnung.
DE3675445D1 (de) Halbleiterspeicheranordnung.
DE3680562D1 (de) Halbleiterspeicheranordnung.
DE68918193D1 (de) Halbleiterspeicher.
DE3577367D1 (de) Halbleiterspeicheranordnung.
DE3783666D1 (de) Halbleiterspeicheranordnung.
DE3575225D1 (de) Halbleiterspeicheranordnung.
DE3887823D1 (de) Halbleiterspeicher.
DE3576754D1 (de) Halbleiterspeicheranordnung.
DE3783493D1 (de) Halbleiterspeicheranordnung.
DE3789783D1 (de) Halbleiterspeicheranordnung.
DE68923899D1 (de) Halbleiterspeicher.

Legal Events

Date Code Title Description
8364 No opposition during term of opposition