CN203691525U - Device for converting LVDS video signal to 8LANE odd-even split screen MIPI video signals - Google Patents

Device for converting LVDS video signal to 8LANE odd-even split screen MIPI video signals Download PDF

Info

Publication number
CN203691525U
CN203691525U CN201320594841.0U CN201320594841U CN203691525U CN 203691525 U CN203691525 U CN 203691525U CN 201320594841 U CN201320594841 U CN 201320594841U CN 203691525 U CN203691525 U CN 203691525U
Authority
CN
China
Prior art keywords
lvds
mipi
video
signal
split screen
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
CN201320594841.0U
Other languages
Chinese (zh)
Inventor
彭骞
朱亚凡
陈凯
沈亚非
邓标华
卢碧波
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Wuhan Jingli Electronic Technology Co Ltd
Original Assignee
Wuhan Jingli Electronic Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Wuhan Jingli Electronic Technology Co Ltd filed Critical Wuhan Jingli Electronic Technology Co Ltd
Priority to CN201320594841.0U priority Critical patent/CN203691525U/en
Application granted granted Critical
Publication of CN203691525U publication Critical patent/CN203691525U/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Landscapes

  • Controls And Circuits For Display Device (AREA)

Abstract

The utility model discloses a device for converting LVDS signals to 8LANE odd-even split screen MIPI video signals, comprising an LVDS video signal reception unit, an LVDS video signal decoding unit, an odd-even split screen type RGB video signal conversion unit, an odd-even split screen type MIPI video signal conversion unit, and a video conversion configuration unit. The LVDS video signal reception unit is used for receiving demodulation LVDS video signals, and generating LVDSs parallel demodulation data of four links; the LVDS video signal decoding unit is used for generating LVDS video source data of four links and LVDS video source synchronization signals; the odd-even split screen type RGB video conversion unit is used for converting the LVDS video source data of four links and LVDS video source synchronization signals to odd split screen RGB video signals and even split screen RGB video signals; the odd-even split screen type MIPI video signal conversion unit is used for converting odd split screen RGB video signals and even split screen RGB signals to left channel MIPI video signals and right channel MIPI video signals; and the video conversion configuration unit is used for generating LVDS video signal decoding signals and LVDS synchronization model control signals and performing configuration operation of the MIPI conversion processing and initiation operation of MIPI display module.

Description

LVDS vision signal is converted to 8LANE odd even split screen MIPI video signal device
Technical field
The utility model relates to demonstration field and the field tests of liquid crystal module, refers to that particularly a kind of LVDS vision signal is converted to 8LANE odd even split screen MIPI video signal device.
Background technology
Liquid crystal display module (Liquid Crystal Display Module, hereinafter to be referred as liquid crystal module) is the critical component that liquid crystal display can normally show, it is by liquid crystal display screen, original paper backlight, Graphics Processing chip and the electric circuit constitute.Liquid crystal display module structure precision, processing procedure complexity, manufacturing technique requirent are high, in order to guarantee yields in the time producing, need to produce various test video signals by special liquid crystal module testing apparatus and be input in liquid crystal module and show, strictly, comprehensively detect its display effect.Its display interface of common liquid crystals module of using on TV, display product at present and inner Graphics Processing circuit use LVDS(Low-Voltage Differential Signaling, Low Voltage Differential Signal) signal carrys out work.And existing liquid crystal module testing device also corresponding output be that LVDS vision signal is to realize the test of module.Because common liquid crystals module production time is of a specified duration, output is large, therefore its module testing apparatus also uses in a large number.
Along with people constantly pursue high definition more, display effect more true to nature on mobile device, portable equipment, therefore common liquid crystals module cannot meet the need gradually.So occurred on market that a kind of novel liquid crystal module with ultrahigh resolution and very-high solution density meets people's demand.The interface of this liquid crystal module and inner Graphics Processing circuit adopt MIPI(Mobile Industry Processor Interface to move industry processor interface) signaling interface.This interface is formulated by the MIPI alliance including the companies such as ARM, Samsung, Intel, object is that handle is mobile, the inner each assembly of portable equipment is as nuclear interface standardizings such as camera, display screen, processors and opens each other, thereby improve performance, reduced cost and power consumption.MIPI interface can not only be supported ultrahigh resolution and refresh rate, and has farther transmission range, and better Electro Magnetic Compatibility, has therefore become development trend with the liquid crystal module of MIPI interface.
But the testing apparatus of MIPI liquid crystal module need to be exported same MIPI test signal, but existing common liquid crystals module testing apparatus does not have this function, and common liquid crystals module also continue produce, its testing apparatus do not enter yet the replacement cycle will continue use.Although module manufacturer also produces MIPI liquid crystal module, in order to protect investment, to reduce production costs, can not eliminate existing equipment, again make a big purchase expensive MIPI module Special testing device in large quantities.In order to produce cheaply MIPI liquid crystal module in enormous quantities within short-term and to ensure its yields, just still reuse on a large scale existing common module testing apparatus.
Therefore, need a kind of conversion equipment LVDS vision signal can be converted to 8LANE odd even split screen type MIPI vision signal, common liquid crystals module testing apparatus can be tested MIPI module by this conversion equipment.This conversion equipment is not only wanted dependable performance, integrated efficient but also is wanted low price, easy and simple to handle simultaneously.
Summary of the invention
The purpose of this utility model is to provide a kind of LVDS vision signal to be converted to 8LANE odd even split screen MIPI video signal device, and it has feature simple to operate, that detection efficiency is high, cost is low.
For achieving the above object, the designed LVDS vision signal of the utility model is converted to 8LANE odd even split screen MIPI video signal device, its special character in, comprising:
LVDS video reception unit, for receiving demodulation LVDS vision signal, produces LVDS parallel demodulation data and the LVDS pixel clock of four links, the LVDS vision signal that described LVDS vision signal is four LINK;
LVDS video signal decoding unit, be used for according to LVDS coding standard control signal, LVDS video color range bit wide control signal, LVDS video signal cable sequence control signal, LVDS parallel demodulation data to described four links are carried out video decode, the LVDS video source data and the LVDS video source synchronizing signal that produce four links, described LVDS pixel clock is converted into LVDS video source pixel clock;
Odd even split screen type rgb video signal converting unit, for according to LVDS synchronous mode control signal, the LVDS video source data of described four links and LVDS video source synchronizing signal being converted to the strange split screen vision signal of RGB and the even split screen vision signal of RGB, after converting, send MIPI video conversion starting signal to video conversion configurations unit;
Odd even split screen type MIPI vision signal converting unit, for strange described RGB split screen vision signal and the even split screen vision signal of RGB are converted to left passage MIPI vision signal and right passage MIPI vision signal send 8LANE odd even split screen type MIPI to and show module group when receiving from video conversion configurations unit MIPI video conversion starting command respectively, described left passage MIPI vision signal and right passage MIPI vision signal are for the MIPI demonstration module of 8LANE odd even split screen type;
Video conversion configurations unit, for according to receive the characteristic of LVDS vision signal, LVDS vision signal decoding parametric is set, and product LVDS coding standard control signal, LVDS video color range bit wide control signal, LVDS video signal cable sequence control signal send described LVDS video signal decoding unit to; LVDS audio video synchronization pattern control parameter is set, produces LVDS synchronous mode control signal and send odd even split screen type rgb video signal converting unit to; Read MIPI video conversion configurations parameter odd even split screen type MIPI vision signal converting unit is sent to the order of MIPI conversion configurations, MIPI demonstration module initialization command; From described odd even split screen type rgb video signal converting unit receives MIPI video conversion starting signal, send MIPI video conversion starting command and send described odd even split screen type MIPI vision signal converting unit to.
Further, described LVDS video reception unit comprises:
LVDS video signal interface, be used for receiving LVDS vision signal, described LVDS vision signal comprises the LVDS vision signal of LINK1, LINK2, LINK3, LINK4, and the LVDS vision signal of described LINK1, LINK2LINK3, LINK4 is alternately transmitted the pixel data of LVDS video successively;
LVDS clock signal demodulation module is used for: the LVDS receive clock to the described each LINK receiving carries out demodulation, produces demodulation clock and demodulation enable signal;
LVDS demodulated data signal module is used for: the demodulation clock by described each LINK becomes parallel data with demodulation enable signal to the LVDS data demodulates of this LINK, and described LVDS receive clock is demodulated into described LVDS pixel clock simultaneously.
Further, described LVDS video signal decoding unit comprises:
LVDS audio video synchronization buffer module, synchronously reads for the first buffer memory of the LVDS parallel demodulation data to described four LINK again, and LVDS pixel clock is converted to LVDS video source pixel clock;
LVDS video synchronization signal decoder module, for the LVDS parallel demodulation decoding data to described four LINK that synchronously read according to the LVDS video decode control signal receiving from described video conversion configurations unit, decode the LVDS video source synchronizing signal of four LINK;
The LVDS video data decoding module of four LINK, for the LVDS parallel demodulation decoding data to described four LINK that synchronously read according to the LVDS video decode control signal receiving from described video conversion configurations unit, decode the LVDS video source data signal of four LINK.
Further: described odd even split screen type rgb video signal converting unit comprises:
LVDS video buffer module, for receiving LVDS video source data and LVDS video source synchronizing signal the buffer memory of described four links, described LVDS video source data and LVDS video source synchronizing signal are sent to odd even split screen type rgb video modular converter and start described odd even split screen type rgb video modular converter;
Rgb video clock generating module, for generation of rgb video clock, starts described LVDS video buffer module after described rgb video clock stable;
Rgb video clock output adjusting module, for the phase place of described rgb video clock is adjusted, makes its effective edge along can be in the center of rgb video source data, then carries out de-jitter, and described rgb video clock is adjusted into RGB output clock;
Odd even split screen type rgb video modular converter, for being converted to the strange split screen vision signal of RGB and the even split screen vision signal of RGB with described rgb video clock by described LVDS video source synchronizing signal and LVDS video source data signal;
Rgb video signal output module, be used for receiving the even split screen vision signal of the strange split screen vision signal of described RGB and RGB output, when output, described RGB output clock is adjusted, in the time having the even split screen vision signal output of the strange split screen vision signal of described RGB and RGB, postpone to produce MIPI video conversion starting signal and send described video conversion configurations unit to.
Further, described odd even split screen type MIPI vision signal converting unit comprises:
MIPI register module, the MIPI register command control left road MIPI vision signal modular converter writing for basis and right wing MIPI vision signal modular converter carry out configuration and the operation of MIPI conversion simultaneously, and these MIPI register command comprise: the order of MIPI conversion configurations, MIPI show that module initialization command, MIPI change starting command;
Left road MIPI vision signal modular converter, be used for receiving the strange split screen vision signal of described RGB, carry out the configuration and the conversion operations that strange described RGB split screen vision signal are converted to left passage MIPI vision signal, send the left passage MIPI vision signal after conversion to MIPI liquid crystal display module connector, in the time receiving the order of MIPI conversion configurations from described MIPI register module, complete corresponding configuration, conversion operations, when receive MIPI demonstration module initialization command from described MIPI register module, be transferred to 8LANE odd even split screen type MIPI by described MIPI liquid crystal display module connector and show module, when receive MIPI conversion starting command from described MIPI register module, start conversion operations,
Right wing MIPI vision signal modular converter is used for receiving the even split screen vision signal of described RGB, carry out the configuration and the conversion operations that even described RGB split screen vision signal are converted to right passage MIPI vision signal, send the right passage MIPI vision signal after conversion to MIPI liquid crystal display module connector, in the time receiving the order of MIPI conversion configurations from described MIPI register module, complete corresponding configuration, conversion operations, when receive MIPI demonstration module initialization command from described MIPI register module, be transferred to 8LANE odd even split screen type MIPI by described MIPI liquid crystal display module connector and show module, when receive MIPI conversion starting command from described MIPI register module, start conversion operations,
MIPI liquid crystal display module connector, for receive described left passage MIPI vision signal and right passage MIPI vision signal simultaneously, and show that with 8LANE odd even split screen type MIPI module is connected, send described left passage MIPI vision signal and right passage MIPI vision signal to described 8LANE odd even split screen type MIPI demonstration module.
Described video conversion configurations unit comprises:
Manually toggle switch, for arranging LVDS vision signal decoding parametric;
Jtag interface, for receiving MIPI video conversion configurations parameter;
MIPI video conversion configurations module, for LVDS vision signal decoding parametric is converted to LVDS video decode control signal, read MIPI video conversion configurations parameter described odd even split screen type MIPI vision signal converting unit is sent to the order of MIPI conversion configurations, MIPI demonstration module initialization command, when receiving MIPI video changeover control signal from described odd even split screen type rgb video signal converting unit, produce MIPI video conversion starting command and send described odd even split screen type MIPI vision signal converting unit to.
Further, described LVDS video reception unit also comprises:
LVDS video reception termination module, be used for the operation that is terminated of received LVDS vision signal, then send described LVDS receive clock and LVDS data to LVDS clock signal demodulation module and LVDS signal demodulation module respectively, described terminated operation comprises: LVDS terminating resistor coupling, LVDS signal level coupling, LVDS signal equalization and postemphasis, signal buffering with rebuild, compensation is because of long signal distortion that Distance Transmission causes, decay, reduce transmission and disturb, guarantee received LVDS signal quality;
LVDS demodulation dynamic calibration module, for carrying out in real time respectively dynamic calibration to the string signal of LVDS receive clock and LVDS data at demodulating process respectively.
Further, described LVDS video signal decoding unit also comprises LVDS video signal cable order control module, for the data arrangement order to described LINK1, LINK2, LINK3, LINK4 in the time receiving described LVDS video signal cable sequence control signal.
The beneficial effects of the utility model are:
(1) the utility model can be converted to MIPI vision signal by the LVDS vision signal of four LINK.By arranging, the different qualities such as multiple color range to LVDS vision signal, transmission means, coded system all can well mate.
(2) the LVDS vision signal of convertible 6,8,10 color ranges of the utility model, the convertible LVDS signal based on VESA and JEIDA transfer encoding, can change the LVDS transmission mode of four LINK, be applicable to the MIPI liquid crystal module of 8LANE odd even split screen type.
(3) the utility model is before use only by manually changing toggle switch state applicable to different LVDS vision signals; Before the different MIPI liquid crystal module of application, need to receive this module running parameter by jtag interface.
(4) single FPGA(field programmable logic array for the utility model) chip just can realize described repertoire; FPGA is a kind of programmable semicustom chip, can realize the synchronous processing of multilink video data, parallel conversion, can reach higher performance, not only working stability, realization are easily, and low price, avoid the problems such as design complexity because using various special chips to cause, poor stability, design cost height.
(5) video resolution that the utility model is supported is higher, not only integrated level is high, reliable operation, antijamming capability are strong, and simple to operate, economical and practical, can not only promote the detection efficiency of MIPI liquid crystal module, reduce its equipment cost and production cost, also will further improve the universal of MIPI display device.
Brief description of the drawings
Fig. 1 is the utility model block diagram;
Fig. 2 a is the circuit block diagram of LVDS video reception unit and LVDS video signal decoding unit in Fig. 1;
Fig. 2 b is the circuit block diagram of odd even split screen type rgb video signal converting unit, odd even split screen type MIPI vision signal converting unit and video conversion configurations unit in Fig. 1;
Fig. 3 is the circuit diagram of odd even split screen type rgb video modular converter in Fig. 2 b;
Fig. 4 is the signal graph that LVDS vision signal is converted to rgb video signal;
In figure: 1.LVDS video reception unit, 1-1.LVDS video signal interface, 1-2.LVDS video reception termination module, the LVDS clock signal demodulation module of 1-3. tetra-LINK, the LVDS demodulated data signal module of 1-4. tetra-LINK, 1-5.LVDS demodulation dynamic calibration module;
2.LVDS video signal decoding unit, 2-1.LVDS audio video synchronization buffer module, the LVDS video signal cable order control module of 2-2. tetra-LINK, 2-3.LVDS video synchronization signal decoder module, the LVDS video data decoding module of 2-4. tetra-LINK;
3. odd even split screen type rgb video signal converting unit, 3-1.RGB video buffer module, 3-2.RGB video clock generation module, 3-3.RGB video clock output adjusting module, 3-4. odd even split screen type rgb video modular converter, the sampling of 3-4-1.LVDS synchronizing signal, the sampling of 3-4-2.LVDS video pixel, 3-4-3. synchronizing signal FIFO buffer memory, the strange pixel FIFO buffer memory of 3-4-4. video, 3-4-5. video dual pixel FIFO buffer memory, 3-4-6.RBG signal sampling, 3-5.RGB vision signal output module;
4. odd even split screen type MIPI vision signal converting unit, 4-1.MIPI register module, the left road of 4-2. MIPI vision signal modular converter, 4-3. right wing MIPI vision signal modular converter, 4-4.MIPI liquid crystal display module connector;
5. video conversion configurations unit, the manual toggle switch of 5-1., 5-2.JTAG interface, 5-3.MIPI video conversion configurations module;
6.8LANE odd even split screen type MIPI shows module.
Embodiment
Below in conjunction with the drawings and specific embodiments, the utility model is described in further detail.
As shown in Figures 1 to 4, a kind of LVDS vision signal of the utility model is converted to 8LANE odd even split screen MIPI video signal device, comprising:
LVDS video reception unit 1, LVDS video signal decoding unit 2, odd even split screen type rgb video signal converting unit 3, odd even split screen type MIPI vision signal converting unit 4 and video conversion configurations unit 5.
LVDS video reception unit 1, for receiving demodulation LVDS vision signal, produces LVDS parallel demodulation data and the LVDS pixel clock of four links, and LVDS vision signal is the LVDS vision signal of four LINK.
LVDS video reception unit 1 comprises:
LVDS video signal interface 1-1, be used for receiving LVDS vision signal, LVDS vision signal comprises LINK1, LINK2, LINK3 and tetra-links of LINK4, four links transmit LVDS vision signal successively according to video pixel order, the LVDS vision signal of each link comprises LVDS receive clock and LVDS data, LVDS data are transmitted by LVDS data/address bus, and LVDS data/address bus comprises some root holding wires, and every holding wire transmits serial code signal; MIPI vision signal comprises left passage MIPI vision signal and right passage MIPI vision signal, shows module for the MIPI of 8LANE odd even split screen type.LVDS video signal interface 1-1, input LVDS vision signal by the LVDS transmission line interface that connects four LINK, interface comprises two kinds of input pads: industrial standard ox horn seat connector and Miniature high-density business connector, to guarantee that the utility model all can be suitable in industrial environment and business environment, in the time that some connectors have the LVDS signal input of four LINK, interface can be automatically from this connector output, in the time that two connectors have signal input, interface acquiescence is exported from Miniature high-density business connector.
LVDS video reception termination module 1-2, for by the processing that is terminated of the LVDS vision signal of four LINK that receive, guarantee that LVDS signal quality to be demodulated is high, noiseless then to send LVDS receive clock and LVDS data to the LVDS clock signal demodulation module 1-3 of four LINK and the LVDS signal demodulation module 1-4 of four LINK respectively.The process of termination comprises: carry out ESD(Electro StaticDischarge static discharge receiving before LVDS signal) protective treatment disturbs with the strong discharge impact of eliminating moment, then carries out common-mode noise filtering processing to suppress line noise, to improve anti-electromagnetic interference capability.The impedance matching that is terminated in the time receiving signal is processed and is transmitted with erasure signal the distortion causing, also the additional interference of further erasure signal is carried out equilibrium and the processing of postemphasising to signal, to eliminate the signal attenuation being caused because of loss simultaneously.Reconstruct high-quality LVDS vision signal afterwards again to signal Hyblid Buffer Amplifier, and through the judgement of reference level.
LVDS clock signal demodulation module 1-3 is used for: the LVDS receive clock to the each LINK receiving carries out demodulation, produces demodulation clock and demodulation enable signal; Demodulating process comprises: LVDS receive clock is input to PLL(Phase Locked Loop phase-locked loop through High Speed I/O buffering) its frequency multiplication is arrived to LVDS frequency data signal, and carry out high-frequency clock conversion process, produce the LVDS demodulation clock with LVDS data same frequency, with LVDS pixel clock and the LVDS demodulation gating signal of LVDS receive clock with frequency, and output in high-frequency clock network, make them there is very low delay and jitter, very strong driving force, guarantee reliable and stable LVDS data to be carried out to demodulation.In the time LVDS receive clock being carried out to frequency multiplication operation with PLL, also send into PLL from the moving calibrating signal of clock jitter removing of LVDS demodulation dynamic calibration module 1-5 controls this operating process is carried out to anti-shake simultaneously, it is produced and be not subject to that input jiffer affects, stable frequency-doubled signal, guarantee that demodulation operation can not make mistakes without interruption.
LVDS demodulated data signal module 1-4 is used for: the demodulation clock by each LINK becomes parallel data with demodulation enable signal to the LVDS data demodulates of this LINK, and LVDS receive clock is demodulated into LVDS pixel clock simultaneously.Its process comprises: to each data independently demodulation respectively in LVDS serial data bus.Each LVDS data-signal is first buffered in the high speed signal network of low delay, low jitter, postponed again data bit bit period half, make this data value that samples that LVDS demodulation clock can be correct at the center of each LVDS data bit, and according to demodulation gating signal, it is periodically blocked to bunchiness data, do string with LVDS pixel clock again and turn and process the parallel demodulation data that obtain this LVDS signal, by trigger Buffer output to guarantee signal stabilization, reliably.The demodulation that each LVDS holding wire is all run simultaneously, makes each holding wire no matter how data all can phase mutual interference not cause demodulation mistake.
In the time of the bit value by LVDS demodulation clock sampling LVDS data, also this operating process is carried out to anti-shake from the data dithering removal calibrating signal of LVDS demodulation dynamic calibration module 1-5 simultaneously and control, it is produced and be not subject to that input jiffer affects, reliable and stable demodulating data.
All the time be subject to the LVDS data flow phase alignment signal controlling of LVDS demodulation dynamic calibration module 1-5 in the phase delay process of data input, in the time that the phase place between demodulation clock and LVDS data has deviation, phase alignment signal is made its delay adjustment contrary with phase deviation on data delay half period basis, data center is alignd along maintenance with the sampling of demodulation clock all the time, guarantee correctly to sample data.
When demodulation gating signal is blocked serial data, also the bit for demodulation byte-aligned that is subject to LVDS demodulation dynamic calibration module 1-5 moves calibrating signal control, makes it the start bit of the parallel data of cutting apart move on next serial data position.
LVDS demodulation dynamic calibration module 1-5, for carrying out in real time respectively dynamic calibration to the string signal of LVDS receive clock and LVDS data at demodulating process respectively.
LVDS video signal decoding unit 2, be used for according to LVDS coding standard control signal, LVDS video color range bit wide control signal, LVDS video signal cable sequence control signal, LVDS parallel demodulation data to four LINK are carried out video decode, the LVDS video source signal that produces four LINK, LVDS video source signal comprises LVDS video source data and LVDS video source synchronizing signal.
The LVDS video signal decoding unit 2 of four LINK, comprising:
LVDS audio video synchronization buffer module 2-1, the LVDS pixel clock of LINK1 is converted to LVDS video source pixel clock by global clock path, use the LVDS pixel clock of inputted LINK1, LINK2, LINK3, LINK4 that LVDS parallel demodulation data are separately write respectively to DC-FIFO(First Input First Output simultaneously, First Input First Output) in after buffer memory, read one by one with LVDS video source pixel clock, make it to become synchrodata, avoid between signal, postponing inconsistent caused read error in transmission.The buffer memory degree of depth is large as far as possible, so that all LINK have abundant data to be buffered to offset maximum delay between them.
The LVDS video signal cable order control module 2-2 of four LINK, for the data arrangement order to LINK1, LINK2, LINK3, LINK4 in the time receiving LVDS video signal cable sequence control signal.
LVDS video synchronization signal decoder module 2-3, for the LINK1 LVDS video source pixel clock sorting being decoded and recovered LVDS video source synchronizing signal output with sequential logic mode of operation according to the VESA of the LVDS video decode control signal receiving from video conversion configurations unit 5 and JEIDA transfer encoding standard, synchronizing signal comprises: video level line synchronizing signal (Hsync), video perpendicualr field synchronizing signal (Vsync), video data useful signal (DE).
The LVDS video data decoding module 2-4 of four LINK, for according to the VESA of LVDS video decode control signal that receives from video conversion configurations unit 5 with the pixel color component level of JEIDA transfer encoding standard and LVDS video source is wide respectively the LVDS demodulating data LVDS video source pixel clock of LINK1, LINK2, LINK3, LINK4 is decoded with sequential logic mode of operation, decode the LVDS video source data signal of four LINK and export.
Odd even split screen type rgb video signal converting unit 3 is for being converted to rgb video signal according to LVDS synchronous mode control signal by the LVDS video source signal of four LINK, after converting, send MIPI video conversion starting signal to video conversion configurations unit 5, rgb video signal comprises rgb video source data, rgb video synchronizing signal and rgb video clock.Rgb video signal comprises rgb video source data, rgb video synchronizing signal and rgb video clock.
Odd even split screen type rgb video signal converting unit 3 comprises:
LVDS video buffer module 3-1, for receiving LVDS video source data and LVDS video source synchronizing signal the buffer memory of four links, LVDS video source data and LVDS video source synchronizing signal are sent to odd even split screen type rgb video modular converter 3-4 and start odd even split screen type rgb video modular converter 3-4.
Rgb video clock generating module 3-2, for generation of rgb video clock, starts LVDS video buffer module 3-1 after rgb video clock stable.By PLL configuration parameter, ordered pair PLL carries out reconfiguration operation during according to its dynamic recognition, the frequency of LVDS video source pixel clock is become to twice, the frequency-doubled signal producing is adjusted its phase place again and is made it to keep phase place strictly identical with LVDS video source pixel clock, (to guarantee to sample correctly, reliably LVDS data in the follow-up operation of the sequential logic in conversion process), after de-jitter, entering global clock path stable, that nothing swings, is the rgb video clock of LVDS video source pixel clock twice thereby produce frequency again.
Rgb video clock output adjusting module 3-3, for the phase place of rgb video clock is adjusted, makes its effective edge along can be in the center of rgb video source data, then carries out de-jitter, and rgb video clock is adjusted into RGB output clock.Due to rgb video source data signals and rgb video clock synchronous, therefore the rgb video clock phase of input is postponed to half clock cycle as RGB clock signal, effectively edge can be in the center of rgb video source data to make it, thereby guarantee that follow-up conversion operations is by this clock RGB data of correctly sampling, this signal carries out de-jitter more afterwards, and exported by high speed signal Buffer Unit, to guarantee that this output clock has higher stability and good signal quality.
Odd even split screen type rgb video modular converter 3-4, for being converted to the strange split screen vision signal of RGB and the even split screen vision signal of RGB with rgb video clock by LVDS video source synchronizing signal and LVDS video source data signal.LVDS synchronizing signal sampling 3-4-1, LVDS video pixel sampling 3-4-2 synchronously samples to the LVDS video source data of LVDS video source synchronizing signal and four links respectively with LVDS video source pixel clock, by LINK1 in the LVDS video source data of four links, LINK3 is divided into strange pixel parallel data, by LINK2 in the LVDS video source data of four links, LINK3 is divided into dual pixel parallel data, strange pixel parallel data is write to the strange pixel FIFO buffer memory of video 3-4-4, dual pixel parallel data is write to dual pixel FIFO buffer memory 3-4-5, to LVDS video source synchronizing signal, according to " Vs, Hs, DE, Vs, Hs, DE " form be copied into the parallel synchronizing signal of two-way, be written into 3-4-3 in synchronizing signal FIFO buffer memory with LVDS video source pixel clock, rgb video clock read output signal from three FIFO buffer memorys simultaneously for rgb signal sampling 3-4-6, is converted into respectively the strange pixel data of RGB, RGB dual pixel data and rgb video synchronizing signal, rgb video synchronizing signal is copied as to two-way, form the strange split screen vision signal of RGB and the even split screen vision signal of RGB with the strange pixel data of RGB, RGB dual pixel data, rgb video clock respectively.For data, because strange pixel parallel data and dual pixel parallel data are simultaneously by rgb video Clockreading, therefore RGB data are actual is alternately to export strange pixel parallel data, dual pixel parallel data, thereby complete the conversion of all data, for synchronizing signal, because RGB clock has read twice to it within each LVDS clock cycle, therefore the video sequential of RGB and LVDS is consistent; For transfer process, because DC-FIFO writes the data volume of twice with the clock of a times a unit interval, and by the data volume of one times of the Clockreading of twice, the throughput that is read-write operation equates, therefore there will not be and write completely or read empty situation, i.e. the carrying out of conversion operations energy continous-stable.
Rgb video signal output module 3-5, be used for receiving RGB output clock, rgb video source data signals and rgb video synchronizing signal, phase place between effective edge and the rgb video source data center of contrast RGB output clock, utilize time delay to do trim process so that effective edge of RGB output clock and rgb video source data center-aligned, by rgb video source data signals and the output of rgb video synchronizing signal, in the time having rgb video source data signals and the output of rgb video synchronizing signal, postpone to produce MIPI video conversion starting signal and send video conversion configurations unit 5 to.
Odd even split screen type MIPI vision signal converting unit 4, for strange RGB split screen vision signal and the even split screen vision signal of RGB are converted to left passage MIPI vision signal and right passage MIPI vision signal send 8LANE odd even split screen type MIPI to and show module group 6 when receiving from video conversion configurations unit 5 MIPI video conversion starting command respectively, left passage MIPI vision signal and right passage MIPI vision signal are for the MIPI demonstration module of 8LANE odd even split screen type.
Odd even split screen type MIPI vision signal converting unit 4, comprising:
MIPI register module 4-1, the left road of the MIPI register command control MIPI vision signal modular converter 4-2 writing for basis and right wing MIPI vision signal modular converter 4-3 carry out configuration and the operation of MIPI conversion simultaneously, and these MIPI register command comprise: the order of MIPI conversion configurations, MIPI show that module initialization command, MIPI change starting command;
Left road MIPI vision signal modular converter 4-2, be used for receiving the strange split screen vision signal of RGB, carry out the configuration and the conversion operations that strange RGB split screen vision signal are converted to left passage MIPI vision signal, send the left passage MIPI vision signal after conversion to MIPI liquid crystal display module connector 4-4, in the time receiving the order of MIPI conversion configurations from MIPI register module 4-1, complete corresponding configuration, conversion operations, when receive MIPI demonstration module initialization command from MIPI register module 4-1, be transferred to 8LANE odd even split screen type MIPI by MIPI liquid crystal display module connector 4-4 and show module, when receive MIPI conversion starting command from MIPI register module 4-1, start conversion operations,
Right half screen MIPI vision signal modular converter 4-3, be used for receiving the even split screen vision signal of RGB, carry out the configuration and the conversion operations that even RGB split screen vision signal are converted to right passage MIPI vision signal, send the right passage MIPI vision signal after conversion to MIPI liquid crystal display module connector 4-4, in the time receiving the order of MIPI conversion configurations from MIPI register module 4-1, complete corresponding configuration, conversion operations, when receive MIPI demonstration module initialization command from MIPI register module 4-1, be transferred to 8LANE odd even split screen type MIPI by MIPI liquid crystal display module connector 4-4 and show module, when receive MIPI conversion starting command from MIPI register module 4-1, start conversion operations,
MIPI liquid crystal display module connector 4-4, for receive left passage MIPI vision signal and right passage MIPI vision signal simultaneously, and show that with 8LANE odd even split screen type MIPI module 6 is connected, send left passage MIPI vision signal and right passage MIPI vision signal to 8LANE odd even split screen type MIPI demonstration module 6.
Video conversion configurations unit 5, for according to receive the characteristic of LVDS vision signal, LVDS vision signal decoding parametric is set, and product LVDS coding standard control signal, LVDS video color range bit wide control signal, LVDS video signal cable sequence control signal send LVDS video signal decoding unit 2 to; LVDS audio video synchronization pattern control parameter is set, produces LVDS synchronous mode control signal and send odd even split screen type rgb video signal converting unit 3 to; Read MIPI video conversion configurations parameter odd even split screen type MIPI vision signal converting unit 4 is sent to the order of MIPI conversion configurations, MIPI demonstration module initialization command; From odd even split screen type rgb video signal converting unit 3 receives MIPI video conversion starting signal, send MIPI video conversion starting command and send odd even split screen type MIPI vision signal converting unit 4 to.
Video conversion configurations unit 5, comprising:
Manually toggle switch 5-1, for arranging LVDS vision signal decoding parametric;
Jtag interface 5-2, for receiving MIPI video conversion configurations parameter;
MIPI video conversion configurations module 5-3, for LVDS vision signal decoding parametric is converted to LVDS video decode control signal, read MIPI video conversion configurations parameter odd even split screen type MIPI vision signal converting unit 4 is sent to the order of MIPI conversion configurations, MIPI demonstration module initialization command, send odd even split screen type MIPI vision signal converting unit 4 to when produce MIPI video conversion starting command from odd even split screen type rgb video signal converting unit 3 receives MIPI video changeover control signal.
Before powering on, the configuration of LVDS video decode and conversion is first manually set to toggle switch 5-1, after powering on, produce LVDS video decode control signal and LVDS video changeover control signal by MIPI video conversion configurations module 5-3 according to its dial-up state, read MIPI video conversion configurations parameter from jtag interface 5-2 afterwards, and its mode with register command is written in odd even split screen MIPI vision signal converting unit 4 one by one, first write the order of MIPI conversion configurations, when confirming that writing MIPI after odd even split screen type MIPI vision signal converting unit 4 completes configuration beginning normal work shows module initialization command again, when often writing the state value that reads its register after an order, to guarantee that command execution completes, ought receive that afterwards MIPI video changeover control signal changes starting command by MIPI and write register, make MIPI video conversion operations start to carry out.
Each functional module of the present utility model all can realize by FPGA, for MIPI video conversion configurations module, 5-3 also can realize its function with common MCU, also can be by realize respectively the conversion of single MIPI signal with two special MIPI bridging chips for odd even split screen MIPI vision signal converting unit 4.
The utility model is not limited to above-mentioned execution mode; for those skilled in the art, be also considered as the protection range of the utility model patent according to know-why of the present utility model and scheme or some improvement of making, change, retouching, distortion, replacement under enlightenment of the present utility model within.
The content that is not described in detail in this specification, write a Chinese character in simplified form, term belongs to the known prior art of professional and technical personnel in the field.

Claims (8)

1. LVDS vision signal is converted to a 8LANE odd even split screen MIPI video signal device, it is characterized in that: comprising:
LVDS video reception unit (1), for receiving demodulation LVDS vision signal, produces LVDS parallel demodulation data and the LVDS pixel clock of four links, the LVDS vision signal that described LVDS vision signal is four LINK;
LVDS video signal decoding unit (2), be used for according to LVDS coding standard control signal, LVDS video color range bit wide control signal, LVDS video signal cable sequence control signal, LVDS parallel demodulation data to described four links are carried out video decode, the LVDS video source data and the LVDS video source synchronizing signal that produce four links, described LVDS pixel clock is converted into LVDS video source pixel clock;
Odd even split screen type rgb video signal converting unit (3), for according to LVDS synchronous mode control signal, the LVDS video source data of described four links and LVDS video source synchronizing signal being converted to the strange split screen vision signal of RGB and the even split screen vision signal of RGB, after converting, send MIPI video conversion starting signal to video conversion configurations unit (5);
Odd even split screen type MIPI vision signal converting unit (4), for strange described RGB split screen vision signal and the even split screen vision signal of RGB are converted to left passage MIPI vision signal and right passage MIPI vision signal send 8LANE odd even split screen type MIPI to and show module group (6) when receiving from video conversion configurations unit (5) MIPI video conversion starting command respectively, described left passage MIPI vision signal and right passage MIPI vision signal are for the MIPI demonstration module of 8LANE odd even split screen type;
Video conversion configurations unit (5), for according to receive the characteristic of LVDS vision signal, LVDS vision signal decoding parametric is set, and product LVDS coding standard control signal, LVDS video color range bit wide control signal, LVDS video signal cable sequence control signal send described LVDS video signal decoding unit (2) to; LVDS audio video synchronization pattern control parameter is set, produces LVDS synchronous mode control signal and send odd even split screen type rgb video signal converting unit (3) to; Read MIPI video conversion configurations parameter odd even split screen type MIPI vision signal converting unit (4) is sent to the order of MIPI conversion configurations, MIPI demonstration module initialization command; From described odd even split screen type rgb video signal converting unit (3) receives MIPI video conversion starting signal, send MIPI video conversion starting command and send described odd even split screen type MIPI vision signal converting unit (4) to.
2. LVDS vision signal according to claim 1 is converted to 8LANE odd even split screen MIPI video signal device, it is characterized in that: described LVDS video reception unit (1) comprising:
LVDS video signal interface (1-1), be used for receiving LVDS vision signal, described LVDS vision signal comprises the LVDS vision signal of LINK1, LINK2, LINK3, LINK4, and the LVDS vision signal of described LINK1, LINK2LINK3, LINK4 is alternately transmitted the pixel data of LVDS video successively;
The LVDS clock signal demodulation module (1-3) of four LINK for: the LVDS receive clock of described each LINK receiving is carried out to demodulation, produces demodulation clock and demodulation enable signal;
The LVDS demodulated data signal module (1-4) of four LINK for: the demodulation clock by described each LINK becomes parallel data with demodulation enable signal to the LVDS data demodulates of this LINK, and described LVDS receive clock is demodulated into described LVDS pixel clock simultaneously.
3. LVDS vision signal according to claim 1 is converted to 8LANE odd even split screen MIPI video signal device, it is characterized in that: described LVDS video signal decoding unit (2) comprising:
LVDS audio video synchronization buffer module (2-1), synchronously reads for the first buffer memory of the LVDS parallel demodulation data to described four LINK again;
LVDS video synchronization signal decoder module (2-3), for the LVDS parallel demodulation decoding data to described four LINK that synchronously read according to the LVDS video decode control signal receiving from described video conversion configurations unit (5), decode the LVDS video source synchronizing signal of four LINK;
LVDS video data decoding module (2-4), for the LVDS parallel demodulation decoding data to described four LINK that synchronously read according to the LVDS video decode control signal receiving from described video conversion configurations unit (5), decode the LVDS video source data signal of four LINK.
4. LVDS vision signal according to claim 1 is converted to 8LANE odd even split screen MIPI video signal device, it is characterized in that: described odd even split screen type rgb video signal converting unit (3) comprising:
LVDS video buffer module (3-1), for receiving LVDS video source data and LVDS video source synchronizing signal the buffer memory of described four links, described LVDS video source data and LVDS video source synchronizing signal are sent to odd even split screen type rgb video modular converter (3-4) and start described odd even split screen type rgb video modular converter (3-4);
Rgb video clock generating module (3-2), for generation of rgb video clock, starts described LVDS video buffer module (3-1) after described rgb video clock stable;
Rgb video clock output adjusting module (3-3), for the phase place of described rgb video clock is adjusted, make its effective edge along can be in the center of rgb video source data, then carry out de-jitter, and described rgb video clock is adjusted into RGB output clock;
Odd even split screen type rgb video modular converter (3-4), for being converted to the strange split screen vision signal of RGB and the even split screen vision signal of RGB with described rgb video clock by described LVDS video source synchronizing signal and LVDS video source data signal;
Rgb video signal output module (3-5), be used for receiving the even split screen vision signal of the strange split screen vision signal of described RGB and RGB output, when output, described RGB output clock is adjusted, in the time having the even split screen vision signal output of the strange split screen vision signal of described RGB and RGB, postpone to produce MIPI video conversion starting signal and send described video conversion configurations unit (5) to.
5. LVDS vision signal according to claim 1 is converted to 8LANE odd even split screen MIPI video signal device, it is characterized in that: described odd even split screen type MIPI vision signal converting unit (4) comprising:
MIPI register module (4-1), the MIPI register command control left road MIPI vision signal modular converter (4-2) writing for basis and right wing MIPI vision signal modular converter (4-3) carry out configuration and the operation of MIPI conversion simultaneously, and these MIPI register command comprise: the order of MIPI conversion configurations, MIPI show that module initialization command, MIPI change starting command;
Left road MIPI vision signal modular converter (4-2), be used for receiving the strange split screen vision signal of described RGB, carry out the configuration and the conversion operations that strange described RGB split screen vision signal are converted to left passage MIPI vision signal, send the left passage MIPI vision signal after conversion to MIPI liquid crystal display module connector (4-4), in the time receiving the order of MIPI conversion configurations from described MIPI register module (4-1), complete corresponding configuration, conversion operations, when receive MIPI demonstration module initialization command from described MIPI register module (4-1), be transferred to 8LANE odd even split screen type MIPI by described MIPI liquid crystal display module connector (4-4) and show module, when receive MIPI conversion starting command from described MIPI register module (4-1), start conversion operations,
Right wing MIPI vision signal modular converter (4-3) is for receiving the even split screen vision signal of described RGB, carry out the configuration and the conversion operations that even described RGB split screen vision signal are converted to right passage MIPI vision signal, send the right passage MIPI vision signal after conversion to MIPI liquid crystal display module connector (4-4), in the time receiving the order of MIPI conversion configurations from described MIPI register module (4-1), complete corresponding configuration, conversion operations, when receive MIPI demonstration module initialization command from described MIPI register module (4-1), be transferred to 8LANE odd even split screen type MIPI by described MIPI liquid crystal display module connector (4-4) and show module, when receive MIPI conversion starting command from described MIPI register module (4-1), start conversion operations,
MIPI liquid crystal display module connector (4-4), for receive described left passage MIPI vision signal and right passage MIPI vision signal simultaneously, and show that with 8LANE odd even split screen type MIPI module (6) is connected, send described left passage MIPI vision signal and right passage MIPI vision signal to described 8LANE odd even split screen type MIPI demonstration module (6).
6. LVDS vision signal according to claim 1 is converted to 8LANE odd even split screen MIPI video signal device, it is characterized in that: described video conversion configurations unit (5) comprising:
Manually toggle switch (5-1), for arranging LVDS vision signal decoding parametric;
Jtag interface (5-2), for receiving MIPI video conversion configurations parameter;
MIPI video conversion configurations module (5-3), for LVDS vision signal decoding parametric is converted to LVDS video decode control signal, read MIPI video conversion configurations parameter described odd even split screen type MIPI vision signal converting unit (4) is sent to the order of MIPI conversion configurations, MIPI demonstration module initialization command, when receiving MIPI video changeover control signal from described odd even split screen type rgb video signal converting unit (3), produce MIPI video conversion starting command and send described odd even split screen type MIPI vision signal converting unit (4) to.
7. LVDS vision signal according to claim 2 is converted to 8LANE odd even split screen MIPI video signal device, it is characterized in that: described LVDS video reception unit (1) also comprises:
LVDS video reception termination module (1-2), be used for the operation that is terminated of received LVDS vision signal, then send described LVDS receive clock and LVDS data to LVDS clock signal demodulation module (1-3) and LVDS signal demodulation module (1-4) respectively, described terminated operation comprises: LVDS terminating resistor coupling, LVDS signal level coupling, LVDS signal equalization and postemphasis, signal buffering with rebuild, compensation is because of long signal distortion that Distance Transmission causes, decay, reduce transmission and disturb, guarantee received LVDS signal quality;
LVDS demodulation dynamic calibration module (1-5), for carrying out in real time respectively dynamic calibration to the string signal of LVDS receive clock and LVDS data at demodulating process respectively.
8. LVDS vision signal according to claim 3 is converted to 8LANE odd even split screen MIPI video signal device, it is characterized in that: described LVDS video signal decoding unit (2) also comprises LVDS video signal cable order control module (2-2), for the data arrangement order to described LINK1, LINK2, LINK3, LINK4 in the time receiving described LVDS video signal cable sequence control signal.
CN201320594841.0U 2013-09-25 2013-09-25 Device for converting LVDS video signal to 8LANE odd-even split screen MIPI video signals Expired - Lifetime CN203691525U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201320594841.0U CN203691525U (en) 2013-09-25 2013-09-25 Device for converting LVDS video signal to 8LANE odd-even split screen MIPI video signals

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201320594841.0U CN203691525U (en) 2013-09-25 2013-09-25 Device for converting LVDS video signal to 8LANE odd-even split screen MIPI video signals

Publications (1)

Publication Number Publication Date
CN203691525U true CN203691525U (en) 2014-07-02

Family

ID=51013374

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201320594841.0U Expired - Lifetime CN203691525U (en) 2013-09-25 2013-09-25 Device for converting LVDS video signal to 8LANE odd-even split screen MIPI video signals

Country Status (1)

Country Link
CN (1) CN203691525U (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105049773A (en) * 2015-06-29 2015-11-11 武汉精测电子技术股份有限公司 Method of transforming LVDS video signal into DP video signal and system of transforming LVDS video signal into DP video signal
CN117082198A (en) * 2023-10-17 2023-11-17 南京智谱科技有限公司 Self-adaptive parallel port video image conversion method and device
CN118075405A (en) * 2024-04-22 2024-05-24 南京仁芯科技有限公司 De-serializer, serial/de-serializer comprising same and automobile communication system using same

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105049773A (en) * 2015-06-29 2015-11-11 武汉精测电子技术股份有限公司 Method of transforming LVDS video signal into DP video signal and system of transforming LVDS video signal into DP video signal
CN117082198A (en) * 2023-10-17 2023-11-17 南京智谱科技有限公司 Self-adaptive parallel port video image conversion method and device
CN117082198B (en) * 2023-10-17 2024-01-05 南京智谱科技有限公司 Self-adaptive parallel port video image conversion method and device
CN118075405A (en) * 2024-04-22 2024-05-24 南京仁芯科技有限公司 De-serializer, serial/de-serializer comprising same and automobile communication system using same

Similar Documents

Publication Publication Date Title
CN103475841A (en) Method for converting LVDS video signals into 8 LANE horizontally-split-screen MIPI video signals
CN203574772U (en) Device for converting single-LINK LVDS video signal into MIPI video signal
CN103475842A (en) Method for converting LVDS video signals into MIPI video signals
CN103475840A (en) Method for switching four-LINK LVDS video signals into MIPI video signals
CN103581600A (en) Method for converting LVDS video signal into 8 LANE odd-even split screen MIPI video signals
CN103491336B (en) The LVDS video signal of single LINK is converted to MIPI video signal method
CN203574773U (en) Device for converting LVDS video signal into 8LANE left-and-ring split screen MIPI video signal
CN203691524U (en) Device for converting double LINKLVDS video signals to MIPI video signals
KR102025026B1 (en) Method and system for converting LVDS video signal to DP video signal
CN203504677U (en) Device for converting LVDS video signal into MIPI video signal
CN104954723A (en) Method and system for converting LVDS (low-voltage differential signaling) video signals into 1LANE DP (display port) video signals
CN103475843B (en) The LVDS video signal of double LINK is converted to MIPI video signal method
CN104967808A (en) Method and system converting LVDS video signals to 2LANE DP video signals
CN105472288A (en) Device and method for single-path to multiple-path conversion of V-BY-ONE video signals
CN105491373A (en) Device and method for switching LVDS video signals from one way to multiple ways
CN105049773A (en) Method of transforming LVDS video signal into DP video signal and system of transforming LVDS video signal into DP video signal
CN105405375B (en) A kind of MIPI vision signals single channel turns the device and method of multichannel
CN105491318A (en) Device and method for single-path to multiple-path conversion of DP video signals
CN104469351A (en) Method for detecting LVDS video signals generated by video source
CN203691525U (en) Device for converting LVDS video signal to 8LANE odd-even split screen MIPI video signals
CN104853133A (en) Method and system for converting LVDS video signals into 8Lane V-BY-ONE video signals
CN104935859A (en) Method and system for converting LVDS video signals into V-BY-ONE video signals suitable for 32 Lane
CN203503282U (en) Four-link device for converting LVDS video signal into MIPI video signal
CN104469353A (en) Device for detecting quality of LVDS video signals
CN204652546U (en) For LVDS being converted to the system of V-BY-ONE vision signal

Legal Events

Date Code Title Description
C14 Grant of patent or utility model
GR01 Patent grant
CX01 Expiry of patent term
CX01 Expiry of patent term

Granted publication date: 20140702