CN108336133B - 一种碳化硅绝缘栅双极型晶体管及其制作方法 - Google Patents

一种碳化硅绝缘栅双极型晶体管及其制作方法 Download PDF

Info

Publication number
CN108336133B
CN108336133B CN201810131088.9A CN201810131088A CN108336133B CN 108336133 B CN108336133 B CN 108336133B CN 201810131088 A CN201810131088 A CN 201810131088A CN 108336133 B CN108336133 B CN 108336133B
Authority
CN
China
Prior art keywords
silicon carbide
type silicon
conductive type
region
dielectric layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CN201810131088.9A
Other languages
English (en)
Other versions
CN108336133A (zh
Inventor
邓小川
徐少东
谭犇
李轩
曹厚华
曾莉尧
张波
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
University of Electronic Science and Technology of China
Guangdong Electronic Information Engineering Research Institute of UESTC
Original Assignee
University of Electronic Science and Technology of China
Guangdong Electronic Information Engineering Research Institute of UESTC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by University of Electronic Science and Technology of China, Guangdong Electronic Information Engineering Research Institute of UESTC filed Critical University of Electronic Science and Technology of China
Priority to CN201810131088.9A priority Critical patent/CN108336133B/zh
Publication of CN108336133A publication Critical patent/CN108336133A/zh
Application granted granted Critical
Publication of CN108336133B publication Critical patent/CN108336133B/zh
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7801DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
    • H01L29/7802Vertical DMOS transistors, i.e. VDMOS transistors
    • H01L29/7813Vertical DMOS transistors, i.e. VDMOS transistors with trench gate electrode, e.g. UMOS transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/72Transistor-type devices, i.e. able to continuously respond to applied control signals
    • H01L29/739Transistor-type devices, i.e. able to continuously respond to applied control signals controlled by field-effect, e.g. bipolar static induction transistors [BSIT]
    • H01L29/7393Insulated gate bipolar mode transistors, i.e. IGBT; IGT; COMFET
    • H01L29/7395Vertical transistors, e.g. vertical IGBT
    • H01L29/7398Vertical transistors, e.g. vertical IGBT with both emitter and collector contacts in the same substrate side
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/10Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/1095Body region, i.e. base region, of DMOS transistors or IGBTs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/401Multistep manufacturing processes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/417Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
    • H01L29/41708Emitter or collector electrodes for bipolar transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42372Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the conducting layer, e.g. the length, the sectional shape or the lay-out
    • H01L29/4238Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the conducting layer, e.g. the length, the sectional shape or the lay-out characterised by the surface lay-out
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66053Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide
    • H01L29/66068Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/70Bipolar devices
    • H01L29/72Transistor-type devices, i.e. able to continuously respond to applied control signals
    • H01L29/739Transistor-type devices, i.e. able to continuously respond to applied control signals controlled by field-effect, e.g. bipolar static induction transistors [BSIT]
    • H01L29/7393Insulated gate bipolar mode transistors, i.e. IGBT; IGT; COMFET
    • H01L29/7395Vertical transistors, e.g. vertical IGBT
    • H01L29/7396Vertical transistors, e.g. vertical IGBT with a non planar surface, e.g. with a non planar gate or with a trench or recess or pillar in the surface of the emitter, base or collector region for improving current density or short circuiting the emitter and base regions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/08Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/0843Source or drain regions of field-effect devices
    • H01L29/0847Source or drain regions of field-effect devices of field-effect transistors with insulated gate
    • H01L29/0852Source or drain regions of field-effect devices of field-effect transistors with insulated gate of DMOS transistors
    • H01L29/0873Drain regions
    • H01L29/0878Impurity concentration or distribution
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/16Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
    • H01L29/1608Silicon carbide

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Electrodes Of Semiconductors (AREA)

Abstract

一种碳化硅绝缘栅双极型晶体管及其制作方法,属于半导体功率器件技术领域。本发明提供的SiC IGBT器件包括自下而上依次层叠设置的金属集电极、衬底、缓冲层、漂移区、栅极结构、层间介质层和发射极金属,其中,漂移区的两端分别存在凹槽,两个凹槽相互独立并在其间形成一个高于凹槽底部平面的平台,本发明在凹槽底部顶层和平台顶层上集成了平面型和槽栅型IGBT,相比传统平面型IGBT增加了水平沟槽和垂直沟槽的数量,进而增强了正向电导调制效应,提升了器件正向导通能力;并且有利于屏蔽凹槽底部的电场集聚效应,提高了器件制造的可行性。此外,本发明提供的制作工艺与现有半导体制作工艺相兼容,无需增加额外的工艺步骤,节约了器件制造成本。

Description

一种碳化硅绝缘栅双极型晶体管及其制作方法
技术领域
本发明属于半导体功率器件技术领域,特别涉及一种碳化硅绝缘栅双极型晶体及其制作方法。
背景技术
近年来,作为新兴宽禁带半导体材料——碳化硅(Silicon Carbide,SiC)因其出色的物理及电特性,正越来越受到产业界的广泛关注。由于SiC比Si具有更大的禁带宽度、更高的电子饱和漂移速度、更高的临界击穿电场以及更高的热导率,故使碳化硅基功率器件相比于同等耐压等级的硅基功率器件,具有更高的掺杂浓度及更小的外延层厚度,因此能够显著减小正向导通电阻和功率损耗。而且碳化硅的高热导率特别适合用于高压大电流的场合,从而减少整个功率转换***的散热设备,缩小设备体积,提高可靠性,降低成本。因此,碳化硅基功率器件正因为很大程度的降低了电子设备的功耗而被称为“绿色能源”器件,在绿色节能领域开始越来越多的替代硅基功率器件,推动了“新能源革命”的发展。
碳化硅绝缘栅双极型晶体管(SiC IGBT)是一种MOS电压控制与双极晶体管相结合的复合器件。其作为两种载流子导电器件,相比单极型器件具有更高的电流导通能力。但是,现有SiC材料受到体内深能级缺陷的影响,载流子寿命低,双极扩散长度小,电导调制能力差,导致传统平面型或者沟槽型SiC IGBT器件的导通电流密度小,无法充分发挥SiC材料的优异性能。如果要传导更大的电流,则需要多个IGBT器件并联,这样使得成本明显增加。故而,如何提高SiC IGBT器件的导通电流成为了本领域技术人员亟待解决的技术问题。
目前,为了改善SiC IGBT器件的电导调制效应,通常采用如下技术手段:一方面通过改善SiC外延材料的质量或者通过碳注入或高温氧化退火的方式,减少或者消除SiC材料体内深能级缺陷密度,延长SiC材料中载流子寿命,从而增强SiC IGBT器件的正向导通电流;另一方面在器件中引入高掺杂浓度的电荷存储层,以此增强器件的电导调制效应,从而提升器件的正向导通电流,但是随之而来产生了击穿电压降低的严峻问题,降低了器件的可靠性。
发明内容
本发明的目的在于:针对现有技术中碳化硅绝缘栅双极型晶体管所存在正向导通电流小的问题,提供了一种电导调制效应更强的碳化硅绝缘栅双极型晶体管,通过在传统平面型碳化硅绝缘栅双极型晶体管结构的基础上集成槽栅结构,进而藉由沟道数量的增加来提高器件的正向电流能力,并且该结构采用自对准工艺制作器件以缩短沟道长度,同时制作方法与现有半导体制作方法兼容,无需增加额外工艺步骤。
为了实现上述目的,本发明采用如下技术方案:
一方面本发明提供了一种碳化硅绝缘栅双极型晶体管,其特征在于,其元胞结构包括自下而上依次层叠设置的金属集电极12、第一导电类型碳化硅衬底1、第二导电类型碳化硅缓冲层2、第二导电类型碳化硅漂移区3、栅介质层7、多晶硅栅8、层间介质层10和发射极金属11;所述第二导电类型碳化硅漂移区3为凸型结构,在第二导电类型碳化硅漂移区3的表面两侧分别具有凹槽,两个凹槽之间形成一个凸起的平台;所述平台的表面两侧和所述凹槽的底部分别具有一个第一导电类型碳化硅体区4,每个第一导电类型碳化硅体区4中具有相互独立且彼此接触的第一导电类型碳化硅体接触区5和第二导电类型碳化硅源区6,其中:平台表面两侧的第一导电类型碳化硅体区4的顶层具有设置在第一导电类型碳化硅体接触区5两侧的第二导电类型碳化硅源区6,凹槽底部的第一导电类型碳化硅体区4的顶层具有设置在第一导电类型碳化硅体接触区5一侧的第二导电类型碳化硅源区6;每个第一导电类型碳化硅体区4中的第一导电类型碳化硅体接触区5及部分第二导电类型碳化硅源区6的上表面设置有欧姆合金层9;凹槽底部表面及其槽壁表面以及平台上表面设置有与第二导电类型碳化硅漂移区3、第一导电类型碳化硅体区4和第二导电类型碳化硅源区6相接触的栅介质层7,栅介质层7的上表面设置有多晶硅栅8,栅介质层7和多晶硅栅8构成栅极结构;发射极金属11设置在欧姆合金层9上方且与之相接触,且发射极金属11与栅极结构之间通过层间介质层10相隔离。
进一步地,本发明中第一导电类型碳化硅为P型碳化硅,第二导电类型碳化硅为N型碳化硅或者第一导电类型碳化硅为N型碳化硅,第二导电类型碳化硅为P型碳化硅。
另一方面本发明提供上述碳化硅绝缘栅双极型晶体管的制作方法,其特征在于,包括如下步骤:
步骤1:在第一导电类型碳化硅衬底1上依次制作第二导电类型碳化硅缓冲层2和第二导电类型碳化硅漂移区3;
步骤2:在第二导电类型碳化硅漂移区3表面两侧刻蚀形成凹槽,两个凹槽之间形成一个凸起的平台;
步骤3:通过离子注入工艺,在第二导电类型碳化硅漂移区3的凹槽底部及平台表面两侧形成第一导电类型碳化硅体区4;
步骤4:通过顺次淀积多晶硅及介质层和刻蚀工艺、在平台表面中间及槽壁形成侧墙结构;
步骤5:通过沟道自对准工艺和离子注入工艺,在第一导电类型碳化硅体区4顶层形成第二导电类型碳化硅源区6;
步骤6:通过离子注入工艺,在凹槽底部的第二导电类型碳化硅源区6一侧以及平台顶层的第二导电类型碳化硅源区6中央形成第一导电类型碳化硅体接触区5;
步骤7:通过淀积或者热氧化工艺,在第一导电类型碳化硅体区4、第一导电类型碳化硅体接触区5和第二导电类型碳化硅源区6的上表面形成栅介质层7;
步骤8:通过刻蚀、淀积及退火工艺,在半导体表面形成窗口露出第一导电类型碳化硅体接触区5和部分第二导电类型碳化硅源区6,并在第一导电类型碳化硅体接触区5和部分第二导电类型碳化硅源区6的上表面制作欧姆合金层9;
步骤9:通过淀积工艺,在半导体背面形成金属集电极12;
步骤10:通过淀积和刻蚀工艺,在栅介质层7上表面形成多晶硅栅8;
步骤11:通过淀积和刻蚀工艺,在半导体正面淀积层间介质层10,在半导体表面的层间介质层10上形成窗口露出欧姆合金层9;
步骤12:通过淀积和刻蚀工艺,在半导体表面形成金属发射极11。
进一步地,本发明中第一导电类型碳化硅为P型碳化硅,第二导电类型碳化硅为N型碳化硅或者第一导电类型碳化硅为N型碳化硅,第二导电类型碳化硅为P型碳化硅。
本发明相比现有技术最显著的区别在于:器件集成了平面型和沟槽栅,形成了由多个MOSFET结构构成的发射极。当器件工作在正向导通时,器件发射极的多个MOS沟道同时导通,从而能够向漂移区提供大量的多数载流子电流,由于电中性要求,器件集电极也会向漂移区注入大量少数载流子电流,因而增强了体内双极载流子的电导调制效应,显著提高了正向导通电流能力,减小了高阻基区的导通损耗;并且由于本发明提供的器件结构中沟道数量相比传统IGBT器件增多,从而显著增加了器件的沟道密度;当器件工作在反向阻断时,体区能够屏蔽两端凹槽底部栅介质层的电场集中效应影响。
相比现有技术,本发明的有益效果是:
相比传统绝缘栅双极型晶体管(IGBT),本发明提供的碳化硅绝缘栅双极型晶体管(SiCIGBT)兼具平面型IGBT栅极-集电极电容小,器件开关速度快以及沟槽栅IGBT导通电阻小,导通电流能力强的优势;并且在传统平面型IGBT的基础上进一步增加水平沟道和垂直沟道的数目,从而达到了增大其沟道密度,增强其正向导通能力,降低其高阻基区的导通损耗的目的。另外,本发明提供的SiC IGBT器件的制作方法采用沟道自对准工艺,能够同时形成多种MOSFET导电沟道结构,与现有半导体制造工艺相兼容,不会增加额外的工艺步骤,节约了器件制造成本。
附图说明
图1是本发明实施例提供的SiC IGBT器件元胞结构的剖面示意图。
图2是本发明实施例提供的SiC IGBT器件结构在P型碳化硅衬底上制作得到N+碳化硅缓冲层和N-碳化硅漂移区的示意图。
图3是本发明实施例提供的SiC IGBT器件结构刻蚀得到凸型结构N-碳化硅漂移区的示意图。
图4是本发明实施例提供的SiC IGBT器件结构形成P型碳化硅体区的示意图。
图5是本发明实施例提供的SiC IGBT器件结构形成侧墙结构的示意图。
图6是本发明实施例提供的SiC IGBT器件结构形成N+碳化硅源区的示意图。
图7是本发明实施例提供的SiC IGBT器件结构形成P+碳化硅体接触区的示意图。
图8是本发明实施例提供的SiC IGBT器件结构在表面淀积栅介质层的示意图。
图9是本发明实施例提供的SiC IGBT器件结构刻蚀栅介质层形成欧姆合金层的示意图,其中,图(a)为元胞结构的剖面示意图,图(b)为元胞结构的立体示意图。
图10是本发明实施例提供的SiC IGBT器件结构形成金属集电极的示意图。
图11是本发明实施例提供的SiC IGBT器件结构形成多晶硅栅的示意图,其中,图(a)为元胞结构的剖面示意图,图(b)为元胞结构的立体示意图。
图12是本发明实施例提供的SiC IGBT器件结构形成层间介质层的示意图。
图13是本发明实施例提供的SiC IGBT器件结构形成发射极金属的示意图。
图14是本发明实施例提供的SiC IGBT器件正向导通时载流子路径示意图。
图中:1是P型碳化硅衬底,2是N+碳化硅缓冲层,3是N-碳化硅漂移区,4是P型碳化硅体区,5是P+碳化硅体接触区,6是N+碳化硅源区,7为栅介质层,8是多晶硅栅,9是欧姆合金层,10是层间介质层,11为金属发射极,12为金属集电极。
具体实施方式
下面结合具体实施例说明书附图对本发明的原理和特性进行详细说明:
在附图中相同的标号表示相同或者相似的结构。本发明提供的SiC IGBT器件可以是N沟道IGBT器件,也可以是P沟道IGBT器件,下面以N沟道IGBT器件为例进行说明,所属领域技术人员在公开N沟道IGBT器件的基础上能够清楚P沟道IGBT器件的结构及工作原理。
实施例:
本实施例提供一种碳化硅绝缘栅双极型晶体管,其元胞结构的剖面示意图如图1所示,包括自下而上依次层叠设置的金属集电极12、P型碳化硅衬底1、N+碳化硅缓冲层2、N-碳化硅漂移区3、栅介质层7、多晶硅栅8、层间介质层10和发射极金属11;所述N-碳化硅漂移区3为凸型结构,在N-碳化硅漂移区3的表面两侧分别具有凹槽,两个凹槽之间形成一个凸起的平台;所述平台表面两侧和所述凹槽的底部分别具有一个P型碳化硅体区4;每个P型碳化硅体区4中具有相互独立且彼此接触的P+碳化硅体接触区5和N+碳化硅源区6,其中:平台表面两侧的P型碳化硅体区4的顶层具有设置在P+碳化硅体接触区5两侧的N+碳化硅源区6,凹槽底部的P型碳化硅体区4的顶层具有设置在P+碳化硅体接触区5一侧的N+碳化硅源区6;每个P型碳化硅体区4中的P+碳化硅体接触区5及部分N+碳化硅源区6的上表面设置有欧姆合金层9;凹槽底部表面及其侧壁表面以及平台上表面设置有与N-碳化硅漂移区3、P型碳化硅体区4和N+碳化硅源区6相接触的栅介质层7,栅介质层7的上表面设置有多晶硅栅8,栅介质层7和多晶硅栅8构成栅极结构;发射极金属11设置在欧姆合金层9上方且与之相接触,且发射极金属11与栅极结构之间通过层间介质层10相隔离。
制作上述碳化硅绝缘栅双极型晶体管结构的工艺包括如下步骤:
步骤1:选择洁净的P型碳化硅片作为衬底,在P型碳化硅衬底1上依次制作N+碳化硅缓冲层2和N-碳化硅漂移区3,如图2所示;
步骤2:在N-碳化硅漂移区3上沉淀SiO2并采用干法刻蚀表面两侧的SiO2形成窗口,继续采用干法刻蚀去除窗口区的N-碳化硅漂移区3形成凹槽,两侧凹槽之间形成一个凸起的平台,如图3所示;
步骤3:在N型碳化硅漂移区3的凹槽底部及平台表面两侧的顶层注入P型离子,形成P型碳化硅体区4,如图4所示;
步骤4:在半导体表面淀积多晶硅,并刻蚀;再在半导体表面淀积SiO2,经刻蚀在平台表面中间及槽壁形成侧墙结构,如图5所示;
步骤5:在P型碳化硅体区4顶层注入N型离子,形成N型碳化硅源区6,如图6所示;
步骤6:在凹槽底部的N型碳化硅源区6一侧以及平台顶层的N型碳化硅源区6中央注入P型离子,形成P型碳化硅体接触区5,如图7所示;
步骤7:在半导体表面淀积或者热氧化生长栅介质层7,如图8所示;
步骤8:在半导体表面刻蚀形成窗口露出P型碳化硅体接触区5和部分N型碳化硅源区6,并在P型碳化硅体接触区5和部分N型碳化硅源区6的上表面蒸发金属并退火,形成欧姆合金层9,如图9所示;
步骤9:在半导体背面蒸发金属,形成金属集电极12,如图10所示;
步骤10:在栅介质层7上表面淀积并刻蚀形成多晶硅栅8,如图11所示;
步骤11:在半导体正面淀积层间介质层10,在半导体表面的层间介质层10上形成窗口露出欧姆合金层9;
步骤12:通过淀积和刻蚀工艺,在半导体表面形成金属发射极11,如图12所示。
以N型碳化硅绝缘栅双极型晶体管为例对本发明器件的工作原理进行说明,如图14所示,当栅极电压与发射极电压差值达到平面栅和沟槽栅的开启电压时,此时在发射极与N型外延层之间会形成电子沟道。若金属集电极12为高电位,金属发射极11为低电位,并且二者之间的电压差大于3V的话,电子e-会通过图中水平沟道以及垂直沟道从金属发射极1进入N-碳化硅漂移区3,同时空穴h+也由金属集电极12进入N-碳化硅漂移区3。相比于传统的SiC IGBT器件,本发明结构在沟道数量上更具优势,因而提高了电子e-注入到漂移区的数量,由于N-碳化硅漂移区3要保持电中性,所以注入的电子数量要与注入的空穴数量相等,电子数量的增多会导致空穴数量的增多,所以N-碳化硅漂移区3中的载流子总数量增多,电导调制效应更显著,增强了正向电流能力,进一步减小碳化硅IGBT的导通损耗。
以上为本发明的优选实施例,通过上述说明内容,本领域技术人员能够在不偏离本发明技术思想的范围内,进行多种多样的变更以及修改。因此本发明的技术性范围并不局限于说明书的内容,凡依本发明申请专利范围所作的均等变化与修饰,皆应属于本发明的涵盖范围。

Claims (6)

1.一种碳化硅绝缘栅双极型晶体管,其特征在于,其元胞结构包括自下而上依次层叠设置的金属集电极(12)、第一导电类型碳化硅衬底(1)、第二导电类型碳化硅缓冲层(2)、第二导电类型碳化硅漂移区(3)、栅介质层(7)、多晶硅栅(8)、层间介质层(10)和发射极金属(11);所述第二导电类型碳化硅漂移区(3)为凸型结构,在第二导电类型碳化硅漂移区(3)的表面两侧分别具有凹槽,两个凹槽之间形成一个凸起的平台;所述平台的表面两侧和所述凹槽的底部分别具有一个第一导电类型碳化硅体区(4),每个第一导电类型碳化硅体区(4)中具有相互独立且彼此接触的第一导电类型碳化硅体接触区(5)和第二导电类型碳化硅源区(6),其中:平台表面两侧的第一导电类型碳化硅体区(4)的顶层具有设置在第一导电类型碳化硅体接触区(5)两侧的第二导电类型碳化硅源区(6),凹槽底部的第一导电类型碳化硅体区(4)的顶层具有设置在第一导电类型碳化硅体接触区(5)一侧的第二导电类型碳化硅源区(6);每个第一导电类型碳化硅体区(4)中的第一导电类型碳化硅体接触区(5)及部分第二导电类型碳化硅源区(6)的上表面设置有欧姆合金层(9);凹槽底部表面及其槽壁表面以及平台上表面设置有与第二导电类型碳化硅漂移区(3)、第一导电类型碳化硅体区(4)和第二导电类型碳化硅源区(6)相接触的栅介质层(7),栅介质层(7)的上表面设置有多晶硅栅(8),栅介质层(7)和多晶硅栅(8)构成栅极结构;发射极金属(11)设置在欧姆合金层(9)上方且与之相接触,且发射极金属(11)与栅极结构之间通过层间介质层(10)相隔离。
2.根据权利要求1所述的一种碳化硅绝缘栅双极型晶体管,其特征在于:第一导电类型碳化硅为P型碳化硅,第二导电类型碳化硅为N型碳化硅。
3.根据权利要求1所述的一种碳化硅绝缘栅双极型晶体管,其特征在于:第一导电类型碳化硅为N型碳化硅,第二导电类型碳化硅为P型碳化硅。
4.一种碳化硅绝缘栅双极型晶体管的制作方法,其特征在于,包括如下步骤:
步骤1:在第一导电类型碳化硅衬底(1)上依次制作第二导电类型碳化硅缓冲层(2)和第二导电类型碳化硅漂移区(3);
步骤2:在第二导电类型碳化硅漂移区(3)表面两侧刻蚀形成凹槽,两个凹槽之间形成一个凸起的平台;
步骤3:通过离子注入工艺,在第二导电类型碳化硅漂移区(3)的凹槽底部及平台表面两侧形成第一导电类型碳化硅体区(4);
步骤4:通过顺次淀积多晶硅及介质层和刻蚀工艺、在平台表面中间及槽壁形成侧墙结构;
步骤5:通过沟道自对准工艺和离子注入工艺,在第一导电类型碳化硅体区(4)顶层形成第二导电类型碳化硅源区(6);
步骤6:通过离子注入工艺,在凹槽底部的第二导电类型碳化硅源区(6)一侧以及平台顶层的第二导电类型碳化硅源区(6)中央形成第一导电类型碳化硅体接触区(5);
步骤7:通过淀积或者热氧化工艺,在第一导电类型碳化硅体区(4)、第一导电类型碳化硅体接触区(5)和第二导电类型碳化硅源区(6)的上表面形成栅介质层(7);
步骤8:通过刻蚀、淀积及退火工艺,在半导体表面形成窗口露出第一导电类型碳化硅体接触区(5)和部分第二导电类型碳化硅源区(6),并在第一导电类型碳化硅体接触区(5)和部分第二导电类型碳化硅源区(6)的上表面制作欧姆合金层(9);
步骤9:通过淀积工艺,在半导体背面形成金属集电极(12);
步骤10:通过淀积和刻蚀工艺,在栅介质层(7)上表面形成多晶硅栅(8);
步骤11:通过淀积和刻蚀工艺,在半导体正面淀积层间介质层(10),在半导体表面的层间介质层(10)上形成窗口露出欧姆合金层(9);
步骤12:通过淀积和刻蚀工艺,在半导体表面形成金属发射极(11)。
5.根据权利要求4所述的一种碳化硅绝缘栅双极型晶体管的制作方法,其特征在于:第一导电类型碳化硅为P型碳化硅,第二导电类型碳化硅为N型碳化硅。
6.根据权利要求4所述的一种碳化硅绝缘栅双极型晶体管的制作方法,其特征在于:第一导电类型碳化硅为N型碳化硅,第二导电类型碳化硅为P型碳化硅。
CN201810131088.9A 2018-02-09 2018-02-09 一种碳化硅绝缘栅双极型晶体管及其制作方法 Expired - Fee Related CN108336133B (zh)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN201810131088.9A CN108336133B (zh) 2018-02-09 2018-02-09 一种碳化硅绝缘栅双极型晶体管及其制作方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201810131088.9A CN108336133B (zh) 2018-02-09 2018-02-09 一种碳化硅绝缘栅双极型晶体管及其制作方法

Publications (2)

Publication Number Publication Date
CN108336133A CN108336133A (zh) 2018-07-27
CN108336133B true CN108336133B (zh) 2020-08-28

Family

ID=62927236

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201810131088.9A Expired - Fee Related CN108336133B (zh) 2018-02-09 2018-02-09 一种碳化硅绝缘栅双极型晶体管及其制作方法

Country Status (1)

Country Link
CN (1) CN108336133B (zh)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN111211160B (zh) * 2020-01-15 2021-05-14 电子科技大学 一种垂直GaN功率二极管
CN114464675A (zh) * 2021-12-31 2022-05-10 上海功成半导体科技有限公司 复合栅igbt器件结构及其制备方法
CN117577677A (zh) * 2024-01-16 2024-02-20 淄博美林电子有限公司 一种具备双栅极结构的igbt芯片及其制备方法

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH1117176A (ja) * 1997-06-24 1999-01-22 Hitachi Ltd 炭化けい素半導体装置
CN103928516A (zh) * 2013-01-14 2014-07-16 三星电子株式会社 具有双平行沟道结构的半导体器件及其制造方法
CN206672940U (zh) * 2017-03-23 2017-11-24 深圳基本半导体有限公司 一种沟槽栅金属氧化物场效应晶体管
WO2017208734A1 (ja) * 2016-06-03 2017-12-07 富士電機株式会社 半導体装置

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP6526591B2 (ja) * 2016-03-16 2019-06-05 株式会社東芝 半導体装置

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH1117176A (ja) * 1997-06-24 1999-01-22 Hitachi Ltd 炭化けい素半導体装置
CN103928516A (zh) * 2013-01-14 2014-07-16 三星电子株式会社 具有双平行沟道结构的半导体器件及其制造方法
WO2017208734A1 (ja) * 2016-06-03 2017-12-07 富士電機株式会社 半導体装置
CN206672940U (zh) * 2017-03-23 2017-11-24 深圳基本半导体有限公司 一种沟槽栅金属氧化物场效应晶体管

Also Published As

Publication number Publication date
CN108336133A (zh) 2018-07-27

Similar Documents

Publication Publication Date Title
CN111312802B (zh) 低开启电压和低导通电阻的碳化硅二极管及制备方法
CN110148629B (zh) 一种沟槽型碳化硅mosfet器件及其制备方法
JP2018186270A (ja) トレンチ下部にオフセットを有するSiC半導体デバイス
CN102364688B (zh) 一种垂直双扩散金属氧化物半导体场效应晶体管
CN102723363B (zh) 一种vdmos器件及其制作方法
CN110277439B (zh) 一种碳化硅倒t形掩蔽层结构的mosfet器件及其制备方法
CN112687746B (zh) 碳化硅平面mosfet器件及制备方法
CN108336133B (zh) 一种碳化硅绝缘栅双极型晶体管及其制作方法
US9263560B2 (en) Power semiconductor device having reduced gate-collector capacitance
CN114038908A (zh) 集成二极管的沟槽栅碳化硅mosfet器件及制造方法
CN111834449A (zh) 一种具有背面双mos结构的快速关断rc-igbt器件
CN108899363B (zh) 能降低导通压降和关断损耗的沟槽栅igbt器件
CN113658999A (zh) 具有无结终端技术功率半导体器件及制造方法和应用
CN110504314B (zh) 一种沟槽型绝缘栅双极晶体管及其制备方法
CN110416295B (zh) 一种沟槽型绝缘栅双极晶体管及其制备方法
CN115377194A (zh) 一种碳化硅绝缘栅双极型晶体管及其制作方法
US20150171198A1 (en) Power semiconductor device
CN115084229A (zh) P+屏蔽层自钳位沟槽型碳化硅igbt器件及其制备方法
CN213124445U (zh) 一种新型碳化硅沟槽式绝缘栅双极晶体管
CN114843332A (zh) 低功耗高可靠性半包沟槽栅mosfet器件及制备方法
CN110504315B (zh) 一种沟槽型绝缘栅双极晶体管及其制备方法
CN114530504A (zh) 一种高阈值SiC MOSFET器件及其制造方法
CN210379054U (zh) 一种碳化硅倒t形掩蔽层结构的mosfet器件
CN109065638B (zh) 一种功率二极管器件
CN113078206A (zh) 一种功率半导体器件

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant
CF01 Termination of patent right due to non-payment of annual fee

Granted publication date: 20200828

Termination date: 20210209

CF01 Termination of patent right due to non-payment of annual fee