WO2009002940A2 - Systems and methods of reading nonvolatile memory - Google Patents

Systems and methods of reading nonvolatile memory Download PDF

Info

Publication number
WO2009002940A2
WO2009002940A2 PCT/US2008/067919 US2008067919W WO2009002940A2 WO 2009002940 A2 WO2009002940 A2 WO 2009002940A2 US 2008067919 W US2008067919 W US 2008067919W WO 2009002940 A2 WO2009002940 A2 WO 2009002940A2
Authority
WO
WIPO (PCT)
Prior art keywords
reading
raw data
data
cells
read
Prior art date
Application number
PCT/US2008/067919
Other languages
French (fr)
Other versions
WO2009002940A3 (en
Inventor
Jason T. Lin
Original Assignee
Sandisk Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US11/767,587 external-priority patent/US7849383B2/en
Priority claimed from US11/767,582 external-priority patent/US20080320366A1/en
Application filed by Sandisk Corporation filed Critical Sandisk Corporation
Publication of WO2009002940A2 publication Critical patent/WO2009002940A2/en
Publication of WO2009002940A3 publication Critical patent/WO2009002940A3/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0483Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells having several storage transistors connected in series
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/08Error detection or correction by redundancy in data representation, e.g. by using checking codes
    • G06F11/10Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
    • G06F11/1008Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's in individual solid state devices
    • G06F11/1072Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's in individual solid state devices in multilevel memories
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5621Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
    • G11C11/5642Sensing or reading circuits; Data output circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2211/00Indexing scheme relating to digital stores characterized by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C2211/56Indexing scheme relating to G11C11/56 and sub-groups for features not covered by these groups
    • G11C2211/563Multilevel memory reading aspects
    • G11C2211/5631Concurrent multilevel reading of more than one cell
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1006Data managing, e.g. manipulating data before writing or reading out, data bus switches or control circuits therefor

Definitions

  • This invention relates to nonvolatile memories and methods of operating nonvolatile memories.
  • this application relates to nonvolatile memory arrays in which floating gate memory cells individually hold one or more bits of data, and to methods of reading data from such cells.
  • Nonvolatile memory systems are used in various applications. Some nonvolatile memory systems are embedded in a larger system such as a personal computer. Other nonvolatile memory systems are removably connected to a host system and may be interchanged between different host systems. Examples of such removable memory systems include memory cards and USB flash drives. Electronic circuit cards, including non- volatile memory cards, have been commercially implemented according to a number of well-known standards. Memory cards are used with personal computers, cellular telephones, personal digital assistants (PDAs), digital still cameras, digital movie cameras, portable audio players and other host electronic devices for the storage of large amounts of data.
  • PDAs personal digital assistants
  • Such cards usually contain a re-programmable non-volatile semiconductor memory cell array along with a controller that controls and supports operation of the memory cell array and interfaces with a host to which the card is connected.
  • a controller that controls and supports operation of the memory cell array and interfaces with a host to which the card is connected.
  • Several of the same type of card may be interchanged in a host card slot designed to accept that type of card.
  • a card made according to one standard is usually not useable with a host designed to operate with a card of another standard.
  • Memory card standards include PC Card, CompactFlashTM card (CFTM card), SmartMediaTM card, MultiMediaCard (MMCTM), Secure Digital (SD) card, a miniSDTM card, Subscriber Identity Module (SIM), Memory StickTM, Memory Stick Duo card and microSD/TransFlashTM memory module standards.
  • USB flash drive products commercially available from SanDisk Corporation under its trademark "Cruzer®.” USB flash drives are typically larger and shaped differently than the memory cards described above.
  • Different types of memory array architecture are used in nonvolatile memory systems. In one type of architecture, a NAND array, a series of strings of more than two memory cells, such as 16 or 32, are connected along with one or more select transistors between individual bit lines and a reference potential to form columns of cells. Word lines extend across cells within a large number of these columns.
  • An individual memory cell may hold one bit of data in what is known as a Single Level Cell (SLC) design.
  • a memory cell may hold two or more bits of data in what is known as a Multi Level Cell (MLC) design.
  • SLC Single Level Cell
  • MLC Multi Level Cell
  • a method of reading data that is stored in a nonvolatile memory array comprises: performing first a read operation on a plurality of memory cells by individually comparing values of an electrical characteristic of each of the plurality of cells with a first at least one predetermined value to obtain first raw data that includes at least one bit from each of the plurality of cells; performing ECC decoding of the first raw data; while performing the ECC decoding of the first raw data, performing a second read operation on the plurality of memory cells by individually comparing values of the electrical characteristic of each of the plurality of cells with a second at least one predetermined value, that is different from the first at least one predetermined value to obtain second raw data that includes at least one bit from each of the plurality of cells; if the ECC decoding of the first raw data is not successful, then performing ECC decoding of the second raw data; and if the ECC decoding of the first raw data is successful, then discarding the second raw data without performing ECC decoding of the second raw data.
  • a method of reading data that is stored in a nonvolatile memory array comprises: reading a plurality of bits stored in the nonvolatile memory array using a first set of reading parameters to obtain a first set of raw data; performing ECC operations on the first set of raw data; and while performing ECC operations on the first set of raw data, reading the plurality of bits stored in the nonvolatile memory array using a second set of reading parameters to obtain a second set of raw data.
  • a method of reading data that is stored in a flash memory array comprises: performing a first read operation on a plurality of memory cells by individually comparing a threshold voltage of each of the plurality of cells with a first at least one reference voltage to obtain first raw data corresponding to data of a logical page stored in the plurality of memory cells; performing ECC decoding of the first raw data; while performing the ECC decoding of the first raw data, performing a second read operation on the plurality of memory cells by individually comparing the threshold voltage of each of the plurality of cells with a second at least one reference voltage, that is different from the first at least one reference voltage, to obtain second raw data corresponding to the data of the logical page stored in the plurality of cells; if the ECC decoding of the first raw data is not successful, then performing ECC decoding of the second raw data; and if the ECC decoding of the first raw data is successful, then outputting data obtained from decoding the first raw data and discarding the second raw data without performing ECC
  • a nonvolatile memory system comprises: a nonvolatile memory array that includes a plurality of memory cells that are read in parallel; a reading circuit that reads a plurality of bits of data stored in the plurality of memory cells according to a first reading scheme, to provide a first output, and reads the plurality of bits of data stored in the plurality of memory cells according to a second reading scheme, to provide a second output; and an ECC decoding circuit that is connected to the reading circuit, the ECC decoding circuit receiving the first output from the reading circuit and performing ECC decoding on the first output while the reading circuit reads the plurality of bits of data stored in the plurality of memory cells according to the second reading scheme.
  • a nonvolatile memory system comprises: a nonvolatile memory array that stores a plurality of pages of data; a reading circuit that has a plurality of reading modes, each of the plurality of reading modes comparing an electrical measurement from a memory cell with a different set of one or more predetermined values to provide an output, the reading circuit performing a plurality of read operations on a portion of data in a nonrepeating sequence of modes until an end condition is indicated; and an ECC circuit that performs ECC decoding of each output of the reading circuit while the reading circuit performs a read operation on the portion of data in a subsequent mode in the sequence of modes, the ECC circuit providing a signal to the reading circuit indicating the end condition when the ECC circuit successfully decodes an output of the reading circuit.
  • Figure 1 shows a portion of a memory system including a nonvolatile memory array, decoder circuits and an ECC circuit.
  • Figure 2 shows distributions of cells programmed to logic 0 and logic 1 states in a nonvolatile memory array and voltages used to determine the states of the cells.
  • Figure 3 shows distributions of cells programmed to different logic states in a MLC memory array and voltages used to determine the states of the cells.
  • Figure 4 shows a portion of a memory system with two operations being performed in parallel, transferring data that was read using first reading parameters to the ECC circuit and reading the same data using second reading parameters.
  • Figure 5 shows an example of reading a page of data using different reading parameters in different iterations and outputting the data from one read while performing a subsequent read.
  • Figure 6 shows an example of reading three logical pages of data using different reading parameters in different iterations and outputting data from one read while performing a subsequent read.
  • Figure 1 shows a portion of a nonvolatile memory system 100 according to an embodiment of the present invention.
  • Figure 1 shows an array of nonvolatile memory cells 102 that are used to store data.
  • Figure 1 also shows peripheral circuits 104, 106, 108 that are connected to array 102 and that are used in accessing the cells of memory array 102 for reading, writing and erasing data.
  • Row decoder circuits 104 are connected to word lines, which extend in the horizontal direction.
  • Column decoder and read/write circuits 106 are connected to bit lines, which extend in the vertical direction.
  • Column decoder and read/write circuits 106 may include sense amplifiers, multiplexing circuits and one or more registers. While Figure 1 shows a simple configuration, other configurations may also be used. Examples of such configurations are described in US Patent Pub. No. 2006/0221696.
  • the memory array consists of flash memory cells, which individually include a transistor having a floating gate. Charge is placed on floating gates during programming according to the data to be stored in the cell, and the threshold voltage of the cell changes accordingly. A cell may be read by comparing the threshold voltage of the cell with a predetermined voltage. Examples of flash memory arrays include NOR and NAND arrays.
  • NOR array In a typical NOR array, cells in a column are connected between two bit lines and cells along a row have select gates that are connected together by a word line.
  • cells In a typical NAND arrangement, cells are connected together in series to form a string with select transistors at each end of the strings. The string is connected to a bit line at one end (drain) and strings in a row are connected together at the other (source) end.
  • Word lines extend to form control gates of memory cells. Examples of NAND architecture are provided in US Patents Nos. 5,570,315, 5,774,397 and 6,046,935.
  • data is generally read from the memory array by sensing the currents or voltages of various bit lines when predetermined voltages are applied to word lines and select lines.
  • one cell in a string has a read voltage applied to its control gate (through a word line), while all other cells are turned on by applying a sufficient voltage to their control gates.
  • the cell being read controls the current flowing through the string and the resulting voltage on the bit line.
  • the resulting current and voltage depend on the threshold voltage of the cell being read.
  • the state of the cell and its threshold voltage may thus be read by sensing a current flowing through the cell, a voltage on the bit line or by sensing a time for a bit line to discharge through the cell.
  • Figure 1 also shows an Error Correction Coding (ECC) circuit 108 that is connected to the column decoder and read/write circuit 106.
  • ECC Error Correction Coding
  • the ECC circuit 108 may be located on the same die as the memory array 102, for example as a dedicated on-chip circuit, or may form part of a controller that is located on the same chip or on a different chip.
  • ECC circuit 108 performs encoding and decoding operations on data. In particular, data that is to be stored is encoded prior to storage.
  • Encoding generally involves transforming data so that there is some redundancy in the stored data and so that errors that may occur in the data when it is read may be detected and corrected.
  • Various ECC schemes may be used including schemes that append a number of bits (e.g. parity bits) and schemes that transform some or all data bits.
  • Simple Error Correction Codes encode data by storing additional parity bits, which set the parity of groups of bits to a required logical value when the data is written into the memory system. Upon reading the data from the memory system, the parity of the group of bits is computed once again by the ECC. Because of data corruption the computed parity may not match the required parity condition, and the ECC may detect the corruption.
  • ECC may be applied on a sector by sector basis so that each sector is stored with some additional redundant bits. For example, a sector having 512 bytes of data may have 8 bytes of ECC data appended prior to storage. In general, the more redundant bits used, the higher the number of errors that can be detected and corrected.
  • ECCs can have at least two functions: error detection and error correction. Capability for each of these functions is typically measured in the number of bits that can be detected as erroneous and subsequently corrected. Detection capability can be the same or greater than the correction capability. A typical ECC can detect a higher number of error bits than it can correct. A collection of data bits and parity bits is sometimes called a word.
  • An early example is the (7,4) Hamming code, which has the capability of detecting up to two errors per word (seven bits in this example) and has the capability of correcting one error in such a seven-bit word.
  • More sophisticated ECCs can correct more than a single error per word, but it becomes computationally increasingly complex to reconstruct the data.
  • Common practice is to recover the data with some acceptably small likelihood of incorrect recovery.
  • the probability of reliable data recovery also decreases rapidly or the associated costs in additional hardware and/or performance become prohibitively high.
  • a second attempt may be made to read the data. For example, a different set of reading conditions may be applied to see if the different reading conditions provide data with a lower number of errors that is correctable.
  • a memory system may go through multiple attempts to read data in this manner until a particular set of reading parameters provides good enough data (ECC correctable data).
  • Figure 2 shows an example of how different reading parameters may be used.
  • Figure 2 shows threshold voltages (V T ) of memory cells that are programmed to two different memory states, a logic 0 state and a logic 1 state.
  • V T threshold voltages
  • cells storing a logic 1 represent by distribution 210) have a lower threshold voltage
  • cells storing a logic 0 represented by distribution 212 have a higher threshold voltage.
  • the logic 1 threshold voltage may simply be the threshold voltage corresponding to the erased state so that cells storing logic 1 maintain the same threshold voltage during programming.
  • Reading data in memory cells generally involves comparing the threshold voltages of the cells with some predetermined voltage or voltages.
  • a first discrimination voltage Vl is used to perform a first read. This means that all cells with a threshold voltage less than Vl are considered to store a 1, while all cells with a threshold voltage greater than Vl are considered to store a 0.
  • This may provide data with a significant number of errors. In particular, this may provide data that has a number of errors that is uncorrectable by the ECC scheme used.
  • a second read may be performed using different reading parameters.
  • a second read is performed using V2 as the discrimination voltage. This results in cells in the shaded portion 214 being correctly identified as containing a 1. Thus, the number of errors is reduced to an acceptable number and the data may be fully corrected by ECC.
  • the discrimination voltage is adjusted from Vl to V2 by an amount ⁇ V in this example.
  • the direction of adjustment (increase or decrease) and the magnitude of adjustment may be determined in any suitable manner. An adjustment may be based on expected changes in memory cell characteristics due to wear over the lifetime of the cell, or based on measured changes in cell characteristics.
  • reference cells are used to track changes that may occur over the lifetime of a memory array and adjusted reading parameters may be based on changes observed in reference cells of the same device.
  • corrections made by the ECC circuit are subjected to statistical analysis to detect patterns in memory cell behavior and to adjust reading parameters accordingly during the lifetime of the device. Failure analysis on devices may also provide information regarding changing distributions of threshold voltage over time, so that some predictions may be made and suitable adjustments calculated, based on wear. For example, adjustments may be based on the number of erase cycles experienced by a block or other unit. Computer simulation may be used to obtain suitable adjustments for memory reading parameters. Adjustment may be made on a page-by-page basis, block-by-block basis, for all blocks of a device together, or for some other unit of memory.
  • the actual discrimination voltage used may vary throughout the lifetime of the device and may be different for different pages within the device.
  • a first read operation is performed using a default discrimination voltage such as Vl and only if ECC indicates that the data obtained from the first read is not correctable by ECC, a second read is performed using a different discrimination voltage such as V2.
  • multiple different discrimination voltages may be used until the data read is correctable.
  • Figure 3 shows another example of threshold voltage distributions 320-323 for different logic states in a nonvolatile memory.
  • individual cells are programmed to one of four states, so each cell stores two bits of data in what may be referred to as a Multi Level Cell (MLC) memory.
  • MLC Multi Level Cell
  • Other MLC designs store more than two (e.g. four) bits per cell.
  • the threshold voltage range assigned to each memory state becomes smaller and the risk of misreading data increases.
  • Figure 3 shows some overlap between distributions 320-323 for different memory states. Some overlap is acceptable because ECC may correct errors up to some limit. However, if too many errors are present in data read from the memory then ECC is unable to correct the data.
  • discrimination voltages V3, V4, and V5 are used to identify the memory state of each cell. Discrimination voltages V3, V4, and V5 may be default voltages, or may be subject to some offset, or set of offsets, from default voltages as described above.
  • discrimination voltages V6, V7, V8, V9, VlO, VIl are used to further resolve threshold voltages of cells.
  • the second read operation may be considered a higher resolution read than the first read operation. The second read operation provides an indication of the probability that the result of the first read operation was correct.
  • cells having threshold voltages V12 and V13 are both identified as storing (1,0) in a first read (threshold voltage between V3 and V4).
  • the cell with threshold voltage V12 is identified as having a relatively low probability of being correctly read because its threshold voltage is where distributions 320 and 321overlap (between V3 and V7).
  • the cell with threshold voltage Vl 3 is identified as having a relatively high probability of being correctly read because its threshold voltage is in the center of distribution 321 (between V7 and V8) where there is little or no overlap with other distributions.
  • This probability information may be used in performing ECC correction as described in U.S. Patent Applications 11/536,286 and 11/536,327. In some cases, additional read operations are performed with higher resolution until ECC correctable data is obtained.
  • data from a page in a nonvolatile memory array is initially read into a register that is part of the read/write circuit.
  • the data is then transferred to an ECC circuit for decoding.
  • the memory system may wait for the ECC decoding to be completed before performing any additional read operation. If the decoding is successful (all errors corrected by ECC), then the memory system reads the next page of data. If the ECC decoding is not successful (too many errors to correct by ECC), then the memory system re-reads the same data using different read parameters (e.g. using different discrimination voltage/voltages). For example, one or more discrimination voltages may be offset, or a read may be performed using a higher resolution.
  • a second read of the same data is initiated while the output from a first read of the data (first raw data) is being transferred to the ECC circuit and while ECC decoding is being performed.
  • ECC decoding of the first output data is not successful
  • ECC decoding of the second output data may be performed without waiting for the data to be read a second time. This may be considered a form of read caching.
  • FIG. 4 shows an example of a portion of a memory system 400 in which two operations are performed in parallel.
  • a first operation 440 data from a first read (first raw data) is transferred from a register 442 in the read/write circuits 444 to the ECC circuit 446 where the data is decoded.
  • a second operation 447 is performed to read the same data using different reading parameters to the first read.
  • the second raw data is read from a page 448 in memory array 450 into another register 452 in read/write circuit 444.
  • Both transfer of the data from the first read and ECC decoding may performed in parallel with the second read, or just one of these operations may be performed in parallel. In either case, at least some further handling of the data from the first read is performed in parallel with performing the second read.
  • first raw data and second raw data correspond to the same stored data bits, though because of different reading parameters used, first raw data and second raw data may contain different bits.
  • data may be read from a second page while data from a first page is being transferred or decoded.
  • MLC memory holds more than one logical page of data in a single physical page of a memory array and while one logical page of data is being transferred and/or decoded, another logical page of data may be read from the same physical page. In this case, though the same cells are read in both read operations, different bits of data are being read.
  • memory system 400 of Figure 4 reads the same bits of data (upper or lower page) in both read operations.
  • two read operations are sufficient to obtain ECC correctable data. In other cases, three or more read operations may be needed. In one example, successive read operations are performed with different reading parameters until ECC correctable data is obtained or some limit is reached.
  • Figure 5 shows an example of parallel operation where a page of data is read from a memory array using a sequence of different read parameters, and while each read is performed, data from an earlier read of the same page is transferred to the ECC circuit where ECC decoding is performed.
  • Figure 5 shows communication on a bus ("Bus” line) to the memory and read/busy ("RVB” "True R/B") during a series of iterative reads of the same data.
  • Figure 5 shows first read data being transferred "Dout 1 st read” in parallel with 2 nd sensing using a 2 nd reading voltage (2 nd Vrd) that is different to the first reading voltage.
  • a third read voltage "Vrd of 3 rd read” is sent to the read/write circuit (for example, from a memory controller).
  • the third read voltage may be determined by any suitable scheme. Subsequently, this voltage is used to perform a third sensing ("3 r sensing w/3 r Vrd") that occurs in parallel with the transfer of second read data "Dout 2 nd Read.”
  • a number of iterations are performed in this way, with different read voltages used in each iteration. Iterations may be performed until data is read that is ECC correctable. There may be a limit on the number of iterations allowed so that the page is considered to be uncorrectable if the limit is reached.
  • Figure 6 shows an example of reading a physical page of an MLC memory that contains three logical pages of data (lower, middle and upper page of word line
  • the lower middle and upper pages are read using a first set of read voltages and the data obtained by this read operation is output to the ECC circuit. Reading of a logical page may occur in parallel with outputting the data of the previous logical page to the ECC circuit.
  • reading of the first iteration ends, reading of the second iteration begins using a second set of read voltages that was previously supplied to the read/write circuit (Vrd of 2 nd set).
  • reading of a third iteration begins, using a third set of read voltages. Iterations continue until a final iteration. The process may terminate because ECC correctable data is read, or because some maximum number of iterations is reached.

Abstract

In a nonvolatile memory system, first raw data is obtained from stored data using a first set of reading parameters. Subsequently, the first raw data is transferred to an ECC circuit where it is decoded. While the first raw data is being transferred and decoded, second raw data is obtained from the same stored data using a second set of reading parameters.

Description

SYSTEMS AND METHODS OF READING NONVOLATILE MEMORY
BACKGROUND OF THE INVENTION
[0001] This invention relates to nonvolatile memories and methods of operating nonvolatile memories. In particular, this application relates to nonvolatile memory arrays in which floating gate memory cells individually hold one or more bits of data, and to methods of reading data from such cells.
[0002] Nonvolatile memory systems are used in various applications. Some nonvolatile memory systems are embedded in a larger system such as a personal computer. Other nonvolatile memory systems are removably connected to a host system and may be interchanged between different host systems. Examples of such removable memory systems include memory cards and USB flash drives. Electronic circuit cards, including non- volatile memory cards, have been commercially implemented according to a number of well-known standards. Memory cards are used with personal computers, cellular telephones, personal digital assistants (PDAs), digital still cameras, digital movie cameras, portable audio players and other host electronic devices for the storage of large amounts of data. Such cards usually contain a re-programmable non-volatile semiconductor memory cell array along with a controller that controls and supports operation of the memory cell array and interfaces with a host to which the card is connected. Several of the same type of card may be interchanged in a host card slot designed to accept that type of card. However, the development of the many electronic card standards has created different types of cards that are incompatible with each other in various degrees. A card made according to one standard is usually not useable with a host designed to operate with a card of another standard. Memory card standards include PC Card, CompactFlash™ card (CF™ card), SmartMedia™ card, MultiMediaCard (MMC™), Secure Digital (SD) card, a miniSD™ card, Subscriber Identity Module (SIM), Memory Stick™, Memory Stick Duo card and microSD/TransFlash™ memory module standards. There are several USB flash drive products commercially available from SanDisk Corporation under its trademark "Cruzer®." USB flash drives are typically larger and shaped differently than the memory cards described above. [0003] Different types of memory array architecture are used in nonvolatile memory systems. In one type of architecture, a NAND array, a series of strings of more than two memory cells, such as 16 or 32, are connected along with one or more select transistors between individual bit lines and a reference potential to form columns of cells. Word lines extend across cells within a large number of these columns.
[0004] An individual memory cell may hold one bit of data in what is known as a Single Level Cell (SLC) design. In some examples, a memory cell may hold two or more bits of data in what is known as a Multi Level Cell (MLC) design.
SUMMARY OF THE INVENTION
[0005] A method of reading data that is stored in a nonvolatile memory array according to an embodiment of the present invention comprises: performing first a read operation on a plurality of memory cells by individually comparing values of an electrical characteristic of each of the plurality of cells with a first at least one predetermined value to obtain first raw data that includes at least one bit from each of the plurality of cells; performing ECC decoding of the first raw data; while performing the ECC decoding of the first raw data, performing a second read operation on the plurality of memory cells by individually comparing values of the electrical characteristic of each of the plurality of cells with a second at least one predetermined value, that is different from the first at least one predetermined value to obtain second raw data that includes at least one bit from each of the plurality of cells; if the ECC decoding of the first raw data is not successful, then performing ECC decoding of the second raw data; and if the ECC decoding of the first raw data is successful, then discarding the second raw data without performing ECC decoding of the second raw data.
[0006] A method of reading data that is stored in a nonvolatile memory array according to an embodiment of the present invention comprises: reading a plurality of bits stored in the nonvolatile memory array using a first set of reading parameters to obtain a first set of raw data; performing ECC operations on the first set of raw data; and while performing ECC operations on the first set of raw data, reading the plurality of bits stored in the nonvolatile memory array using a second set of reading parameters to obtain a second set of raw data. [0007] A method of reading data that is stored in a flash memory array according to an embodiment of the present invention comprises: performing a first read operation on a plurality of memory cells by individually comparing a threshold voltage of each of the plurality of cells with a first at least one reference voltage to obtain first raw data corresponding to data of a logical page stored in the plurality of memory cells; performing ECC decoding of the first raw data; while performing the ECC decoding of the first raw data, performing a second read operation on the plurality of memory cells by individually comparing the threshold voltage of each of the plurality of cells with a second at least one reference voltage, that is different from the first at least one reference voltage, to obtain second raw data corresponding to the data of the logical page stored in the plurality of cells; if the ECC decoding of the first raw data is not successful, then performing ECC decoding of the second raw data; and if the ECC decoding of the first raw data is successful, then outputting data obtained from decoding the first raw data and discarding the second raw data without performing ECC decoding of the second raw data.
[0008] A nonvolatile memory system according to an embodiment of the present invention comprises: a nonvolatile memory array that includes a plurality of memory cells that are read in parallel; a reading circuit that reads a plurality of bits of data stored in the plurality of memory cells according to a first reading scheme, to provide a first output, and reads the plurality of bits of data stored in the plurality of memory cells according to a second reading scheme, to provide a second output; and an ECC decoding circuit that is connected to the reading circuit, the ECC decoding circuit receiving the first output from the reading circuit and performing ECC decoding on the first output while the reading circuit reads the plurality of bits of data stored in the plurality of memory cells according to the second reading scheme.
[0009] A nonvolatile memory system according to an embodiment of the present invention comprises: a nonvolatile memory array that stores a plurality of pages of data; a reading circuit that has a plurality of reading modes, each of the plurality of reading modes comparing an electrical measurement from a memory cell with a different set of one or more predetermined values to provide an output, the reading circuit performing a plurality of read operations on a portion of data in a nonrepeating sequence of modes until an end condition is indicated; and an ECC circuit that performs ECC decoding of each output of the reading circuit while the reading circuit performs a read operation on the portion of data in a subsequent mode in the sequence of modes, the ECC circuit providing a signal to the reading circuit indicating the end condition when the ECC circuit successfully decodes an output of the reading circuit.
BRIEF DESCRIPTION OF THE DRAWINGS
[0010] Figure 1 shows a portion of a memory system including a nonvolatile memory array, decoder circuits and an ECC circuit.
[0011] Figure 2 shows distributions of cells programmed to logic 0 and logic 1 states in a nonvolatile memory array and voltages used to determine the states of the cells.
[0012] Figure 3 shows distributions of cells programmed to different logic states in a MLC memory array and voltages used to determine the states of the cells.
[0013] Figure 4 shows a portion of a memory system with two operations being performed in parallel, transferring data that was read using first reading parameters to the ECC circuit and reading the same data using second reading parameters.
[0014] Figure 5 shows an example of reading a page of data using different reading parameters in different iterations and outputting the data from one read while performing a subsequent read.
[0015] Figure 6 shows an example of reading three logical pages of data using different reading parameters in different iterations and outputting data from one read while performing a subsequent read.
DETAILED DESCRIPTION OF ILLUSTRATED EMBODIMENTS [0016] Figure 1 shows a portion of a nonvolatile memory system 100 according to an embodiment of the present invention. In particular, Figure 1 shows an array of nonvolatile memory cells 102 that are used to store data. Figure 1 also shows peripheral circuits 104, 106, 108 that are connected to array 102 and that are used in accessing the cells of memory array 102 for reading, writing and erasing data. Row decoder circuits 104 are connected to word lines, which extend in the horizontal direction. Column decoder and read/write circuits 106 are connected to bit lines, which extend in the vertical direction. Column decoder and read/write circuits 106 may include sense amplifiers, multiplexing circuits and one or more registers. While Figure 1 shows a simple configuration, other configurations may also be used. Examples of such configurations are described in US Patent Pub. No. 2006/0221696.
[0017] Aspects of the present invention may be used with a variety of nonvolatile memory arrays. In one example, the memory array consists of flash memory cells, which individually include a transistor having a floating gate. Charge is placed on floating gates during programming according to the data to be stored in the cell, and the threshold voltage of the cell changes accordingly. A cell may be read by comparing the threshold voltage of the cell with a predetermined voltage. Examples of flash memory arrays include NOR and NAND arrays.
[0018] In a typical NOR array, cells in a column are connected between two bit lines and cells along a row have select gates that are connected together by a word line. In a typical NAND arrangement, cells are connected together in series to form a string with select transistors at each end of the strings. The string is connected to a bit line at one end (drain) and strings in a row are connected together at the other (source) end. Word lines extend to form control gates of memory cells. Examples of NAND architecture are provided in US Patents Nos. 5,570,315, 5,774,397 and 6,046,935.
[0019] In a NAND memory system, data is generally read from the memory array by sensing the currents or voltages of various bit lines when predetermined voltages are applied to word lines and select lines. In particular, one cell in a string has a read voltage applied to its control gate (through a word line), while all other cells are turned on by applying a sufficient voltage to their control gates. Thus, the cell being read controls the current flowing through the string and the resulting voltage on the bit line. The resulting current and voltage depend on the threshold voltage of the cell being read. The state of the cell and its threshold voltage may thus be read by sensing a current flowing through the cell, a voltage on the bit line or by sensing a time for a bit line to discharge through the cell. Even though these techniques may not directly measure threshold voltage, they measure a parameter that is dependent on the threshold voltage of the cell transistor and may be considered to indirectly sense the cell's threshold voltage. [0020] Figure 1 also shows an Error Correction Coding (ECC) circuit 108 that is connected to the column decoder and read/write circuit 106. The ECC circuit 108 may be located on the same die as the memory array 102, for example as a dedicated on-chip circuit, or may form part of a controller that is located on the same chip or on a different chip. ECC circuit 108 performs encoding and decoding operations on data. In particular, data that is to be stored is encoded prior to storage. Encoding generally involves transforming data so that there is some redundancy in the stored data and so that errors that may occur in the data when it is read may be detected and corrected. Various ECC schemes may be used including schemes that append a number of bits (e.g. parity bits) and schemes that transform some or all data bits. Simple Error Correction Codes encode data by storing additional parity bits, which set the parity of groups of bits to a required logical value when the data is written into the memory system. Upon reading the data from the memory system, the parity of the group of bits is computed once again by the ECC. Because of data corruption the computed parity may not match the required parity condition, and the ECC may detect the corruption. ECC may be applied on a sector by sector basis so that each sector is stored with some additional redundant bits. For example, a sector having 512 bytes of data may have 8 bytes of ECC data appended prior to storage. In general, the more redundant bits used, the higher the number of errors that can be detected and corrected.
[0021] ECCs can have at least two functions: error detection and error correction. Capability for each of these functions is typically measured in the number of bits that can be detected as erroneous and subsequently corrected. Detection capability can be the same or greater than the correction capability. A typical ECC can detect a higher number of error bits than it can correct. A collection of data bits and parity bits is sometimes called a word. An early example is the (7,4) Hamming code, which has the capability of detecting up to two errors per word (seven bits in this example) and has the capability of correcting one error in such a seven-bit word.
[0022] More sophisticated ECCs can correct more than a single error per word, but it becomes computationally increasingly complex to reconstruct the data. Common practice is to recover the data with some acceptably small likelihood of incorrect recovery. However with increasing number of errors the probability of reliable data recovery also decreases rapidly or the associated costs in additional hardware and/or performance become prohibitively high.
[0023] When data is read that has an uncorrectably high number of errors, a second attempt may be made to read the data. For example, a different set of reading conditions may be applied to see if the different reading conditions provide data with a lower number of errors that is correctable. A memory system may go through multiple attempts to read data in this manner until a particular set of reading parameters provides good enough data (ECC correctable data).
[0024] Figure 2 shows an example of how different reading parameters may be used. Figure 2 shows threshold voltages (VT) of memory cells that are programmed to two different memory states, a logic 0 state and a logic 1 state. In this example, cells storing a logic 1 (represented by distribution 210) have a lower threshold voltage and cells storing a logic 0 (represented by distribution 212) have a higher threshold voltage. The logic 1 threshold voltage may simply be the threshold voltage corresponding to the erased state so that cells storing logic 1 maintain the same threshold voltage during programming.
[0025] Reading data in memory cells generally involves comparing the threshold voltages of the cells with some predetermined voltage or voltages. In one example, a first discrimination voltage Vl is used to perform a first read. This means that all cells with a threshold voltage less than Vl are considered to store a 1, while all cells with a threshold voltage greater than Vl are considered to store a 0. This means that cells in the shaded portion 214 of distribution 210 of cells programmed to the logic 1 state are erroneously read as being in the logic 0 state. This may provide data with a significant number of errors. In particular, this may provide data that has a number of errors that is uncorrectable by the ECC scheme used.
[0026] Where ECC decoding determines that there is an uncorrectably large number of errors in the data, a second read may be performed using different reading parameters. In the present example, a second read is performed using V2 as the discrimination voltage. This results in cells in the shaded portion 214 being correctly identified as containing a 1. Thus, the number of errors is reduced to an acceptable number and the data may be fully corrected by ECC. [0027] The discrimination voltage is adjusted from Vl to V2 by an amount ΔV in this example. The direction of adjustment (increase or decrease) and the magnitude of adjustment may be determined in any suitable manner. An adjustment may be based on expected changes in memory cell characteristics due to wear over the lifetime of the cell, or based on measured changes in cell characteristics. In one example, reference cells are used to track changes that may occur over the lifetime of a memory array and adjusted reading parameters may be based on changes observed in reference cells of the same device. In another example, corrections made by the ECC circuit are subjected to statistical analysis to detect patterns in memory cell behavior and to adjust reading parameters accordingly during the lifetime of the device. Failure analysis on devices may also provide information regarding changing distributions of threshold voltage over time, so that some predictions may be made and suitable adjustments calculated, based on wear. For example, adjustments may be based on the number of erase cycles experienced by a block or other unit. Computer simulation may be used to obtain suitable adjustments for memory reading parameters. Adjustment may be made on a page-by-page basis, block-by-block basis, for all blocks of a device together, or for some other unit of memory. Thus, in a memory system that uses some default discrimination voltage (e.g. Vl) to read a page, the actual discrimination voltage used (e.g. V2) may vary throughout the lifetime of the device and may be different for different pages within the device. In one example, a first read operation is performed using a default discrimination voltage such as Vl and only if ECC indicates that the data obtained from the first read is not correctable by ECC, a second read is performed using a different discrimination voltage such as V2. In other examples, multiple different discrimination voltages may be used until the data read is correctable.
[0028] Figure 3 shows another example of threshold voltage distributions 320-323 for different logic states in a nonvolatile memory. In this case, individual cells are programmed to one of four states, so each cell stores two bits of data in what may be referred to as a Multi Level Cell (MLC) memory. Other MLC designs store more than two (e.g. four) bits per cell. Generally, as the number of bits per cell increases, the threshold voltage range assigned to each memory state becomes smaller and the risk of misreading data increases. Figure 3 shows some overlap between distributions 320-323 for different memory states. Some overlap is acceptable because ECC may correct errors up to some limit. However, if too many errors are present in data read from the memory then ECC is unable to correct the data. Therefore, using the right discrimination voltages is important. In a first read operation, discrimination voltages V3, V4, and V5 are used to identify the memory state of each cell. Discrimination voltages V3, V4, and V5 may be default voltages, or may be subject to some offset, or set of offsets, from default voltages as described above. In a second read operation, discrimination voltages V6, V7, V8, V9, VlO, VIl are used to further resolve threshold voltages of cells. The second read operation may be considered a higher resolution read than the first read operation. The second read operation provides an indication of the probability that the result of the first read operation was correct. For example, cells having threshold voltages V12 and V13 are both identified as storing (1,0) in a first read (threshold voltage between V3 and V4). In a second read, the cell with threshold voltage V12 is identified as having a relatively low probability of being correctly read because its threshold voltage is where distributions 320 and 321overlap (between V3 and V7). In the second read, the cell with threshold voltage Vl 3 is identified as having a relatively high probability of being correctly read because its threshold voltage is in the center of distribution 321 (between V7 and V8) where there is little or no overlap with other distributions. This probability information may be used in performing ECC correction as described in U.S. Patent Applications 11/536,286 and 11/536,327. In some cases, additional read operations are performed with higher resolution until ECC correctable data is obtained.
[0029] In one arrangement, data from a page in a nonvolatile memory array is initially read into a register that is part of the read/write circuit. The data is then transferred to an ECC circuit for decoding. The memory system may wait for the ECC decoding to be completed before performing any additional read operation. If the decoding is successful (all errors corrected by ECC), then the memory system reads the next page of data. If the ECC decoding is not successful (too many errors to correct by ECC), then the memory system re-reads the same data using different read parameters (e.g. using different discrimination voltage/voltages). For example, one or more discrimination voltages may be offset, or a read may be performed using a higher resolution. [0030] In one example, to increase speed, a second read of the same data is initiated while the output from a first read of the data (first raw data) is being transferred to the ECC circuit and while ECC decoding is being performed. In this way, if ECC decoding of the first output data is not successful, ECC decoding of the second output data (second raw data) may be performed without waiting for the data to be read a second time. This may be considered a form of read caching.
[0031] Figure 4 shows an example of a portion of a memory system 400 in which two operations are performed in parallel. In a first operation 440, data from a first read (first raw data) is transferred from a register 442 in the read/write circuits 444 to the ECC circuit 446 where the data is decoded. At the same time, a second operation 447 is performed to read the same data using different reading parameters to the first read. The second raw data is read from a page 448 in memory array 450 into another register 452 in read/write circuit 444. Both transfer of the data from the first read and ECC decoding may performed in parallel with the second read, or just one of these operations may be performed in parallel. In either case, at least some further handling of the data from the first read is performed in parallel with performing the second read.
[0032] It should be noted that the same bits of data are read in both the first and second read in the example of Figure 4. Thus, first raw data and second raw data correspond to the same stored data bits, though because of different reading parameters used, first raw data and second raw data may contain different bits. In another example, data may be read from a second page while data from a first page is being transferred or decoded. In yet another example, MLC memory holds more than one logical page of data in a single physical page of a memory array and while one logical page of data is being transferred and/or decoded, another logical page of data may be read from the same physical page. In this case, though the same cells are read in both read operations, different bits of data are being read. For example, in memory storing two bits per cell (see example of Figure 3) one bit may be considered the lower bit and one the upper bit. The lower bits of a physical page may be considered a lower logical page and the upper bits of a physical page may be considered an upper logical page. In MLC memories, it may be efficient to read subsequent logical pages while decoding previous logical pages from the same physical page. In contrast, memory system 400 of Figure 4 reads the same bits of data (upper or lower page) in both read operations.
[0033] In some cases, two read operations are sufficient to obtain ECC correctable data. In other cases, three or more read operations may be needed. In one example, successive read operations are performed with different reading parameters until ECC correctable data is obtained or some limit is reached.
[0034] Figure 5 shows an example of parallel operation where a page of data is read from a memory array using a sequence of different read parameters, and while each read is performed, data from an earlier read of the same page is transferred to the ECC circuit where ECC decoding is performed. Figure 5 shows communication on a bus ("Bus" line) to the memory and read/busy ("RVB" "True R/B") during a series of iterative reads of the same data. In particular, Figure 5 shows first read data being transferred "Dout 1st read" in parallel with 2nd sensing using a 2nd reading voltage (2nd Vrd) that is different to the first reading voltage. After the first read data is transferred, and prior to transfer of the second data, a third read voltage "Vrd of 3rd read" is sent to the read/write circuit (for example, from a memory controller). The third read voltage may be determined by any suitable scheme. Subsequently, this voltage is used to perform a third sensing ("3r sensing w/3r Vrd") that occurs in parallel with the transfer of second read data "Dout 2nd Read." A number of iterations are performed in this way, with different read voltages used in each iteration. Iterations may be performed until data is read that is ECC correctable. There may be a limit on the number of iterations allowed so that the page is considered to be uncorrectable if the limit is reached.
[0035] Figure 6 shows an example of reading a physical page of an MLC memory that contains three logical pages of data (lower, middle and upper page of word line
WLO). In a first iteration, the lower middle and upper pages are read using a first set of read voltages and the data obtained by this read operation is output to the ECC circuit. Reading of a logical page may occur in parallel with outputting the data of the previous logical page to the ECC circuit. When reading of the first iteration ends, reading of the second iteration begins using a second set of read voltages that was previously supplied to the read/write circuit (Vrd of 2nd set). Subsequently, when the reading of the second iteration ends, reading of a third iteration begins, using a third set of read voltages. Iterations continue until a final iteration. The process may terminate because ECC correctable data is read, or because some maximum number of iterations is reached.
[0036] All patents, patent applications, articles, books, specifications, other publications, documents and things referenced herein are hereby incorporated herein by this reference in their entirety for all purposes. To the extent of any inconsistency or conflict in the definition or use of a term between any of the incorporated publications, documents or things and the text of the present document, the definition or use of the term in the present document shall prevail.
[0037] Although the various aspects of the present invention have been described with respect to certain preferred embodiments, it is understood that the invention is entitled to protection within the full scope of the appended claims.

Claims

THE CLAIMSWhat is Claimed is:
1. A nonvolatile memory system comprising: a nonvolatile memory array that includes a plurality of memory cells that are read in parallel; a reading circuit that reads a plurality of bits of data stored in the plurality of memory cells according to a first reading scheme, to provide a first output, and reads the plurality of bits of data stored in the plurality of memory cells according to a second reading scheme, to provide a second output; and an ECC decoding circuit that is connected to the reading circuit, the ECC decoding circuit receiving the first output from the reading circuit and performing ECC decoding on the first output while the reading circuit reads the plurality of bits of data stored in the plurality of memory cells according to the second reading scheme.
2. The nonvolatile memory system of claim 1 wherein each of the plurality of cells holds two or more bits.
3. The nonvolatile memory system of claim 1 wherein reading a cell according to a first reading scheme comprises comparing a voltage obtained from the cell with a predetermined voltage.
4. The nonvolatile memory system of claim 1 wherein reading a cell according to a first reading scheme comprises comparing a current obtained from the cell with a predetermined current.
5. The nonvolatile memory system of claim 1 wherein the memory array includes memory cells connected together in series to form NAND strings.
6. The nonvolatile memory system of claim 1 wherein the reading circuit has additional reading schemes and, while the reading circuit performs reading according to a current reading scheme, the ECC decoding circuit performs decoding of an output of a previous reading scheme that was previously used to read the plurality of bits of data.
7. The nonvolatile memory system of claim 1 wherein the ECC decoding circuit is within a memory controller.
8. The nonvolatile memory system of claim 1 wherein the ECC decoding circuit is a dedicated circuit that is connected to the reading circuit.
9. A nonvolatile memory system comprising: a nonvolatile memory array that stores a plurality of pages of data; a reading circuit that has a plurality of reading modes, each of the plurality of reading modes comparing an electrical measurement from a memory cell with a different set of one or more predetermined values to provide an output, the reading circuit performing a plurality of read operations on a portion of data in a nonrepeating sequence of modes until an end condition is indicated; and an ECC circuit that performs ECC decoding of each output of the reading circuit while the reading circuit performs a read operation on the portion of data in a subsequent mode in the sequence of modes, the ECC circuit providing a signal to the reading circuit indicating the end condition when the ECC circuit successfully decodes an output of the reading circuit.
10. The nonvolatile memory system of claim 9 wherein the plurality of reading modes include modes having different read resolution and the non-repeating sequence is from lower resolution to higher resolution.
11. The nonvolatile memory system of claim 9 wherein the plurality of reading modes include a first mode in which a cell threshold voltage is compared with a first predetermined value and a second mode in which the cell threshold voltage is compared with a second predetermined value, reading according to the second mode occurring after reading according to the first mode, the first predetermined value selected as a default value, the second predetermined value selected according to expected wear characteristics of the memory cell.
12. The nonvolatile memory system of claim 9 further comprising an interface according to a memory card standard that allows the memory system to physically connect to any host that supports the standard interface.
13. The nonvolatile memory system of claim 9 wherein the memory system is embedded in an electronic device for rendering audio, video or other stored content.
14. A method of reading data that is stored in a nonvolatile memory array comprising: performing first a read operation on a plurality of memory cells by individually comparing values of an electrical characteristic of each of the plurality of cells with a first at least one predetermined value to obtain first raw data that includes at least one bit from each of the plurality of cells; performing ECC decoding of the first raw data; while performing the ECC decoding of the first raw data, performing a second read operation on the plurality of memory cells by individually comparing values of the electrical characteristic of each of the plurality of cells with a second at least one predetermined value, that is different from the first at least one predetermined value to obtain second raw data that includes at least one bit from each of the plurality of cells; if the ECC decoding of the first raw data is not successful, then performing ECC decoding of the second raw data; and if the ECC decoding of the first raw data is successful, then discarding the second raw data without performing ECC decoding of the second raw data.
15. The method of claim 14 further comprising, while performing the ECC decoding of the second raw data, performing a third read operation on the plurality of memory cells by individually comparing values of the electrical characteristic of each of the plurality of cells with a third at least one predetermined value, that is different from the first and second at least one predetermined value, to obtain third raw data that includes at least one bit from each of the plurality of cells
16. The method of claim 15 wherein, if the decoding of the second raw data is successful, then discarding the third raw data without performing ECC decoding of the third raw data.
17. The method of claim 16 further comprising, if the decoding of the second raw data is not successful, then performing ECC decoding of the third raw data and discarding the second raw data.
18. The method of claim 15 further comprising performing at least one additional read operation on the plurality of memory cells by individually comparing values of the electrical characteristic of each of the plurality of cells with an additional at least one predetermined value, to obtain additional raw data that includes at least one bit from each of the plurality of cells, each of the additional read operations performed in parallel with ECC decoding of data from a previously performed read operation.
19. The method of claim 14 wherein the electrical characteristic is threshold voltage of a floating gate memory cell and the first at least one predetermined value is a threshold voltage value that corresponds to a mid point between threshold voltage ranges associated with two memory states.
20. The method of claim 14 wherein the electrical characteristic is threshold voltage of a floating gate memory cell and the first at least one predetermined value is a plurality of threshold voltage values that correspond to mid points between threshold voltage ranges associated with more than two memory states.
21. The method of claim 15 wherein the difference between the first at least one predetermined value and the second at least one predetermined value is determined from a predicted change in the electrical characteristic.
22. The method of claim 14 wherein the second read is initiated while the first raw data is being transferred.
23. A method of reading data that is stored in a nonvolatile memory array comprising: reading a plurality of bits stored in the nonvolatile memory array using a first set of reading parameters to obtain a first set of raw data; performing ECC operations on the first set of raw data; and while performing ECC operations on the first set of raw data, reading the plurality of bits stored in the nonvolatile memory array using a second set of reading parameters to obtain a second set of raw data.
24. The method of claim 23 wherein the first set of reading parameters includes at least a first predetermined voltage that is compared with a voltage derived from a cell of the nonvolatile memory array.
25. The method of claim 24 wherein the second set of reading parameters includes at least a second predetermined voltage that is compared with the voltage derived from the cell of the nonvolatile memory array, the second voltage being selected according to an expected change in threshold voltage of the cell.
26. The method of claim 23 further comprising, if the performing ECC operations on the first set of raw data is not successful, then performing ECC operations on the second set of raw data while reading the plurality of bits stored in the nonvolatile memory array using a third set of reading parameters to obtain a third set of raw data.
27. The method of claim 26 further comprising, performing at least one further iteration consisting of performing ECC operations on an Nth set of raw data from reading the plurality of bits using an Nth set of reading parameters while reading the plurality of bits according to an N+lth set of reading parameters to obtain an N+lth set of raw data.
28. A method of reading data that is stored in a flash memory array comprising: performing a first read operation on a plurality of memory cells by individually comparing a threshold voltage of each of the plurality of cells with a first at least one reference voltage to obtain first raw data corresponding to data of a logical page stored in the plurality of memory cells; performing ECC decoding of the first raw data; while performing the ECC decoding of the first raw data, performing a second read operation on the plurality of memory cells by individually comparing the threshold voltage of each of the plurality of cells with a second at least one reference voltage, that is different from the first at least one reference voltage, to obtain second raw data corresponding to the data of the logical page stored in the plurality of cells; if the ECC decoding of the first raw data is not successful, then performing ECC decoding of the second raw data; and if the ECC decoding of the first raw data is successful, then outputting data obtained from decoding the first raw data and discarding the second raw data without performing ECC decoding of the second raw data.
29. The method of claim 28 wherein if the decoding of the second raw data is successful, then outputting data obtained from the decoding of the second raw data and discarding the first raw data.
30. The method of claim 28 wherein a memory host initiates reading by sending a read command prior to performing the first read operation, the second and any subsequent read operations and ECC decoding being performed without separate commands from the host.
31. The method of claim 28 wherein a memory controller initiates reading by sending a read command prior to performing the first read operation, the memory controller initiating reading without a read command from a host.
32. The method of claim 28 wherein the logical page is one of two or more logical pages stored in a physical page that consists of the plurality of memory cells.
PCT/US2008/067919 2007-06-25 2008-06-23 Systems and methods of reading nonvolatile memory WO2009002940A2 (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US11/767,582 2007-06-25
US11/767,587 US7849383B2 (en) 2007-06-25 2007-06-25 Systems and methods for reading nonvolatile memory using multiple reading schemes
US11/767,582 US20080320366A1 (en) 2007-06-25 2007-06-25 Methods of reading nonvolatile memory
US11/767,587 2007-06-25

Publications (2)

Publication Number Publication Date
WO2009002940A2 true WO2009002940A2 (en) 2008-12-31
WO2009002940A3 WO2009002940A3 (en) 2009-03-12

Family

ID=39855754

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2008/067919 WO2009002940A2 (en) 2007-06-25 2008-06-23 Systems and methods of reading nonvolatile memory

Country Status (2)

Country Link
TW (1) TWI387970B (en)
WO (1) WO2009002940A2 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7849383B2 (en) 2007-06-25 2010-12-07 Sandisk Corporation Systems and methods for reading nonvolatile memory using multiple reading schemes
WO2013085693A1 (en) * 2011-12-09 2013-06-13 Sandisk Technologies Inc. Systems and methods of updating read voltages in a multibit memory
CN106161022A (en) * 2015-03-31 2016-11-23 上海复旦微电子集团股份有限公司 Anti-attack method based on ECC crypto module and device
US20180024881A1 (en) * 2014-07-22 2018-01-25 Ngd Systems, Inc. System and method for adaptive multiple read of nand flash
US10795765B2 (en) 2014-07-22 2020-10-06 Ngd Systems, Inc. SSD for long term data retention

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI455142B (en) * 2010-04-08 2014-10-01 Silicon Motion Inc Data storage device and data read method of a flash memory
CN104217765B (en) * 2014-09-09 2017-11-24 武汉新芯集成电路制造有限公司 The measuring method of flash chip operating time
KR20180110412A (en) * 2017-03-29 2018-10-10 에스케이하이닉스 주식회사 Memory system and operating method thereof
US11237908B2 (en) 2017-03-29 2022-02-01 SK Hynix Inc. Memory system and operating method thereof

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060221696A1 (en) * 2005-04-01 2006-10-05 Yan Li Method for Non-Volatile Memory with Background Data Latch Caching During Read Operations
WO2007049272A2 (en) * 2005-10-25 2007-05-03 Sandisk Il Ltd. A method for recovering from errors in flash memory

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060221696A1 (en) * 2005-04-01 2006-10-05 Yan Li Method for Non-Volatile Memory with Background Data Latch Caching During Read Operations
WO2007049272A2 (en) * 2005-10-25 2007-05-03 Sandisk Il Ltd. A method for recovering from errors in flash memory

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
"METHOD FOR GENERATING SOFT BITS IN FLASH MEMORIES" IP.COM JOURNAL, IP.COM INC., WEST HENRIETTA, NY, US, 4 March 2007 (2007-03-04), XP013118530 ISSN: 1533-0001 *
"SOFT DECODING OF HARD AND SOFT BITS READ FROM A FLASH MEMORY" IP.COM JOURNAL, IP.COM INC., WEST HENRIETTA, NY, US, 4 March 2007 (2007-03-04), XP013118528 ISSN: 1533-0001 *

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7849383B2 (en) 2007-06-25 2010-12-07 Sandisk Corporation Systems and methods for reading nonvolatile memory using multiple reading schemes
WO2013085693A1 (en) * 2011-12-09 2013-06-13 Sandisk Technologies Inc. Systems and methods of updating read voltages in a multibit memory
US8811081B2 (en) 2011-12-09 2014-08-19 Sandisk Technologies Inc. Systems and methods of updating read voltages in a memory
US20180024881A1 (en) * 2014-07-22 2018-01-25 Ngd Systems, Inc. System and method for adaptive multiple read of nand flash
US10417087B2 (en) * 2014-07-22 2019-09-17 Ngd Systems, Inc. System and method for adaptive multiple read of NAND flash
US10795765B2 (en) 2014-07-22 2020-10-06 Ngd Systems, Inc. SSD for long term data retention
CN106161022A (en) * 2015-03-31 2016-11-23 上海复旦微电子集团股份有限公司 Anti-attack method based on ECC crypto module and device

Also Published As

Publication number Publication date
TW200907978A (en) 2009-02-16
TWI387970B (en) 2013-03-01
WO2009002940A3 (en) 2009-03-12

Similar Documents

Publication Publication Date Title
US7849383B2 (en) Systems and methods for reading nonvolatile memory using multiple reading schemes
US20080320366A1 (en) Methods of reading nonvolatile memory
US9928126B1 (en) Recovery from cross-temperature read failures by programming neighbor word lines
US7558109B2 (en) Nonvolatile memory with variable read threshold
US9025374B2 (en) System and method to update read voltages in a non-volatile memory in response to tracking data
US7805663B2 (en) Methods of adapting operation of nonvolatile memory
US7904788B2 (en) Methods of varying read threshold voltage in nonvolatile memory
US9070479B2 (en) Systems and methods of updating read voltages
US7450425B2 (en) Non-volatile memory cell read failure reduction
TWI387970B (en) Systems and methods of reading nonvolatile memory
KR101144096B1 (en) Involatile memory with soft-input, soft-outputsiso decoder, statistical unit and adaptive operation
EP2084709B1 (en) Nonvolatile memory with variable read threshold
US7853841B2 (en) Memory cell programming
US20080092015A1 (en) Nonvolatile memory with adaptive operation
US20200303016A1 (en) Memory reading method and memory system
US20130227374A1 (en) Erasure correction using single error detection parity
US20140115419A1 (en) Memory system that detects bit errors due to read disturbance and methods thereof
CN114765047A (en) Gaussian modeling of soft read threshold estimation in non-volatile memory devices
US10084487B2 (en) Apparatuses and methods for erasure-assisted ECC decoding
CN112562772A (en) Adaptive low density parity check hard decoder
US20230342029A1 (en) Memory device, a memory system and an operation method
EP4246518A1 (en) Nonvolatile memory

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 08795979

Country of ref document: EP

Kind code of ref document: A2

NENP Non-entry into the national phase in:

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 08795979

Country of ref document: EP

Kind code of ref document: A2