WO2006054412A1 - 電気二重層コンデンサを用いた蓄電装置 - Google Patents
電気二重層コンデンサを用いた蓄電装置 Download PDFInfo
- Publication number
- WO2006054412A1 WO2006054412A1 PCT/JP2005/019054 JP2005019054W WO2006054412A1 WO 2006054412 A1 WO2006054412 A1 WO 2006054412A1 JP 2005019054 W JP2005019054 W JP 2005019054W WO 2006054412 A1 WO2006054412 A1 WO 2006054412A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- double layer
- electric double
- voltage
- layer capacitor
- output voltage
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M7/00—Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
- H02M7/42—Conversion of dc power input into ac power output without possibility of reversal
- H02M7/44—Conversion of dc power input into ac power output without possibility of reversal by static converters
- H02M7/48—Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/0003—Details of control, feedback or regulation circuits
- H02M1/0016—Control circuits providing compensation of output voltage deviations using feedforward of disturbance parameters
- H02M1/0019—Control circuits providing compensation of output voltage deviations using feedforward of disturbance parameters the disturbance parameters being load current fluctuations
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/0067—Converter structures employing plural converter units, other than for parallel operation of the units on a single load
- H02M1/007—Plural converter units in cascade
Definitions
- the present invention relates to a power storage device using an electric double layer capacitor.
- Patent Document 1 Japanese Patent Laid-Open No. 07-135025 (Page 4-5, Fig. 4)
- the present invention has been made in view of such circumstances, and an electric double layer capacitor capable of efficiently supplying a stable voltage to a load with a relatively simple configuration. It is a first object to provide the power storage device used. Also provided is a power storage device using an electric double layer capacitor that can reduce wasteful consumption of input energy due to forced discharge by an overcharge prevention means added to the electric double layer capacitor that has reached a predetermined voltage. This is the second purpose.
- the present invention has the following configuration.
- a power storage device using the electric double layer capacitor according to the invention of claim 1 includes a power storage means including an electric double layer capacitor, and a DC AC conversion that converts a DC input voltage into an AC output voltage and applies it to a load.
- DC input voltage to DC / AC conversion means DC-DC conversion means that converts the output voltage to a DC output voltage within the allowable input voltage range, and the output path so that the output voltage of the storage means is supplied to either the DC / AC conversion means or the DC / DC conversion means!
- Switching means for switching between, and a control means for detecting the output voltage of the power storage means and controlling the switching means according to the voltage value, the output voltage of the power storage means is outside the allowable input voltage range of the DC-AC conversion means
- the switching means is controlled to supply the output voltage of the power storage means to the DC / DC conversion means, and the DC output voltage of the DC / DC conversion means is supplied to the DC / AC conversion means, while the output voltage of the power storage means is
- the switching means is controlled so that the output voltage of the power storage means is directly supplied to the DC / AC conversion means, and the DC / DC conversion means is in a non-operating state. Control means.
- the control means monitors the output voltage of the power storage means and controls the switching means according to the voltage value as follows. That is, when the output voltage of the power storage means is outside the allowable input voltage range of the DC / AC conversion means, the switching means is controlled so that the output voltage of the power storage means is supplied to the DC / DC conversion means.
- the DC output voltage of the conversion means is given to the DC / AC conversion means.
- the control means switches the switching means so as to directly supply the output voltage of the power storage means to the DC / AC conversion means.
- the DC / DC converting means is put into a non-operating state, so that the power loss associated with the operation of the DC / DC converting means is reduced and power can be efficiently supplied to the load.
- the power storage means comprises a plurality of electric double layer capacitor forces, and includes a plurality of overcharge prevention means connected in parallel to each electric double layer capacitor, each overcharge prevention means comprising: When the terminal voltage of the electric double layer capacitor corresponding to each becomes a predetermined voltage, the capacitor is forcibly discharged. In this case, each of the plurality of electric double layer capacitors is monitored by overcharge prevention means. Thus, even if there is a variation in capacitance between capacitors, all the capacitors can be fully charged.
- the power storage means includes a circuit configuration in which a plurality of electric double layer capacitors are connected in series, and each electric double layer capacitor of the power storage means includes a first Z switch that switches between energization and non-energization of the electric double layer capacitor.
- a short-circuit wire connected in series to each of the switches, connected in parallel to the electric double layer capacitor and the corresponding first switch, and a second switch for switching between energization and non-energization provided in the short-circuit wire.
- Detecting means for detecting the terminal voltage of each electric double layer capacitor, and the first means of the electric double layer capacitor detected by the detecting means to reach a predetermined voltage lower than the predetermined voltage at the overcharge preventing means.
- Power supply control means for switching the switch to de-energization and switching the second switch of the short-circuit wiring corresponding to the electric double layer capacitor to energization. It is preferred.
- the energization control means de-energizes the first switch of the electric double layer capacitor that is detected by the detection means to have reached a predetermined voltage lower than the predetermined voltage of the overcharge prevention means.
- the electric double layer capacitor having a predetermined voltage can be electrically disconnected, and the electric The forced discharge by the overcharge prevention means added to the multilayer capacitor can be reduced, and the waste of input energy due to the forced discharge by the overcharge prevention means can be reduced.
- the charging time of other electric double layer capacitors (other electric double layer capacitors that are not separated) can be shortened.
- the energization control means based on the terminal voltage detection of each electric double layer capacitor by the detection means, so that the output voltage of the power storage means is not less than the input lower limit voltage of the DC-DC conversion means, It is preferable that the first switch corresponding to the electric double layer capacitor that has reached the predetermined voltage lower than the predetermined voltage in the overcharge preventing means and the second switch of the short-circuit wiring are controlled to be switched.
- the energization control means prevents the output voltage of the power storage means from being lower than the input lower limit voltage of the DC-DC conversion means based on the terminal voltage detection of each electric double layer capacitor by the detection means. Since the first switch corresponding to the electric double layer capacitor and the second switch of the short-circuit wiring are switched, the output of the power storage means is charged.
- the electric double layer capacitor that has become a predetermined voltage lower than the predetermined voltage in the overcharge prevention means can be electrically disconnected so that the force voltage does not fall below the input lower limit voltage of the DC-DC conversion means.
- the forced discharge by the overcharge prevention means added to the electric double layer capacitor that has become a voltage can be reduced, and the waste of input energy due to the forced discharge by the overcharge prevention means can be reduced. This also shortens the charging time of other electric double layer capacitors (other electric double layer capacitors that are not separated).
- the present specification also discloses the following means for solving problems.
- Power storage means comprising an electric double layer capacitor
- DC / AC conversion means for converting the DC input voltage into AC output voltage and applying it to the load;
- DC / DC conversion means for converting the DC input voltage to a DC output voltage within the allowable input voltage range of the DC / AC conversion means;
- Control means for detecting the output voltage of the power storage means and controlling the operation of the direct current to direct current conversion means according to the voltage value
- the direct current to direct current conversion means is a boosting chiba type direct current direct current conversion circuit comprising the following components (a) to (d):
- the control means gives a pulse signal of a predetermined frequency to the gate of the switching transistor of the DC / DC conversion means to When the conversion means is activated and the output voltage of the storage means is within the allowable input voltage range of the DC / AC conversion means, the switch Stops the no-less signal applied to the gate of the switching transistor and maintains the switching transistor in the off state.
- a power storage device using an electric double layer capacitor using an electric double layer capacitor.
- the control means when the output voltage of the power storage means is lower than the allowable input voltage range of the DC / AC conversion means, the control means operates the DC / DC conversion means, The output voltage of the means is boosted and provided to the DC / AC conversion means. As a result, a stable voltage can be supplied to the DC / AC conversion means load.
- the control means stops the pulse signal applied to the gate of the switching transistor and maintains the switching transistor in the OFF state. Is output to the DC-AC conversion means as it is through the inductance and the diode. During this time, the loss is essentially only the amount of diode passing, and the efficiency can be increased compared to when the operation stop control is not performed.
- the output voltage of the power storage means when the output voltage of the power storage means is outside the allowable input voltage range of the DC / AC conversion means, the output voltage of the power storage means is changed to DC / AC via the DC / DC conversion means. Since the voltage is applied to the conversion means, a stable voltage can be supplied to the load even if the output voltage of the power storage means varies.
- the output voltage of the storage means when the output voltage of the storage means is within the allowable input voltage range of the DC / AC conversion means, the output voltage of the storage means directly through the DC-DC conversion means is directly applied to the DC / AC conversion means. The power loss associated with the operation of the conversion means is reduced, and power can be efficiently supplied to the load.
- FIG. 1 is a block diagram showing an embodiment of a power storage device according to the present invention.
- FIG. 2 is a circuit diagram of a parallel monitor circuit group.
- FIG. 3 is a diagram for explaining the operation of the parallel monitor circuit.
- FIG. 4 is a block diagram showing a configuration of an example apparatus.
- FIG. 5 is a diagram for explaining operation stop control of a DC-DC converter.
- FIG. 6 A diagram showing the difference in efficiency depending on whether or not DC-DC converter operation is stopped.
- FIG. 7 is a diagram showing a circuit configuration of an EDLC portion of the EDLC unit of Embodiment 2.
- FIG. 8 is a diagram for explaining disconnection of a fully charged electric double layer capacitor (EDLC).
- EDLC fully charged electric double layer capacitor
- FIG. 9 is a block diagram showing a main configuration of an EDLC unit according to a second embodiment.
- FIG. 10 is a diagram illustrating the detection of the voltage between terminals of the EDLC of Example 2.
- FIG. 11 is a diagram illustrating the detection of the voltage between terminals of each EDLC in Example 2.
- FIG. 12 is a diagram for explaining disconnection of a fully charged electric double layer capacitor (EDLC). Explanation of symbols
- the control means detects the output voltage of the power storage means and controls the switching means according to the voltage value, and the output voltage of the power storage means is DC-AC converted.
- the switching means is controlled to supply the output voltage of the power storage means to the DC / DC conversion means, and the DC output voltage of the DC / DC conversion means is supplied to the DC / AC conversion means.
- the switching means is controlled so that the output voltage of the storage means is directly supplied to the DC / AC conversion means, and the DC / DC conversion is performed.
- FIG. 1 is a block diagram showing an embodiment of a power storage device using the electric double layer capacitor according to the present invention.
- the power storage device body 10 stores the DC power supplied from the DC current source 11, converts it into AC power, and supplies it to the load 12.
- the DC current source 11 as an external device is composed of, for example, a solar cell, a wind power generator, an engine generator, or the like.
- the power storage device body 10 is broadly provided with a power storage unit 10A and a power conversion unit 10B that converts direct current power stored in the power storage unit 10A into AC power.
- the power storage unit 10A includes an EDLC unit 13 composed of an electric double layer capacitor (EDLC) and a parallel monitor circuit group 14 connected thereto.
- EDLC electric double layer capacitor
- the EDLC unit 13 is also configured with a plurality of electric double layer capacitor forces. For example,
- the EDLC unit 13 corresponds to the power storage means in the present invention.
- the parallel monitor circuit group 14 includes a plurality of parallel monitor circuits 14A, 14B connected in parallel to the electric double layer capacitors CAP1, CAP2,... Constituting the EDLC unit 13, respectively. It is composed of ...
- Each parallel monitor circuit 14A, 14B is the same Since it is configured, the parallel monitor circuit 14A will be described below as an example.
- the parallel monitor circuit 14A includes a resistor 15 and a field effect transistor (FET) 16 connected in series.
- the discharge path bypasses both terminals of the capacitor CAP1, and the discharge control circuit 17 controls the opening and closing of the discharge path. It consists of and.
- the discharge control circuit 17 monitors the terminal voltage of the capacitor CAP1, and when this terminal voltage exceeds the predetermined voltage (withstand voltage of the electric double layer capacitor), a control signal is given to the FET 16 to make it conductive.
- Capacitor CAP1 is forcibly discharged with the discharge path closed.
- Each parallel monitor circuit 14A, 14 ⁇ , ... prevents the corresponding electric double layer capacitors CAP1, CAP2, ... from falling into overcharge.
- Each of the parallel monitor circuits 14A, 14B,... Corresponds to the overcharge prevention means in the present invention.
- FIG. 3 shows changes in the terminal voltage during the charging operation of the 12 electric double layer capacitors (CAP1 to CAP12) constituting the EDLC unit 13.
- CAP1 to CAP12 electric double layer capacitors
- the power converter 10B includes a direct current alternating current (DC—AC) inverter 18, a direct current direct current (DC—DC) converter 19, a switch 20, and an operation stop control circuit 21.
- DC—AC inverter 18 converts the DC input voltage to AC output voltage and applies it to load 12.
- the DC-DC converter 19 converts the DC input voltage into a DC output voltage within the input voltage allowable range (for example, 10 to 15 V) of the DC-AC inverter 18.
- the switch ⁇ 20 switches the output path so that the output voltage of the EDLC unit 13 is supplied to one of the DC—AC inverter 18 and the DC—DC converter 19.
- the operation stop control circuit 21 detects the output voltage of the EDLC unit 13 and controls switching according to the voltage value. That is, the operation stop control circuit 21 (control means) When the output voltage of the LC unit 13 is outside the allowable input voltage range of the DC—AC inverter 18, the switch 20 is controlled so that the output voltage of the EDLC unit 13 is supplied to the DC-DC converter 19, and the DC — When the DC output voltage of DC converter 19 is applied to DC—AC inverter 18 while the output voltage of EDLC unit 13 is within the allowable input voltage range of DC—AC inverter 18, the output voltage of EDLC unit 13 is set to DC— The switch is controlled so that it is supplied directly to the AC inverter 18 and the DC-DC converter 19 is made non-operating.
- the DC-AC inverter 18 is a DC / AC converter in the present invention
- the DC-DC converter 19 is a DC-DC converter in the present invention
- the switch is a switch in the present invention. 21 corresponds to the control means in the present invention.
- the operation stop control circuit 21 monitors the output voltage of the EDLC unit 13, and when the output voltage is lower than the allowable input voltage range of the DC-AC inverter 18 (for example, 10 to 15V), the operation stop control circuit 21 Turn off 20 to supply output voltage to DC-DC converter 19. As a result, the output voltage of the EDLC unit 13 is boosted by the DC-DC converter 19 to a predetermined voltage (for example, 12.5 V) within the allowable input voltage range of the DC-AC inverter 18. The output voltage of the DC—DC converter 19 applied to the DC—AC inverter 18 is converted into an alternating voltage by the DC—AC inverter 18 and supplied to the load 12.
- a predetermined voltage for example, 12.5 V
- the operation stop control circuit 21 supplies the output voltage of the EDLC unit 13 to the DC—AC inverter 18.
- the switching 20 is controlled, and the DC-DC converter 19 is put into a non-operating state.
- the output voltage of the EDLC unit 13 is directly applied to the DC-AC inverter 18 to be converted into an AC voltage and supplied to the load 12.
- the DC-DC converter 19 becomes non-operational, so the power loss associated with the operation of the DC-DC converter 19 is reduced. Thus, power can be efficiently supplied to the load.
- FIG. 1 shows a specific example of the DC-DC converter 19 and the switch 20 in the apparatus shown in FIG.
- the other configuration is the same as that of the apparatus shown in FIG. 1, and a description thereof is omitted here.
- the DC-DC converter 19 of this embodiment is a step-up hopper type DC-DC converter, and also has a function as a cut-off, as will be apparent from the following description.
- the DC-DC converter 19 has an inductance 22 connected to the DLC unit 13 side at one end, an anode connected to the other end of the inductance 22, and a power sword connected to the DC-AC inverter 18 side.
- FET switching transistor
- the operation stop control circuit 21 monitors the output voltage of the EDLC unit 13, and when the output voltage is lower than the allowable input voltage range of the DC-AC inverter 18, A pulse signal (operation control signal) with a predetermined frequency is applied to the gate of transistor 25. As a result, the DC-DC converter 19 is activated, and the output voltage of the EDLC unit 13 is boosted and applied to the DC-AC inverter 18. As described above, the DC-DC converter 19 is operated by the control signal from the operation stop control circuit 21 to boost the output voltage of the EDLC unit 13 from the operation stop control circuit 21 in the apparatus of FIG. This is equivalent to controlling the switcher 20 by the control signal and supplying the output voltage of the EDLC unit 13 to the DC-DC converter 19.
- the operation stop control circuit 21 when the output voltage of the EDLC unit 13 is within the input voltage allowable range of the DC—AC inverter 18, the operation stop control circuit 21 is connected to the gate of the switching transistor 25. Stop the pulse signal applied to the switching transistor 25 Keep it off. Then, the DC-DC converter 19 is stopped, and is supplied to the DC-AC inverter 18 as it is through the output voltage force inductance 22 and the diode 23 of the ED LC unit 13. The loss during this period is substantially only the passage of the diode 23, and the efficiency is increased as compared with the case where the operation stop control is not performed.
- control signal from the operation stop control circuit 21 disables the DC-DC converter 19 and applies the output voltage of the EDLC unit 13 to the DC-AC inverter 18 as it is.
- the switch 20 is controlled by the control signal from the operation stop control circuit 21 to supply the output voltage of the EDLC unit 13 to the DC-AC inverter 18 and DC.
- Output voltage of DC converter 19 is shown in Fig. 5.
- the output voltage of the EDLC unit 13 is lower than the input voltage range of the DC-AC inverter 18, the output voltage of the EDLC unit 13 is boosted by the DC-DC converter 19 to output a substantially constant DC voltage
- the output voltage of the EDLC unit 13 is within the input voltage range of the DC—AC inverter 18, it can be seen that the output voltage force of the EDLC unit 13 is almost output from the DC—DC converter 19 (non-operating state).
- the depth was compared.
- the depth of discharge indicates how much power stored in the electric double layer capacitor can be used.
- the output voltage of the EDLC unit 13 is lower than the operating voltage lower limit (4V) of the DC-DC converter 19. It can be obtained by measuring the voltage across the terminals of each electric double layer capacitor when the system stops operating.
- V DC—below the DC converter 19 operating voltage lower limit (4V), and the equipment stops operating.
- V Electric double layer capacitor withstand voltage (full charge voltage)
- the depth of discharge when the DC-DC converter 19 is stopped is as high as 89%. It was confirmed that the electric power stored in the electric double layer capacitor can be used effectively. This value is high when considering that the discharge depth is about 40% when the output voltage of the EDLC unit 13 is directly applied to the DC-AC inverter 18 with the DC-DC converter 19 used. It is a power to be a value.
- the power storage means includes a circuit configuration in which a plurality of electric double layer capacitors are connected in series, and each electric double layer capacitor of the power storage means is energized to the electric double layer capacitor.
- a first switch that switches energization is connected in series to each other, and the short circuit wiring connected in parallel to the electric double layer capacitor and the corresponding first switch, and the energization Z de-energization provided in the short circuit wiring
- the second switch to be switched, the detection means for detecting the terminal voltage of each electric double layer capacitor, and the electric double layer detected by the detection means as having reached a predetermined voltage lower than the predetermined voltage at the overcharge prevention means
- Energization control to switch the first switch of the capacitor to de-energization and to switch the second switch of the short-circuit wiring corresponding to the electric double layer capacitor to energization
- an electric double layer capacitor that can reduce waste of input energy due to forced discharge by means of an overcharge prevention means added to the electric double layer capacitor that has reached
- Example 1 The second objective of providing power storage devices was realized.
- the effectiveness of the technique of Example 1 was shown. In other words, we showed a method that can supply a stable voltage efficiently to a load with a relatively simple configuration.
- the results of Fig. 3 show that in the charging process of each of the 12 electric double layer capacitors CAP1, CAP2, ..., CAP12, due to variations in the capacitance of these capacitors (capacitors), they are fully charged. The time required to reach the difference is different for each capacitor.
- an electric double layer capacitor with as little capacitance error as possible should be used. It is not practical to construct a device because it leads to waste of time and cost for measuring capacitance. In particular, it takes a lot of time to accurately measure the capacitance of a large-capacity electric double layer capacitor used when constructing a large-capacity power storage device.
- the second embodiment solves this problem and is configured as follows, for example.
- FIG. 7 is a diagram illustrating a circuit configuration of the EDLC portion of the EDL C unit according to the second embodiment.
- Fig. 8 is a diagram illustrating the separation of a fully charged electric double layer capacitor (EDLC).
- FIG. 9 is a block diagram showing a main configuration of the EDLC unit according to the second embodiment.
- FIG. 10 is a diagram for explaining the detection of the voltage between the terminals of the EDLC of the second embodiment.
- FIG. 11 is a diagram for explaining the detection of the voltage between terminals of each EDLC of the second embodiment.
- Fig. 12 is a diagram illustrating the separation of a fully charged electric double layer capacitor (EDLC).
- This Example 2 shows a specific example of the EDLC unit 13 in the apparatus shown in FIG.
- the EDLC unit 13 includes a plurality (n) of electric double layer capacitors CAP. 1, CAP2, ... Includes a circuit configuration in which CAPn is connected in series.
- Each electric double layer capacitor CAP1, CAP2, ..., CAPn is a switch Sl, S2, ..., Sn for switching between energization Z to non-energization of its own electric double layer capacitor. Yes. That is, switch S1 is connected in series to electric double layer capacitor CAP1, switch S2 is connected in series to electric double layer capacitor CAP2, and so on.
- electric double layer capacitors CAP1, CAP2, ..., CAPn and corresponding switches Sl, S2, ..., short-circuit wiring for each set of Sn, hl, h2, ..., hn are connected in parallel. That is, the shorting wiring hi is connected in parallel to the set of the electric double layer capacitor CAP1 and the corresponding switch S1, and the shorting wiring h2 is connected to the set of the electric double layer capacitor CAP2 and the corresponding switch S2. Connected in parallel, and so on.
- Each short-circuit wiring hl, h2, ..., hn is energized Z switches for switching between non-energized Sbl, Sb
- ... Sbn are connected in series. That is, the switch Sb1 is connected in series to the short-circuit wiring hi, the switch Sb2 is connected in series to the short-circuit wiring h2, and so on.
- the EDLC unit 13 of the second embodiment includes a first stage block including an electric double layer capacitor CAP1 and a switch S1, a short-circuit wiring hi and a switch Sbl, an electric double layer capacitor CAP 2 and a switch S2.
- the EDLC unit 13 includes a voltage detection circuit 30 for detecting the terminal voltages of the respective electric double layer capacitors CAP1, C ⁇ 2,..., CAPn, and this voltage detection circuit.
- the electric double layer capacitor CAPi switch that was detected as having reached the predetermined voltage (close to full charge) at 30 at lower than the predetermined voltage (full charge voltage) in the parallel monitor circuit (see Fig. 2) at 30 Si
- a switching circuit 32 that switches the switch Sbi of the short-circuit wiring hi corresponding to the electric double layer capacitor CAPi to energization.
- the switching circuit 32 is based on the detection of the terminal voltage of each electric double layer capacitor CAP1, CAP2,. Switch the switch Si corresponding to the electric double layer capacitor CAPi that has reached a voltage close to full charge and switch Sbi so that the output voltage of 3 does not fall below the input lower limit voltage of the DC-DC converter 19. Control.
- switches Sl, S2,..., Sn are the first switch in the present invention
- switches Sbl, Sb2,..., Sbn are the second switch in the present invention.
- the switching circuit 32 corresponds to energization control means in the present invention.
- the method of the second embodiment is such that the parallel monitor circuit (see Fig. 2) is not operated as much as possible.
- the EDLC unit 13 is configured, and the electric double layer capacitor CAPi that is almost fully charged is electrically disconnected from the EDLC unit 13.
- charging is started from a state in which all electric double layer capacitors CAP1, CAP2,..., CAPn are connected in series. Then, when charging proceeds, for example, when the voltage of the electric double layer capacitor CAP2 in the second stage block is close to full charge (withstand voltage), switch S2 is turned off and switch Sb2 is turned on as shown in Fig. 7 (b). By doing so, the electric double layer capacitor CAP2 with high inter-terminal voltage is temporarily electrically disconnected from the EDLC unit 13. In this way, the forced discharge by the parallel monitoring circuit added to the electric double layer capacitor CAP2 can cause unnecessary energy consumption and other electric double layer capacitors (other unseparated other capacitors). The charging time of the electric double layer capacitor) can be shortened.
- the output voltage Vt of the EDLC unit 13 temporarily decreases by electrically disconnecting the electric double layer capacitor, in this method, the output voltage Vt is generally not supplied directly to the inverter. Actually, there is not much problem because a DC-DC converter with a low input lower limit voltage is used.
- some electric double layer capacitors have a capacitance error of about 20%, and this capacitance error is reflected in the voltage between terminals.
- this capacitance error is reflected in the voltage between terminals.
- the worst condition In other words, if there is a capacity error of ⁇ 20% of the rating, when charged under the same conditions, the electric double layer capacitor whose capacitance is 20% smaller than the rating will reach full charge quickly, and the voltage between terminals will be the withstand voltage. 2 Suppose that it becomes 3 [V]. At that time, the voltage between the terminals of the electric double layer capacitor as rated is 1.91 [V], and the voltage between the terminals of the electric double layer capacitor whose capacitance is 20% larger than the rating is 1.53 [V].
- the disconnected electric double layer capacitor may be connected to the EDLC unit 13 again.
- the voltage between terminals of each electric double layer capacitor may be obtained by using AD conversion, but a transformer may be used as shown in FIG. In FIGS. 9 and 12, the parallel monitor circuit is not shown.
- the secondary coil of switch S is connected to the voltage across the terminals of the electric double layer capacitor CAPi.
- the example voltage is generated.
- the voltage detection circuit 30 can measure the voltage between the terminals of the electric double layer capacitors CAPl to CAPn. Furthermore, the switching circuit 32 detects the electric double layer capacitor CAPi that is close to full charge (withstand voltage) based on the measurement value of the voltage detection circuit 30, and switches the switches S and S to switch the target electric circuit. Double layer capacitor CAPi EDLC unit
- FIG. 12 (a) shows the equivalent of Fig. 12 (a) for easier viewing. In other words, unnecessary circuits are deleted in Fig. 12 (b).
- the switching circuit 32 detects that the voltage detection circuit 30 has reached a predetermined voltage lower than the predetermined voltage in the parallel monitor circuit (see FIG. 2).
- Switch of electric double layer capacitor CAPi is switched to de-energization, and switch Sbi of the short-circuit wiring hi corresponding to the electric double layer capacitor CAPi is switched to energization.
- the forced discharge by the parallel monitor circuit added to the electric double-layer capacitor CAPi that has reached the specified voltage can be reduced, and the forced discharge by the parallel monitor circuit reduces the wasted input energy. it can.
- the charging time of other electric double layer capacitors (other electric double layer capacitors that are not separated) can be shortened.
- the switching circuit 32 is configured so that the output voltage of the EDLC unit 13 is input to the DC DC converter 19 based on the terminal voltage detection of each electric double layer capacitor CAP1, CAP2, ..., CAPn by the voltage detection circuit 30.
- Switch sbi of switch Si corresponding to electric double layer capacitor CAPi that has reached a predetermined voltage close to full charge and switch Sbi so that it does not fall below the lower limit voltage.
- the output voltage of 13 is lower than the specified voltage (full charge) in the parallel monitor circuit so that it does not fall below the DC DC converter 19 input lower limit voltage.
- the electric double layer capacitor CAPi can be electrically disconnected, and the forced discharge caused by the parallel monitor circuit added to the electric double layer capacitor CAR at the specified voltage can be reduced.
- Input energy in the control discharge can be reduced to be wasted.
- the time can be shortened.
- discharging when the output voltage of the EDLC unit 13 approaches the input lower limit voltage of the DC DC converter 19, the electric double layer capacitor CAPi that has been charged and electrically disconnected is connected again, and the EDLC unit The output voltage of 13 can be increased.
- the electric double layer capacitors shown in FIGS. 7 to 9 and 12 may be connected in parallel rather than one.
- the present invention can more efficiently use the electric double layer capacitor.
- the configuration is relatively simple and complicated control is not required, it is advantageous in terms of maintenance and manufacturing costs.
- the DC-DC converter becomes larger as the scale of power to be handled increases, so the present invention is particularly suitable for handling relatively small power.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Charge And Discharge Circuits For Batteries Or The Like (AREA)
- Electric Double-Layer Capacitors Or The Like (AREA)
Abstract
Description
Claims
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2004334601A JP2008035573A (ja) | 2004-11-18 | 2004-11-18 | 電気二重層コンデンサを用いた蓄電装置 |
JP2004-334601 | 2004-11-18 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2006054412A1 true WO2006054412A1 (ja) | 2006-05-26 |
Family
ID=36406958
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2005/019054 WO2006054412A1 (ja) | 2004-11-18 | 2005-10-17 | 電気二重層コンデンサを用いた蓄電装置 |
Country Status (3)
Country | Link |
---|---|
JP (1) | JP2008035573A (ja) |
TW (1) | TW200627779A (ja) |
WO (1) | WO2006054412A1 (ja) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2009101884A (ja) * | 2007-10-24 | 2009-05-14 | Daifuku Co Ltd | 無接触給電設備 |
WO2012025017A1 (en) * | 2010-08-25 | 2012-03-01 | Huawei Technologies Co., Ltd. | High efficiency high power density power architecture based on buck-boost regulators with pass-through band |
WO2013040975A1 (zh) * | 2011-09-24 | 2013-03-28 | 辽宁省电力有限公司大连供电公司 | 多级直流变换电源装置 |
CN105006602A (zh) * | 2015-07-15 | 2015-10-28 | 何琼 | 一种节能型电池化成设备 |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5290349B2 (ja) * | 2011-04-18 | 2013-09-18 | シャープ株式会社 | 直流給電システムおよびその制御方法 |
US9490079B2 (en) * | 2014-03-28 | 2016-11-08 | Cooper Technologies Company | Electrochemical energy storage device with flexible metal contact current collector and methods of manufacture |
JP2016134966A (ja) * | 2015-01-16 | 2016-07-25 | Tdk株式会社 | 受電装置 |
JP6904227B2 (ja) * | 2017-11-29 | 2021-07-14 | オムロン株式会社 | 蓄電システム |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH06261452A (ja) * | 1993-03-04 | 1994-09-16 | Jeol Ltd | 蓄電電源装置 |
JPH10108360A (ja) * | 1996-09-25 | 1998-04-24 | Honda Motor Co Ltd | コンデンサ電源 |
JP2003274670A (ja) * | 2002-03-13 | 2003-09-26 | Chubu Electric Power Co Inc | 交流電源装置 |
-
2004
- 2004-11-18 JP JP2004334601A patent/JP2008035573A/ja active Pending
-
2005
- 2005-10-17 WO PCT/JP2005/019054 patent/WO2006054412A1/ja not_active Application Discontinuation
- 2005-11-17 TW TW094140387A patent/TW200627779A/zh unknown
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH06261452A (ja) * | 1993-03-04 | 1994-09-16 | Jeol Ltd | 蓄電電源装置 |
JPH10108360A (ja) * | 1996-09-25 | 1998-04-24 | Honda Motor Co Ltd | コンデンサ電源 |
JP2003274670A (ja) * | 2002-03-13 | 2003-09-26 | Chubu Electric Power Co Inc | 交流電源装置 |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2009101884A (ja) * | 2007-10-24 | 2009-05-14 | Daifuku Co Ltd | 無接触給電設備 |
WO2012025017A1 (en) * | 2010-08-25 | 2012-03-01 | Huawei Technologies Co., Ltd. | High efficiency high power density power architecture based on buck-boost regulators with pass-through band |
US8957644B2 (en) | 2010-08-25 | 2015-02-17 | Futurewei Technologies, Inc. | High efficiency high power density power architecture based on buck-boost regulators with a pass-through band |
US9595870B2 (en) | 2010-08-25 | 2017-03-14 | Futurewei Technologies, Inc. | High efficiency high power density power architecture based on buck-boost regulators with a pass-through band |
WO2013040975A1 (zh) * | 2011-09-24 | 2013-03-28 | 辽宁省电力有限公司大连供电公司 | 多级直流变换电源装置 |
CN105006602A (zh) * | 2015-07-15 | 2015-10-28 | 何琼 | 一种节能型电池化成设备 |
Also Published As
Publication number | Publication date |
---|---|
JP2008035573A (ja) | 2008-02-14 |
TW200627779A (en) | 2006-08-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10404095B2 (en) | Uninterruptible power supply unit | |
US7432617B2 (en) | Uninterruptible power system | |
JP5127001B2 (ja) | 電力供給網に電気エネルギを供給する装置および前記装置に用いる直流電圧変圧器 | |
WO2006054412A1 (ja) | 電気二重層コンデンサを用いた蓄電装置 | |
US20110260539A1 (en) | High Efficiency Backup-Power Circuits for Switch-Mode Power Supplies | |
CN103119825A (zh) | 用于电动车辆的电池的dc充电站 | |
JP2007526731A (ja) | エネルギー蓄積システム | |
CN106471705B (zh) | 不间断电源装置 | |
CN109874366B (zh) | 电机和设备 | |
KR20140073579A (ko) | 전압 변환 회로, 및 전자 기기 | |
JP5196650B2 (ja) | バッテリ充放電試験装置 | |
US6949912B2 (en) | Enabling circuit for avoiding negative voltage transients | |
US20170141598A1 (en) | Electric battery comprising an electronic management system | |
JP5569249B2 (ja) | 無停電電源装置 | |
US11201552B2 (en) | Power supply system and DC/DC converter | |
JP4774961B2 (ja) | 無停電電源装置 | |
JP3796918B2 (ja) | バッテリ装置 | |
US11996730B2 (en) | Backup power supply device | |
CN102118057A (zh) | 具有整合式充放电路的直流不间断电源电路 | |
US7230353B2 (en) | Charging circuit in uninterruptible power supply system | |
US20230216334A1 (en) | Uninterruptible power supply device | |
JP2004304931A (ja) | 蓄電装置の充電方法および充電装置 | |
JP2004153890A (ja) | 電源装置および無停電電源ユニット | |
JPH05122871A (ja) | 無停電電源装置 | |
US20240213798A1 (en) | Uninterruptible power supply circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KM KP KR KZ LC LK LR LS LT LU LV LY MA MD MG MK MN MW MX MZ NA NG NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU LV MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
DPEN | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed from 20040101) | ||
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 05793632 Country of ref document: EP Kind code of ref document: A1 |
|
NENP | Non-entry into the national phase |
Ref country code: JP |
|
WWW | Wipo information: withdrawn in national office |
Country of ref document: JP |