US8288802B2 - Spacer structure wherein carbon-containing oxynitride film formed within - Google Patents

Spacer structure wherein carbon-containing oxynitride film formed within Download PDF

Info

Publication number
US8288802B2
US8288802B2 US11/379,226 US37922606A US8288802B2 US 8288802 B2 US8288802 B2 US 8288802B2 US 37922606 A US37922606 A US 37922606A US 8288802 B2 US8288802 B2 US 8288802B2
Authority
US
United States
Prior art keywords
carbon
film
nitride film
spacer
containing oxynitride
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US11/379,226
Other versions
US20070246751A1 (en
Inventor
Po-Lun Cheng
Che-Hung Liu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Marlin Semiconductor Ltd
Original Assignee
United Microelectronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by United Microelectronics Corp filed Critical United Microelectronics Corp
Priority to US11/379,226 priority Critical patent/US8288802B2/en
Assigned to UNITED MICROELECTRONICS CORP. reassignment UNITED MICROELECTRONICS CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHENG, PO-LUN, LIU, CHE-HUNG
Publication of US20070246751A1 publication Critical patent/US20070246751A1/en
Priority to US13/490,482 priority patent/US8415723B2/en
Application granted granted Critical
Publication of US8288802B2 publication Critical patent/US8288802B2/en
Assigned to MARLIN SEMICONDUCTOR LIMITED reassignment MARLIN SEMICONDUCTOR LIMITED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: UNITED MICROELECTRONICS CORPORATION
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/6656Unipolar field-effect transistors with an insulated gate, i.e. MISFET using multiple spacer layers, e.g. multiple sidewall spacers

Definitions

  • the present invention relates to a spacer structure of semiconductor elements and fabrication method thereof, and more specifically, to a spacer structure with a carbon-containing oxynitride film and fabrication method thereof.
  • FIGS. 1-4 are schematic sectional views of fabricating the spacer structure of a MOS transistor according to the prior art.
  • a silicon substrate 10 is provided, wherein a gate electrode 12 and a gate insulation film 14 are formed on the surface of the substrate 10 .
  • a first oxide film 16 is formed on the substrate 10 and covering the gate electrode 12 , wherein the first oxide film 16 may be a high temperature oxide (HTO) film.
  • HTO high temperature oxide
  • a nitride film 18 is deposited on the first oxide film 16 , wherein a furnace system is used for introducing bis(tertiarybutylamine)silane (BTBAS) as a precursor to form the nitride film 18 .
  • BBAS bis(tertiarybutylamine)silane
  • an etching back process is performed after forming the second oxide film 20 for fabricating a spacer structure of a MOS transistor.
  • a L-shaped spacer 22 and an arc-shaped spacer 24 are formed at the gate sidewall 12 a .
  • a silicon oxide film has a much higher etching rate than that of a silicon nitride film.
  • the first oxide film 16 which is a HTO film has an etching rate reach to 183.8 angstrom ( ⁇ ) per minute, thus the second oxide film 20 and the first oxide film 16 are easily over removed which will result in defects to the MOS transistor. As shown in FIG.
  • the fabrication method of a spacer structure comprises forming a first carbon-containing oxynitride film on a gate sidewall and a nitride film on the first carbon-containing oxynitride film. Then, an etching process is performed to remove portions of the nitride film and the first carbon-containing oxynitride film.
  • the first carbon-containing oxynitride film contains carbon and nitrogen so that the etching selectivity of the first carbon-containing oxynitride film to the nitride film is low and the etching rate of the first carbon-containing oxynitride film is low. Accordingly, a preferable spacer structure profile can be provided according to the claimed invention.
  • FIGS. 1-4 are schematic sectional views of a MOS transistor according to the prior art.
  • FIGS. 5-9 are schematic sectional views of fabricating a MOS transistor according to a first embodiment of the present invention.
  • FIG. 10 a is a carbon content profile diagram of a BTBAS-based oxide film and a BTBAS-based film shown according to the present invention.
  • FIG. 10 b is an atom content profile diagram of BTBAS-based oxide film according to the present invention.
  • FIGS. 11-14 are schematic sectional views of fabricating a MOS transistor according to a second embodiment of the present invention.
  • FIGS. 5-10 are schematic sectional views of fabricating a MOS transistor according to a first embodiment of the present invention.
  • a silicon substrate 50 is provided, wherein the silicon substrate 50 may be a wafer and further comprises a gate electrode 54 and a gate insulation film 52 thereon.
  • the gate electrode 54 may comprises polysilicon or metal materials.
  • an oxide film 56 is deposited on the surface of the silicon substrate 50 , which covering the gate sidewall 54 a of the gate electrode 54 .
  • the oxide film 56 may be formed with a CVD process, a HTO process, or a thermal oxidation process.
  • a nitride film 58 is deposited on the oxide film 56 , wherein the nitride film 58 may be formed by using BTBAS as a precursor.
  • an etching process is performed to remove a portion of the oxide film 56 and the nitride film 58 so as to form an offset spacer 60 of the gate electrode 54 .
  • a low-energy and low-dose ion implantation process is carried out by taking the gate electrode 54 and the offset spacer 60 as an implant mask so that lightly doped areas 64 are formed in the silicon substrate 50 near its surface.
  • the silicon substrate 50 may be transfer to a CVD chamber or a CVD system that comprises a furnace for providing BTBAS.
  • BTBAS is introduced to serve as a precursor to perform an in-situ deposition process to sequentially form a first BTBAS-based oxide 62 , a BTBAS-based nitride film 68 , and selective a second BTBAS-based oxide film 66 on the substrate 50 , wherein the second BTBAS-based oxide film 66 has a larger thickness than the thicknesses of the first BTBAS-based oxide film 62 and the BTBAS-based nitride film 68 .
  • the first and second BTBAS-based oxide films 62 , 66 also contains nitrogen and carbon atoms so that they can be defined as a first carbon-containing oxynitride film 62 and a second carbon-containing oxynitride film 66 .
  • the BTBAS-based nitride film 68 is a carbon-containing nitride film. As shown in FIG. 8 , the BTBAS-based nitride film 68 directly covers the whole top surface of the first BTBAS-based oxide film 62 .
  • the BTBAS-based nitride film 68 directly contacts and directly covers a surface 62 a of the first BTBAS-based oxide film 62 , wherein the surface 62 a is in parallel with the sidewall 54 a of the gate 54 .
  • the chamber pressure is about 200 torr; the process temperature is about 400-800° C., preferable 500-700° C.; BTBAS introducing rate is about 30-31 sccm; and introducing rate of oxygen-containing gas is about 200 sccm, wherein the oxygen-containing gas comprises oxygen, nitrous oxide (N2O), or nitric oxide (NO).
  • the oxygen-containing gas comprises oxygen, nitrous oxide (N2O), or nitric oxide (NO).
  • the chamber pressure is about 200 torr; the process temperature is about 675° C.; the introducing rate of BTBAS is about 50 sccm; and the introducing rate of nitrogen-containing gas, such as ammonia (NH 3 ), is about 40 sccm.
  • an etching back process is performed to remove portions of the second carbon-containing oxynitride film 66 , the BTBAS-based nitride film 68 , and the first carbon-containing oxynitride film 62 so as to form a L-shaped structure 70 and an arc-shaped structure 72 , which compose a spacer structure containing an oxide-nitride-oxide (ONO) structure.
  • each of the first carbon-containing oxynitride film 62 and the BTBAS-based nitride film 68 has an L-shaped profile.
  • FIG. 10 a is a carbon content profile diagram of a BTBAS-based oxide film (BTO, such as the carbon-contain oxynitride film 62 ) and a BTBAS-based nitride film (BTSIN, such as film 68 ) according to the present invention
  • FIG. 10 b is an atom content profile diagram of a BTBAS-based oxide film according to the present invention.
  • the vertical axis represents carbon content and the horizontal axis represents the depth.
  • the carbon contents of the BTBAS-based oxide film and BTBAS-based nitride film reach to about 1.00E21 to 1.00E22 atom/cm 3 .
  • the BTBAS-based oxide film is a carbon-containing oxynitride film. As shown in FIG. 10 b , the BTBAS-based oxide film contains more nitrogen atoms than oxygen atoms. According to the experimental data, since the BTBAS-based oxide film or carbon-containing oxynitride film has carbon and nitrogen atoms, its etching rate is about 60.6 ⁇ /min, lower than prior art HTO film. Therefore, the first carbon-containing oxynitride film 62 and the second carbon-containing oxynitride film 66 have low etching rate and low etch selectivity to a nitride film since they are fabricated through taking BTBAS as the reactant gas. Accordingly, the L-shaped spacer 70 and the arc-shaped spacer 72 can have good profiles during the etching back process, resulting in good electric performance of the MOS transistor 76 .
  • the etching rate of the carbon-containing oxynitride films 62 , 66 can be decreased through controlling the process parameters during forming the carbon-containing oxynitride films 62 , 66 .
  • providing low chamber pressure, high process temperature, or providing reactant gas with high BTBAS/N 2 O flow ratio can reduce the etching rate of the carbon-containing oxynitride films 62 , 66 .
  • decreasing the deposition rate of the carbon-containing oxynitride films 62 , 66 can also reduce their etching rate.
  • the etch selectivity of the carbon-containing oxynitride films 62 , 66 to the BTBAS-based nitride film 68 can be adjusted to become lower according to the present invention. Consequently, preferable spacer profile of the MOS transistor 76 can be formed.
  • FIGS. 11-14 are schematic sectional views of fabricating a MOS transistor according to a second embodiment of the present invention.
  • a silicon substrate 100 is provided, and the silicon substrate 100 comprises a gate insulation film 102 on the surface of the silicon substrate 100 and a gate electrode 104 positioned on the gate insulation film 102 .
  • a first in-situ deposition process is performed to sequentially form a first oxide film 106 and a first nitride film 108 on the silicon substrate 100 , covering the surface of the gate electrode 104 and the gate sidewall 104 a .
  • the first oxide film 106 and the first nitride film 108 BTBAS is introduced by a furnace for serving as a precursor or a reactant gas. Therefore, the first oxide film 106 is a carbon-containing oxynitride film and the first nitride film 108 is a carbon-containing nitride film.
  • the first oxide film 106 and the first nitride film 108 may be formed by different deposition processes in different chambers provided that each of the deposition processes can fabricate the first oxide film 106 containing carbon and nitrogen atoms and the first nitride film 108 containing carbon atoms or that BTBAS is used as the reactant gases during fabricating the first oxide film 106 and the first nitride film 108 individually.
  • the chamber pressure is about 200 torr; the process temperature is about 500-700° C.; BTBAS introducing rate is about 30-31 sccm; and introducing rate of oxygen-containing gas, such as N 2 O, is about 200 sccm.
  • the chamber pressure is about 200 torr; the process temperature is about 675° C.; introducing rate of BTBAS is about 50 sccm; and the introducing rate of nitrogen-containing gas, such as NH 3 , is about 40 sccm.
  • An etching back process is performed to remove a portion of the first oxide film 106 and the first nitride film 108 so as to form an offset spacer 110 .
  • a low-energy and low-dose ion implantation process is performed by taking the gate electrode 104 and the offset spacer 110 as an implant mask so that lightly doped areas 112 are formed in the silicon substrate 100 near its surface.
  • a second in-situ deposition process is performed to sequentially form a second oxide film 114 , a second nitride film 116 , and selectively a third oxide film 118 on the silicon substrate 100 , the gate electrode 104 and the offset spacer 110 , wherein the second in-situ deposition process may be performed by a single wafer BTBAS system by taking BTBAS as the precursor or the reactant gas.
  • the process parameters may be similar to that of the first in-situ deposition process.
  • the second and third oxide films 114 , 118 comprise carbon-containing oxynitride and the second nitride film 116 is a carbon-containing nitride film.
  • an etching process is performed to etch back the second oxide film 114 , the second nitride film 116 , and the third oxide film 118 so as to form a L-shaped structure 120 and an arc-shaped structure 122 , wherein the offset spacer 110 , the L-shaped structure 120 and the arc-shaped structure 122 compose a spacer structure 126 of the MOS transistor.
  • a high-energy and high dose ion implantation process is progressed to form high doping regions 124 in the silicon substrate 100 , wherein the high doping regions 124 serve as source and drain electrodes. Consequently, a MOS transistor 128 is fabricated.
  • the second oxide film 114 and the third oxide film 118 comprise carbon-containing oxynitride, their etching rates are low enough to obtain preferable profiles for the L-shaped structure 120 and the arc-shaped spacer 122 . Therefore, the implant shape of the high doping regions 124 of the MOS transistor 128 is preferable and which can provide a good electric performance to the MOS transistor 128 .
  • the third oxide film 118 may be omitted or have a small thickness so as to be etched as another L-shaped structure in other embodiments.
  • the third oxide film 118 may serve as a liner that will be removed after forming all the elements of the MOS transistor 128 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Physics & Mathematics (AREA)
  • Ceramic Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)

Abstract

A spacer structure contains a carbon-containing oxynitride film positioned on a gate sidewall and a nitride film covering the carbon-containing oxide film. The carbon-containing oxynitride film has low etch rate so that the spacer structure can have a good profile during etching the carbon-containing oxynitride film.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a spacer structure of semiconductor elements and fabrication method thereof, and more specifically, to a spacer structure with a carbon-containing oxynitride film and fabrication method thereof.
2. Description of the Prior Art
Metal oxide semiconductor (MOS) transistors are in wide use in many electric devices. A MOS transistor has four terminals: the source, the drain, the gate electrode, and the substrate. When a gate voltage greater than a threshold voltage of a MOS transistor is applied to the gate electrode, a channel forms between the source and the drain due to strong inversion. Consequently, the electrical performance of the gate electrode is an important issue in the semiconductor industry. For providing a good electrical performance of the gate electrode, a spacer positioned on the gate sidewall is typically used so that the source and drain or other electric elements can be effectively isolated from the gate electrode.
FIGS. 1-4 are schematic sectional views of fabricating the spacer structure of a MOS transistor according to the prior art. With reference to FIG. 1, a silicon substrate 10 is provided, wherein a gate electrode 12 and a gate insulation film 14 are formed on the surface of the substrate 10. For forming the spacer structure, a first oxide film 16 is formed on the substrate 10 and covering the gate electrode 12, wherein the first oxide film 16 may be a high temperature oxide (HTO) film. Then, a nitride film 18 is deposited on the first oxide film 16, wherein a furnace system is used for introducing bis(tertiarybutylamine)silane (BTBAS) as a precursor to form the nitride film 18.
Referring to FIG. 2, a second oxide film 20 is deposited on the substrate 10, covering the nitride film 18. The second oxide film 20 is typically formed by a chemical vapor deposition (CVD) process or a plasma enhanced chemical vapor deposition (PECVD) process, wherein tetra-ethyl-ortho-silicate (TEOS) is used as the reactant gas to form the second oxide film 20.
With reference to FIG. 3, an etching back process is performed after forming the second oxide film 20 for fabricating a spacer structure of a MOS transistor. Sequentially, a L-shaped spacer 22 and an arc-shaped spacer 24 are formed at the gate sidewall 12 a. However, a silicon oxide film has a much higher etching rate than that of a silicon nitride film. For example, the first oxide film 16 which is a HTO film has an etching rate reach to 183.8 angstrom (Å) per minute, thus the second oxide film 20 and the first oxide film 16 are easily over removed which will result in defects to the MOS transistor. As shown in FIG. 4, oxide loss occurs in the arc-shaped spacer 24, and the first oxide film 16 also has an undercut at the side of the L-shaped spacer 22. As a result, it is hard to control the spacer structure of the MOS transistor according to the fabrication of the prior art, which impacts the implant shape of the following formed source and drain structure of the MOS transistor. Therefore, the unexpected oxide loss of the spacer structure may seriously influence the electric performance of the MOS transistor. Accordingly, how to provide low etch-rate oxide films during fabricating a spacer of a MOS transistor is still an important issue to the manufacturer.
SUMMARY OF THE INVENTION
It is therefore a primary objective of the claimed invention to provide a spacer structure with a low etch-rate oxide film and fabrication method thereof to solve the above-mentioned problem.
According to the claimed invention, the spacer structure comprises a first carbon-containing oxynitride film on a gate sidewall and a nitride film covering the carbon-containing oxide film.
According to the claimed invention, the fabrication method of a spacer structure comprises forming a first carbon-containing oxynitride film on a gate sidewall and a nitride film on the first carbon-containing oxynitride film. Then, an etching process is performed to remove portions of the nitride film and the first carbon-containing oxynitride film.
It is an advantage of the claimed invention that the first carbon-containing oxynitride film contains carbon and nitrogen so that the etching selectivity of the first carbon-containing oxynitride film to the nitride film is low and the etching rate of the first carbon-containing oxynitride film is low. Accordingly, a preferable spacer structure profile can be provided according to the claimed invention.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
FIGS. 1-4 are schematic sectional views of a MOS transistor according to the prior art.
FIGS. 5-9 are schematic sectional views of fabricating a MOS transistor according to a first embodiment of the present invention.
FIG. 10 a is a carbon content profile diagram of a BTBAS-based oxide film and a BTBAS-based film shown according to the present invention.
FIG. 10 b is an atom content profile diagram of BTBAS-based oxide film according to the present invention.
FIGS. 11-14 are schematic sectional views of fabricating a MOS transistor according to a second embodiment of the present invention.
DETAILED DESCRIPTION
FIGS. 5-10 are schematic sectional views of fabricating a MOS transistor according to a first embodiment of the present invention. Referring to FIG. 5, a silicon substrate 50 is provided, wherein the silicon substrate 50 may be a wafer and further comprises a gate electrode 54 and a gate insulation film 52 thereon. The gate electrode 54 may comprises polysilicon or metal materials. Then, an oxide film 56 is deposited on the surface of the silicon substrate 50, which covering the gate sidewall 54 a of the gate electrode 54. The oxide film 56 may be formed with a CVD process, a HTO process, or a thermal oxidation process.
Referring to FIG. 6, a nitride film 58 is deposited on the oxide film 56, wherein the nitride film 58 may be formed by using BTBAS as a precursor. With reference to FIG. 7, an etching process is performed to remove a portion of the oxide film 56 and the nitride film 58 so as to form an offset spacer 60 of the gate electrode 54. Then, a low-energy and low-dose ion implantation process is carried out by taking the gate electrode 54 and the offset spacer 60 as an implant mask so that lightly doped areas 64 are formed in the silicon substrate 50 near its surface.
Please refer to FIG. 8. After forming the lightly doped areas 64, the silicon substrate 50 may be transfer to a CVD chamber or a CVD system that comprises a furnace for providing BTBAS. Then, BTBAS is introduced to serve as a precursor to perform an in-situ deposition process to sequentially form a first BTBAS-based oxide 62, a BTBAS-based nitride film 68, and selective a second BTBAS-based oxide film 66 on the substrate 50, wherein the second BTBAS-based oxide film 66 has a larger thickness than the thicknesses of the first BTBAS-based oxide film 62 and the BTBAS-based nitride film 68. Since BTBAS contains nitrogen and carbon atoms, the first and second BTBAS-based oxide films 62, 66 also contains nitrogen and carbon atoms so that they can be defined as a first carbon-containing oxynitride film 62 and a second carbon-containing oxynitride film 66. Furthermore, the BTBAS-based nitride film 68 is a carbon-containing nitride film. As shown in FIG. 8, the BTBAS-based nitride film 68 directly covers the whole top surface of the first BTBAS-based oxide film 62. For example, the BTBAS-based nitride film 68 directly contacts and directly covers a surface 62 a of the first BTBAS-based oxide film 62, wherein the surface 62 a is in parallel with the sidewall 54 a of the gate 54.
The process parameters of the in-situ deposition process are described as below. During forming the first or second carbon-containing oxynitride film 62, 66, the chamber pressure is about 200 torr; the process temperature is about 400-800° C., preferable 500-700° C.; BTBAS introducing rate is about 30-31 sccm; and introducing rate of oxygen-containing gas is about 200 sccm, wherein the oxygen-containing gas comprises oxygen, nitrous oxide (N2O), or nitric oxide (NO). On the other hand, during the deposition of the BTBAS-based nitride film 68, the chamber pressure is about 200 torr; the process temperature is about 675° C.; the introducing rate of BTBAS is about 50 sccm; and the introducing rate of nitrogen-containing gas, such as ammonia (NH3), is about 40 sccm.
With reference to FIG. 9, an etching back process is performed to remove portions of the second carbon-containing oxynitride film 66, the BTBAS-based nitride film 68, and the first carbon-containing oxynitride film 62 so as to form a L-shaped structure 70 and an arc-shaped structure 72, which compose a spacer structure containing an oxide-nitride-oxide (ONO) structure. As shown in FIG. 9, each of the first carbon-containing oxynitride film 62 and the BTBAS-based nitride film 68 has an L-shaped profile. Then, a high-energy and high dose ion implantation process is progressed to form high doping regions 74 in the silicon substrate 50, wherein the high doping regions 74 serve as source and drain electrodes. Accordingly, the fabrication of the MOS transistor 76 is completed.
FIG. 10 a is a carbon content profile diagram of a BTBAS-based oxide film (BTO, such as the carbon-contain oxynitride film 62) and a BTBAS-based nitride film (BTSIN, such as film 68) according to the present invention while FIG. 10 b is an atom content profile diagram of a BTBAS-based oxide film according to the present invention. The vertical axis represents carbon content and the horizontal axis represents the depth. As shown in FIG. 10 a, the carbon contents of the BTBAS-based oxide film and BTBAS-based nitride film reach to about 1.00E21 to 1.00E22 atom/cm3. Furthermore, since BTBAS contains nitrogen atoms, the BTBAS-based oxide film is a carbon-containing oxynitride film. As shown in FIG. 10 b, the BTBAS-based oxide film contains more nitrogen atoms than oxygen atoms. According to the experimental data, since the BTBAS-based oxide film or carbon-containing oxynitride film has carbon and nitrogen atoms, its etching rate is about 60.6 Å/min, lower than prior art HTO film. Therefore, the first carbon-containing oxynitride film 62 and the second carbon-containing oxynitride film 66 have low etching rate and low etch selectivity to a nitride film since they are fabricated through taking BTBAS as the reactant gas. Accordingly, the L-shaped spacer 70 and the arc-shaped spacer 72 can have good profiles during the etching back process, resulting in good electric performance of the MOS transistor 76.
Furthermore, according to the present invention, the etching rate of the carbon-containing oxynitride films 62, 66 can be decreased through controlling the process parameters during forming the carbon-containing oxynitride films 62, 66. For example, providing low chamber pressure, high process temperature, or providing reactant gas with high BTBAS/N2O flow ratio can reduce the etching rate of the carbon-containing oxynitride films 62, 66. In addition, decreasing the deposition rate of the carbon-containing oxynitride films 62, 66 can also reduce their etching rate. As a result, the etch selectivity of the carbon-containing oxynitride films 62, 66 to the BTBAS-based nitride film 68 can be adjusted to become lower according to the present invention. Consequently, preferable spacer profile of the MOS transistor 76 can be formed.
Please refer to FIGS. 11-14, which are schematic sectional views of fabricating a MOS transistor according to a second embodiment of the present invention. First, a silicon substrate 100 is provided, and the silicon substrate 100 comprises a gate insulation film 102 on the surface of the silicon substrate 100 and a gate electrode 104 positioned on the gate insulation film 102. Then, a first in-situ deposition process is performed to sequentially form a first oxide film 106 and a first nitride film 108 on the silicon substrate 100, covering the surface of the gate electrode 104 and the gate sidewall 104 a. During forming the first oxide film 106 and the first nitride film 108, BTBAS is introduced by a furnace for serving as a precursor or a reactant gas. Therefore, the first oxide film 106 is a carbon-containing oxynitride film and the first nitride film 108 is a carbon-containing nitride film. However, in other embodiment, the first oxide film 106 and the first nitride film 108 may be formed by different deposition processes in different chambers provided that each of the deposition processes can fabricate the first oxide film 106 containing carbon and nitrogen atoms and the first nitride film 108 containing carbon atoms or that BTBAS is used as the reactant gases during fabricating the first oxide film 106 and the first nitride film 108 individually.
When depositing the first oxide film 106, the chamber pressure is about 200 torr; the process temperature is about 500-700° C.; BTBAS introducing rate is about 30-31 sccm; and introducing rate of oxygen-containing gas, such as N2O, is about 200 sccm. In addition, during the deposition of the first nitride film 108, the chamber pressure is about 200 torr; the process temperature is about 675° C.; introducing rate of BTBAS is about 50 sccm; and the introducing rate of nitrogen-containing gas, such as NH3, is about 40 sccm.
Please refer to FIG. 12. An etching back process is performed to remove a portion of the first oxide film 106 and the first nitride film 108 so as to form an offset spacer 110. Then, a low-energy and low-dose ion implantation process is performed by taking the gate electrode 104 and the offset spacer 110 as an implant mask so that lightly doped areas 112 are formed in the silicon substrate 100 near its surface.
With reference to FIG. 13, a second in-situ deposition process is performed to sequentially form a second oxide film 114, a second nitride film 116, and selectively a third oxide film 118 on the silicon substrate 100, the gate electrode 104 and the offset spacer 110, wherein the second in-situ deposition process may be performed by a single wafer BTBAS system by taking BTBAS as the precursor or the reactant gas. The process parameters may be similar to that of the first in-situ deposition process. Since BTBAS are utilized as the reactant gas of the second in-situ deposition process, the second and third oxide films 114, 118 comprise carbon-containing oxynitride and the second nitride film 116 is a carbon-containing nitride film.
Referring to FIG. 14, an etching process is performed to etch back the second oxide film 114, the second nitride film 116, and the third oxide film 118 so as to form a L-shaped structure 120 and an arc-shaped structure 122, wherein the offset spacer 110, the L-shaped structure 120 and the arc-shaped structure 122 compose a spacer structure 126 of the MOS transistor. Then, a high-energy and high dose ion implantation process is progressed to form high doping regions 124 in the silicon substrate 100, wherein the high doping regions 124 serve as source and drain electrodes. Consequently, a MOS transistor 128 is fabricated.
Since the second oxide film 114 and the third oxide film 118 comprise carbon-containing oxynitride, their etching rates are low enough to obtain preferable profiles for the L-shaped structure 120 and the arc-shaped spacer 122. Therefore, the implant shape of the high doping regions 124 of the MOS transistor 128 is preferable and which can provide a good electric performance to the MOS transistor 128.
It should be noted that the second and third oxide films 114, 118 have to comprise carbon and nitrogen atoms for reducing their etching rate and etch selectivity. Therefore, the second in-situ deposition process can be replaced by three individually deposition processes for forming the second oxide film 114, the second nitride film 116, and the third oxide film 118 respectively provided that BTBAS is used as the reactant gases of the individual deposition processes. Furthermore, the second and third oxide films 114 and 118 may also be formed by other processes or with various precursor or reactant gas provided that both of the second and third oxide films 114, 118 comprise carbon and nitride atoms.
Furthermore, the third oxide film 118 may be omitted or have a small thickness so as to be etched as another L-shaped structure in other embodiments. In addition, the third oxide film 118 may serve as a liner that will be removed after forming all the elements of the MOS transistor 128.
In contrast to the prior art, the present invention provides a fabrication method of the spacer structure with at least a carbon-containing oxynitride film so that the profile of the spacer structure formed through an etching process can be preferable. As a result, a good implant shape of source/drain electrode may be formed. In addition, the in-situ deposition of forming the L-shaped structure or the offset spacer of the spacer structure can effectively reduce thermal budget and improve throughput of the fabrication process.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.

Claims (17)

1. A spacer structure comprising:
a nitride film positioned on a gate sidewall;
a first carbon-containing oxynitride film disposed between the gate sidewall and the nitride film; and
a second carbon-containing oxynitride film covering the nitride film.
2. The spacer structure of claim 1, wherein the nitride film is a carbon-containing nitride film.
3. The spacer structure of claim 1, wherein the spacer structure further comprises an offset spacer positioned between the gate sidewall and the first carbon-containing oxynitride film.
4. The spacer structure of claim 3, wherein the offset spacer comprises an oxide film.
5. The spacer structure of claim 4, wherein the oxide film of the offset spacer is a third carbon-containing oxynitride film.
6. The spacer structure of claim 4, wherein the offset spacer further comprises a nitride film between the oxide film of the offset spacer and the first carbon-containing oxynitride film.
7. The spacer structure of claim 6, wherein the nitride film is a carbon-containing nitride film.
8. A metal-oxide-semiconductor (MOS) transistor structure comprising:
a gate electrode positioned on a substrate;
a source and drain positioned in the substrate near two sides of the gate electrode;
a gate insulation film positioned between the gate electrode and the silicon substrate; and
a spacer structure positioned on the sidewall of the gate electrode, the spacer structure comprising:
an offset spacer positioned on the sidewall of the gate electrode; and
a L-shaped structure covering the offset spacer comprising:
a nitride film covering the surface of the offset spacer;
a first carbon-containing oxynitride film disposed between the surface of the offset spacer and the nitride film; and
a second carbon-containing oxynitride film covering the nitride film.
9. The MOS transistor structure of claim 8, wherein the nitride film is a carbon-containing nitride film.
10. The MOS transistor structure of claim 8, wherein the offset spacer comprises an oxide film.
11. The MOS transistor structure of claim 10, wherein the oxide film of the offset spacer is a third carbon-containing oxynitride film.
12. The MOS transistor structure of claim 10, wherein the offset spacer further comprises a nitride film between the oxide film of the offset spacer and the first carbon-containing oxynitride film.
13. The MOS transistor structure of claim 12, wherein the nitride film is a carbon-containing nitride film.
14. The spacer structure of claim 1, wherein the first carbon-containing oxynitride film and the nitride film respectively have an L-shaped profile.
15. The MOS transistor structure of claim 8, wherein each of the first carbon-containing oxynitride film and the nitride film has an L-shaped profile.
16. The spacer structure of claim 1, wherein the nitride film directly contacts and directly covers a surface of the first carbon-containing oxynitride film, and the surface of the first carbon-containing oxynitride film is in parallel with the gate sidewall.
17. The MOS transistor structure of claim 8, wherein the nitride film directly contacts and directly covers a surface of the first carbon-containing oxynitride film, and the surface of the first carbon-containing oxynitride film is in parallel with the sidewall of the gate electrode.
US11/379,226 2006-04-19 2006-04-19 Spacer structure wherein carbon-containing oxynitride film formed within Active 2027-08-24 US8288802B2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US11/379,226 US8288802B2 (en) 2006-04-19 2006-04-19 Spacer structure wherein carbon-containing oxynitride film formed within
US13/490,482 US8415723B2 (en) 2006-04-19 2012-06-07 Spacer structure wherein carbon-containing oxide film formed within

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/379,226 US8288802B2 (en) 2006-04-19 2006-04-19 Spacer structure wherein carbon-containing oxynitride film formed within

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US13/490,482 Continuation US8415723B2 (en) 2006-04-19 2012-06-07 Spacer structure wherein carbon-containing oxide film formed within

Publications (2)

Publication Number Publication Date
US20070246751A1 US20070246751A1 (en) 2007-10-25
US8288802B2 true US8288802B2 (en) 2012-10-16

Family

ID=38618669

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/379,226 Active 2027-08-24 US8288802B2 (en) 2006-04-19 2006-04-19 Spacer structure wherein carbon-containing oxynitride film formed within
US13/490,482 Active US8415723B2 (en) 2006-04-19 2012-06-07 Spacer structure wherein carbon-containing oxide film formed within

Family Applications After (1)

Application Number Title Priority Date Filing Date
US13/490,482 Active US8415723B2 (en) 2006-04-19 2012-06-07 Spacer structure wherein carbon-containing oxide film formed within

Country Status (1)

Country Link
US (2) US8288802B2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160163798A1 (en) * 2010-10-07 2016-06-09 Sangjine Park Semiconductor devices and methods for manufacturing the same
US20180006133A1 (en) * 2015-10-27 2018-01-04 United Microelectronics Corporation Device with reinforced metal gate spacer and method of fabricating

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7759206B2 (en) * 2005-11-29 2010-07-20 International Business Machines Corporation Methods of forming semiconductor devices using embedded L-shape spacers
US20130214289A1 (en) * 2012-02-16 2013-08-22 Texas Instruments Incorporated Short-Resistant Metal-Gate MOS Transistor and Method of Forming the Transistor
CN109755180B (en) * 2017-11-07 2021-01-12 华邦电子股份有限公司 Method for manufacturing semiconductor structure
US11011618B2 (en) * 2017-11-30 2021-05-18 Taiwan Semiconductor Manufacturing Co., Ltd. Circuit devices with gate seals
US11682711B2 (en) * 2020-05-28 2023-06-20 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device having multi-layered gate spacers

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030020111A1 (en) 2001-07-16 2003-01-30 Bevan Malcolm J. Economic and low thermal budget spacer nitride process
US20040063260A1 (en) 2002-09-26 2004-04-01 Haowen Bu Sidewall processes using alkylsilane precursors for MOS transistor fabrication
US6812073B2 (en) 2002-12-10 2004-11-02 Texas Instrument Incorporated Source drain and extension dopant concentration
US20060054934A1 (en) * 2004-09-11 2006-03-16 Yuanning Chen Using oxynitride spacer to reduce parasitic capacitance in CMOS devices
US20060121681A1 (en) * 2004-12-02 2006-06-08 Texas Instruments, Inc. Method for forming halo/pocket implants through an L-shaped sidewall spacer
US20070087575A1 (en) * 2005-10-17 2007-04-19 Applied Materials, Inc. Method for fabricating silicon nitride spacer structures

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030020111A1 (en) 2001-07-16 2003-01-30 Bevan Malcolm J. Economic and low thermal budget spacer nitride process
US20040063260A1 (en) 2002-09-26 2004-04-01 Haowen Bu Sidewall processes using alkylsilane precursors for MOS transistor fabrication
US6812073B2 (en) 2002-12-10 2004-11-02 Texas Instrument Incorporated Source drain and extension dopant concentration
US20060054934A1 (en) * 2004-09-11 2006-03-16 Yuanning Chen Using oxynitride spacer to reduce parasitic capacitance in CMOS devices
US20060121681A1 (en) * 2004-12-02 2006-06-08 Texas Instruments, Inc. Method for forming halo/pocket implants through an L-shaped sidewall spacer
US20070087575A1 (en) * 2005-10-17 2007-04-19 Applied Materials, Inc. Method for fabricating silicon nitride spacer structures

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160163798A1 (en) * 2010-10-07 2016-06-09 Sangjine Park Semiconductor devices and methods for manufacturing the same
US9966432B2 (en) 2010-10-07 2018-05-08 Samsung Electronics Co., Ltd. Semiconductor devices including an etch stop pattern and a sacrificial pattern with coplanar upper surfaces and a gate and a gap fill pattern with coplanar upper surfaces
US10128336B2 (en) * 2010-10-07 2018-11-13 Samsung Electronics Co., Ltd. Semiconductor devices and methods for manufacturing the same
US20180006133A1 (en) * 2015-10-27 2018-01-04 United Microelectronics Corporation Device with reinforced metal gate spacer and method of fabricating
US10332978B2 (en) * 2015-10-27 2019-06-25 United Microelectronics Corp. Device with reinforced metal gate spacer and method of fabricating

Also Published As

Publication number Publication date
US20070246751A1 (en) 2007-10-25
US20120241824A1 (en) 2012-09-27
US8415723B2 (en) 2013-04-09

Similar Documents

Publication Publication Date Title
US8415723B2 (en) Spacer structure wherein carbon-containing oxide film formed within
US7622340B2 (en) Method for manufacturing semiconductor device
US7772643B2 (en) Methods of fabricating semiconductor device having a metal gate pattern
US8043907B2 (en) Atomic layer deposition processes for non-volatile memory devices
US8450221B2 (en) Method of forming MOS transistors including SiON gate dielectric with enhanced nitrogen concentration at its sidewalls
US7763945B2 (en) Strained spacer design for protecting high-K gate dielectric
US20080014759A1 (en) Method for fabricating a gate dielectric layer utilized in a gate structure
US20010006843A1 (en) Method for forming a gate insulating film for semiconductor devices
US7504289B2 (en) Process for forming an electronic device including transistor structures with sidewall spacers
US20090087977A1 (en) Low temperature conformal oxide formation and applications
US20070105398A1 (en) Method of producing insulator thin film, insulator thin film, method of manufacturing semiconductor device, and semiconductor device
US10068983B2 (en) High-K metal gate
US7897501B2 (en) Method of fabricating a field-effect transistor having robust sidewall spacers
US20070063266A1 (en) Semiconductor device and method for manufacturing the same
JP2004153066A (en) Method of manufacturing semiconductor device
US20070057333A1 (en) MOS transistor and method of manufacturing the same
US9048307B2 (en) Method of manufacturing a semiconductor device having sequentially stacked high-k dielectric layers
KR100584783B1 (en) Method of forming a composite layer and methods of manufacturing a gate structure and a capacitor using the same
CN103137491A (en) Reacted layer for improving thickness uniformity of strained structures
JP2008010881A (en) Method for manufacturing semiconductor device
KR100593752B1 (en) Method of fabricating semiconductor device including silicon nitride layer free of impurities
JP5141321B2 (en) Manufacturing method of semiconductor device
KR100650758B1 (en) Method for forming gate of semiconductor device
KR20070037124A (en) Semiconductor device having high-k composite gate insulating layer and method of fabricating the same
KR20070030468A (en) semiconductor MOS transistor and method of manufacturing the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: UNITED MICROELECTRONICS CORP., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHENG, PO-LUN;LIU, CHE-HUNG;REEL/FRAME:017490/0255

Effective date: 20060414

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8

AS Assignment

Owner name: MARLIN SEMICONDUCTOR LIMITED, IRELAND

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:UNITED MICROELECTRONICS CORPORATION;REEL/FRAME:056991/0292

Effective date: 20210618

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12