US7920417B2 - Semiconductor memory device - Google Patents

Semiconductor memory device Download PDF

Info

Publication number
US7920417B2
US7920417B2 US12/494,344 US49434409A US7920417B2 US 7920417 B2 US7920417 B2 US 7920417B2 US 49434409 A US49434409 A US 49434409A US 7920417 B2 US7920417 B2 US 7920417B2
Authority
US
United States
Prior art keywords
current
semiconductor memory
data
memory device
generate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US12/494,344
Other versions
US20100290280A1 (en
Inventor
Woo-Hyun Seo
Kwang-Myoung Rho
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
SK Hynix Inc
Original Assignee
Hynix Semiconductor Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hynix Semiconductor Inc filed Critical Hynix Semiconductor Inc
Assigned to HYNIX SEMICONDUCTOR, INC. reassignment HYNIX SEMICONDUCTOR, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: RHO, KWANG-MYOUNG, SEO, WOO-HYUN
Publication of US20100290280A1 publication Critical patent/US20100290280A1/en
Application granted granted Critical
Publication of US7920417B2 publication Critical patent/US7920417B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/14Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements
    • G11C11/15Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements using multiple magnetic layers
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/16Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/16Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
    • G11C11/165Auxiliary circuits
    • G11C11/1659Cell access
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/16Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using elements in which the storage effect is based on magnetic spin effect
    • G11C11/165Auxiliary circuits
    • G11C11/1673Reading or sensing circuits or methods
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/14Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/06Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
    • G11C7/062Differential amplifiers of non-latching type, e.g. comparators, long-tailed pairs
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/06Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
    • G11C7/067Single-ended amplifiers

Definitions

  • the present invention relates to a semiconductor design technology, and more particularly, to a semiconductor memory device using a magnetic tunnel junction device (MTJ).
  • MTJ magnetic tunnel junction device
  • a dynamic random access memory (DRAM) device and a static random access memory (SRAM) device are a volatile memory device that loses data stored in a memory cell when power is not applied thereto. Therefore, many researches have been made to develop a non-volatile memory device.
  • a magnetic random access memory (MRAM) has been receiving attention as the next generation semiconductor device because the MRAM device not only has non-volatile characteristics but also has high integration, high speed operation, and low power consumption characteristics.
  • a memory cell of the MRAM device includes a transistor for performing a switching operation corresponding to an address applied from an external device and a magnetic tunnel junction device (MTJ) for storing information.
  • the magnetic tunnel junction device (MTJ) is a kind of a magnetic memory device and has a magnet-to-resistance (MR) ratio that varies according to a magnetization direction of two ferromagnets.
  • the MRAM device determines whether data stored in the magnetic tunnel junction device is ‘1’ or ‘0’ by sensing current according to the variation of the MR ratio.
  • FIG. 1 is a diagram illustrating a memory cell of a semiconductor memory device according to the prior art.
  • the memory cell includes a NMOS transistor 110 and a MTJ device 130 .
  • the NMOS transistor 110 includes a source-drain path formed between a source line SL and the MTJ device 130 and a gate connected to a word line WL. Such a NMOS transistor 110 is turned on/off according to activation of the word line WL.
  • the world line is selected by a row address.
  • the MTJ device 130 includes a free layer 132 , a tunnel insulating layer 134 , and a pinned layer 136 .
  • the free layer 132 is formed of ferromagnetic substance and has a magnetization direction varying according to external stimulation, for example, current penetrating the MTJ 130 .
  • the pinned layer 136 has a magnetization direction that is not changed although an external stimulation is applied thereof. Particularly, the pinned layer 136 has a magnetization direction fixed by a pinning layer (not shown) formed of antiferromagentic, and the tunnel insulating layer 134 may be formed of magnesium oxide MgO.
  • Tunneling current flows in the magnetic tunnel junction device 130 according to a voltage applied to the both ends thereof.
  • the resistance value of the magnetic tunnel junction device 130 becomes small.
  • the resistance value of the magnetic tunnel junction device 130 becomes large.
  • the magnetic tunnel junction denotes denotes ‘1’. If not, the magnetic tunnel junction denotes ‘0’.
  • FIG. 2 is a graph showing tunnel magnet-to-resistance (TMR) characteristics according to a temperature of a magnetic tunnel junction device 130 of FIG. 1 .
  • TMR tunnel magnet-to-resistance
  • the magnetic tunnel junction device 130 has hysteresis and two stable states according to a positive current or a negative current higher than a threshold voltage, that is, a state having small resistance value and a state having a large resistance value.
  • the stable states are continuously sustained although the power is not applied.
  • the magnetic tunnel junction device 130 has a resistance value that changes according to a temperature. Particularly, if the magnetization directions are opposite to each other and a temperature increases, a resistance value decreases. That is, the tunnel magnet-to-resistance characteristics change according to a temperature. The tunnel magnet-to-resistance characteristics make resistance value difference of data ‘1’ and ‘0’ gradually smaller. Therefore, it makes a semiconductor memory device difficult to determine whether the magnetic tunnel junction device 130 sustains a small resistance value or a large resistance value. Such a problem causes a semiconductor memory device not to properly read stored data when a semiconductor memory device performs a read operation.
  • An embodiment of the present invention is directed to providing a semiconductor memory device that controls current flowing through a magnetic tunnel junction device when a read operation is performed to read data.
  • a semiconductor memory cell comprising a plurality of memory cells configured to store data having polarity corresponding to a direction of current flowing in first and second driving lines, a current generator configured to generate a predetermined read current, apply the predetermined read current to the plurality of memory cells, and generate a data current corresponding variation of the read current according to the data and a current controller connected to a current path of the read current and configured to control a current amount of the read current.
  • a semiconductor memory device comprising a plurality of memory cells configured to store data having polarity corresponding to a direction of current flowing in a source line and a bit line, a cell current generator configured to generate a predetermined read current, apply the predetermined read current to the plurality of memory cells, and generate a data current corresponding to variation of the read current according to the data, a current controller connected to a current path of the read current and configured to control a current amount of the read current according to temperature information, a plurality of reference memory cell groups configured to store reference data having polarity corresponding to a direction of current flowing in a reference source line and a reference bit line, a reference current generator configured to generate a predetermined current, apply the predetermined current to the plurality of reference memory cells, and generate a reference current corresponding to the reference data, a reference current controller configured to control current applied to the plurality of reference memory cells according to the temperature information in the reference current generator and a sense amplifier configured to sense and ampli
  • the semiconductor memory device can improve the tunnel magnetic resistance characteristics of a magnetic junction device included in a semiconductor memory device by controlling a read current flowing in a magnetic tunnel junction device according to temperature during a read operation.
  • FIG. 1 is a diagram illustrating a memory cell of a semiconductor memory device according to the prior art.
  • FIG. 2 is a graph showing tunnel magnet-to-resistance (TMR) characteristics according to a temperature of a magnetic tunnel junction device 130 of FIG. 1 .
  • TMR tunnel magnet-to-resistance
  • FIG. 3 is a block diagram illustrating a semiconductor memory device in accordance with an embodiment of the present invention.
  • FIG. 4 is a block diagram illustrating the control signal generator 332 of FIG. 3 .
  • FIG. 5 is a circuit diagram illustrating predetermined blocks of FIG. 3 .
  • FIG. 3 is a block diagram illustrating a semiconductor memory device in accordance with an embodiment of the present invention.
  • the semiconductor memory device includes a current generator 310 , a current controller 330 , and a memory cell array 350 .
  • the current generator 310 generates a read current I_RD having a predetermined size for a read operation and applies the generated read current I_RD to the memory cell array 350 .
  • the current generator 310 also generates a data current I_DAT that represents the variation of the read current I_RD according to data stored in the memory cell array 350 .
  • An amount of the data current I_DAT is decided according to data stored in the memory cell array 350 .
  • the semiconductor memory device compares the generated data current I_DAT with a reference current I_REF (see accompanying drawings) and determines data stored in the memory cell array 350 based on the comparison result.
  • the current controller 330 is connected to a current path of the read current I_RD and controls an amount of the read current I_RD applied to the memory cell array 350 according to the temperature information INF_TMP.
  • the current controller 330 includes a control signal generator 332 for generating a current control signal CTR_I corresponding to the temperature information INF_TMP and a current adjuster 334 for adjusting an amount of current of the read current I_RD in response to the current control signal CTR_I.
  • the temperature information INF_TMP is a signal generated inside or outside the semiconductor memory device.
  • the memory cell array 350 includes a magnetic tunnel junction device and stores data having a polarity corresponding to a direction of current flowing through a source line SL and a bit line in the magnetic tunnel junction device. A write operation and a read operation of the memory cell array 350 will be described with reference to FIG. 5 .
  • FIG. 4 is a block diagram illustrating a control signal generator 332 of FIG. 3 .
  • the control signal generator 332 includes a voltage generator 410 for generating a plurality of bias voltages V_BIAS 0 , V_BIAS 1 , . . . , and V_BIASn, a selection signal generator 430 for generating a selection signal SEL ⁇ 0:n> corresponding to temperature information INF_TMP, and a multiplexer 450 for outputting one of the plurality of bias voltages V_BIAS 0 , V_BIAS 1 , . . . , and V_BIASn as a current control signal CTR_I.
  • the plurality of bias voltages V_BIAS 0 , V_BIAS 1 , . . . , and V_BIASn have different voltage levels, and the selection signal SEL ⁇ 0:n> has a different value according to the temperature information INF_TMP.
  • the selection signal SEL ⁇ 0:n> can select each of the plurality of bias voltages V_BIAS 0 , V_BIAS 1 , . . . , and V_BIASn.
  • the control signal generator 332 can output a bias voltage corresponding to the temperature information INF_TMP as the current control signal CTR_I.
  • FIG. 5 is a circuit diagram illustrating predetermined parts of a semiconductor memory device of FIG. 3 . That is, FIG. 5 shows other constituent elements of the FIG. 3 except the control signal generator 332 .
  • the semiconductor memory device includes a plurality of memory cells 510 A, a plurality of reference memory cells 510 B, first and second write drivers 530 A and 530 B, a cell current generator 550 A, a reference current generator 550 B, first and second current controllers 570 A and 570 B, and a sense amplifier 590 .
  • the semiconductor memory device of FIG. 3 controls a current amount of a read current I_RD applied to a memory cell array 350 according to temperature information INF_TMP.
  • the semiconductor memory device shown in FIG. 5 also applies such characteristics into a plurality of reference memory cells 520 as well as the plurality of memory cells 510 .
  • a current generator 310 of FIG. 3 corresponds to a cell current generator 550 A and a reference current generator 550 B of FIG. 5
  • a current adjuster 334 of FIG. 3 corresponding to first and second current controllers 570 A and 570 B of FIG. 5
  • the memory cell array 350 of FIG. 3 corresponds to a plurality of memory cells 510 A and a plurality of reference memory cells 510 B.
  • the plurality of memory cells 510 A store data. As described in FIG. 1 , the plurality of memory cells 510 A includes a NMOS transistor NM for performing a switching operation corresponding to each address and a magnetic tunnel junction device (MTJ) for storing data. Each of the plurality of memory cells 510 A corresponds to each of word lines WL 0 , WL 1 , . . . , and WLn and is connected between a source line SL and a bit line BL. Write and read operations of the plurality of memory cells 510 A will be described in later.
  • NMOS transistor NM for performing a switching operation corresponding to each address
  • MTJ magnetic tunnel junction device
  • the first write driver 530 A drives a source line SL and a bit line BL according to data.
  • the first write driver 530 A includes a source line driver 530 A_ 1 and a bit line driver 530 A_ 2 .
  • the source line driver 530 A_ 1 drives a source line SL with a core voltage VCORE or a ground voltage VSS in response to data.
  • the bit line driver 530 A_ 2 drives a bit line BL with a core voltage VCORE or a ground voltage VSS in response to data.
  • bit line BL may be driven by the bit line driver 530 A_ 2 .
  • the source line driver 530 A_ 1 drives a source line SL with a core voltage VCORE and the bit line driver 530 A_ 2 drives a bit line BL with a ground voltage VSS. Therefore, the current flows from the source line SL to the bit line BL through a magnetic tunnel junction device and data ‘1’ is stored in a memory cell as described in FIG. 1 .
  • the source line driver 530 A_ 1 drives a source line SL with a ground voltage VSS
  • the bit line driver 530 A_A 2 drives a bit line BL with a core voltage VCORE. Therefore, current flows from the bit line BL to the source line through the magnetic tunnel junction device (MTJ) and the memory cell stores data ‘0’.
  • MTJ magnetic tunnel junction device
  • the plurality of reference memory cells 510 B generate a reference current I_REF.
  • the plurality of reference memory cells 510 B have a similar structure of the plurality of memory cells 510 A. Two reference memory cells are grouped and disposed together corresponding to one word line. For convenience, two reference memory cells corresponding to one word line are referred as a reference memory cell group.
  • two reference memory cells in all of reference memory cell groups should store data ‘1’ and ‘0’, respectively before a semiconductor memory device is completely manufactured as a product. That is, one of reference memory cells in a reference memory cell group should become a magnetic tunnel junction device RH having a large resistance value, and the other should become a magnetic tunnel junction device RL having a small resistance value. Since the magnetic tunnel junction device has a resistance value varying as shown in FIG. 2 , all of reference memory cell groups should store ‘0’ and ‘1’ with different polarity.
  • the plurality of reference memory cells 320 should store ‘0’ and ‘1’ for generating a reference current I_REF corresponding to a state of a selected memory cell in which a resistance value changes. A write operation and a read operation related to the plurality of reference memory cells 320 will be described in later.
  • the second write driver 530 B stores data ‘1’ and ‘0’ into a plurality of reference memory cells 510 B.
  • the second write driver 530 B includes first and second line drivers 530 B_ 1 and 530 B_ 2 .
  • the first line driver 530 B_ 1 drives a reference source line REF_SL with a core voltage VCORE or a ground voltage VSS according to data to be stored.
  • the second line driver 530 B_ 2 drives first and second reference bit lines REF_BL 1 and REF_BL 2 with a core voltage VCORE or a ground voltage VSS according to data to be stored.
  • a first driving control signal REF_H becomes logic high and a first NMOS transistor NM 1 is turned on.
  • the first line driver 530 B_ 1 drives a reference source line REF_SL with a core voltage VCORE
  • the second line driver 530 B_ 2 drives a first reference bit line REF_BL 1 with a ground voltage VSS. Therefore, current flows from the reference source line REF_SL to a first reference bit line REF_BL 1 through a magnetic tunnel junction device RH.
  • the magnetic tunnel junction device RH stores data ‘1’. That is, the magnetic tunnel junction device RH stores a large resistance value.
  • the second driving control signal REF_L becomes logic high and a second NMOS transistor NM 2 is turned on.
  • the first line driver 530 B_ 1 drives the reference source line REF_SL with a ground voltage VSS
  • the second line driver 530 B_ 2 drives the second reference bit line REF_BL 2 with a core voltage VCORE. Therefore, current flows from the second reference bit line REF_BL 2 to the reference source line REF_SL through the magnetic tunnel junction RL. Therefore, the magnetic tunnel junction device RL stores data ‘0’. That is, the magnetic tunnel junction device RL has a small resistance value.
  • the plurality of reference memory cells 320 includes a magnetic tunnel junction device RH having a large reference value and a magnetic tunnel junction device RL having a small resistance value as described above.
  • a magnetic tunnel junction device RH having a large reference value
  • a magnetic tunnel junction device RL having a small resistance value as described above.
  • the cell current generator 550 A generates a data current I_DAT corresponding to a memory cell selected by a plurality of word lines WL 0 , WL 1 , . . . , and WLn among a plurality of memory cells 510 A.
  • the cell current generator 550 A is formed of current mirror.
  • the cell current generator 550 A generates not only the data current I_DAT but also a read current I_RD. Variation of the read current I_RD in a read operation is reflected to the data current I_DAT through the current mirror structure.
  • the reference current generator generates a reference current I_REF corresponding to a reference memory cell group selected by a plurality of word lines WL 0 , WL 1 , . . . , and WLn.
  • An amount of the reference current I_REF is about half of an amount of current flowing in a selected reference memory cell group. That is, the reference current I_REF is about half of the sum of current flowing in a magnetic tunnel junction device RH having a large resistance value and a magnetic tunnel junction device RL having a small resistance value.
  • the cell current generator 550 A and the reference current generator 550 B are enabled in response to the current apply control signal CSE that is activated during a read operation.
  • the first current controller 570 A controls an amount of current of the read current I_RD generated from the cell current generator 550 A in response to the current control signal CTR_I and transfers the controlled current to the plurality of memory cells 510 A.
  • the first current controller 570 A includes a source-drain path formed between the cell current generator 550 A and the plurality of memory cells 510 A and a third NMOS transistor NM 3 for receiving a current control signal CTR_I with a gate.
  • the current control signal CTR_I decides a voltage level according to temperature information INF_TMP. It means that the read current I_RD may be controlled according to temperature.
  • the second current controller 570 B controls current generated from the reference current generator 550 B in response to a current control signal CTR_I and transfers the controlled current to the plurality of reference memory cells 510 B.
  • the second current controller 570 B includes fourth and fifth NMOS transistors NM 4 and NM 5 connected between the reference current generator 550 B and the plurality of reference memory cells 510 B.
  • the fourth NMOS transistor NM 4 includes a source-drain path between the reference current generator 550 B and the first reference bit line REF_BL 1 and a gate for receiving the current control signal CTR_ 1 .
  • the fifth NMOS transistors NM 5 includes a source-drain path between the reference current generator 550 B and the second reference bit line REF_BL 2 and a gate for receiving a current control signal CTR_I.
  • the second current controller 570 B can control current flowing to the plurality of reference memory cells 510 B according to temperature.
  • the sense amplifier 590 senses and amplifies a data current I_DAT and a reference current I_REF.
  • the sense amplifier 590 receives a reference current I_REF of a reference memory cell group corresponding to a selected word line and a data current I_DAT that changes according to data of a memory cell corresponding to a selected word line, compares the reference current I_REF with the data current I_DAT, and outputs the comparison result in order to enable a semiconductor memory device to determine data stored in a memory cell.
  • a read operation of a plurality of memory cells 510 A will be described in brief.
  • a first word line WL 1 is activated and a read activation signal RD is also activated during a read operation.
  • a NMOS transistor of a corresponding memory cell is turned on and an amount of a read current I_RD generated from the cell current generator 550 A is decided according to data stored in a magnetic tunnel junction device of a corresponding memory cell. If data stored in a magnetic tunnel junction device is ‘1’, it means the resistance value of the magnetic tunnel junction device is large and the read current I_RD becomes smaller. If data stored in a magnetic tunnel junction device is ‘0’, it means that the resistance vale of the magnetic tunnel junction device becomes smaller and the read current I_RD becomes larger.
  • the read current I_RD is controlled according to a voltage of a current control signal CTR_I corresponding to temperature information INF_TMP.
  • the current amount of the read current I_RD is reflected to data current I_DAT, and the data current I_DAT is transferred to the sense amplifier 590 .
  • the cell selection signal YI is activated corresponding to a column address.
  • a NMOS transistor of a corresponding reference memory cell group When a first word line WL 1 is activated, a NMOS transistor of a corresponding reference memory cell group is turned on and current flows to a reference source lien REF_SL through a magnetic tunnel junction device RH having a large resistance value and a magnetic tunnel junction device RL having a small resistance value. Finally, current flows through the magnetic tunnel junction device RH having a large resistance value and the magnetic tunnel junction device RL arranged corresponding to a first word line.
  • the reference current generator 570 B generates a reference current I_REF having about half amount of the sum of a current amount of the magnetic tunnel junction device RH having a large resistance value and current amount of the magnetic tunnel junction device RL having a small resistance value.
  • current applied to the plurality of reference memory cells 510 B can be controlled according to a voltage of a current control signal CTR_I.
  • the reference cell activation signal YREF is activated to transfer the reference current I_REF to the sense amplifier 590 during a read operation.
  • the sense amplifier 590 senses and amplifies a data current I_DAT of a selected memory cell corresponding to a first word line WL 1 , a reference current I_REF of a selected magnetic tunnel junction device RH having a large resistance value corresponding to the first word line WL 1 , and a reference current I_REF of a selected magnetic tunnel junction device RL having a small resistance value corresponding to the first word line WL 1 .
  • the semiconductor memory device performs a read operation through the above described operation.
  • the semiconductor memory device controls a current amount of a read current I_RD applied to the plurality of memory cells 510 A according to temperature. Therefore, it is possible to reflect a temperature compensation operation to the read current I_RD and to further accurately determine data by controlling the current amount of the read current I_RD although the magnetic tunnel junction device has temperature characteristics shown in FIG. 2 .
  • the semiconductor memory device controls a current amount applied to the plurality of reference memory cells 510 B according to temperature. Therefore, it is possible to reflect a temperature compensating operation to a reference current I_REF.
  • the semiconductor memory device can perform a read operation stably although temperature changes by improving tunnel magnetic resistance characteristics according to temperature of a magnetic tunnel junction device. Therefore, the reliability of a semiconductor memory device may be improved.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Mram Or Spin Memory Techniques (AREA)
  • Hall/Mr Elements (AREA)

Abstract

A semiconductor memory cell includes a plurality of memory cells configured to store data having polarity corresponding to a direction of current flowing in first and second driving lines, a current generator configured to generate a predetermined read current, apply the predetermined read current to the plurality of memory cells, and generate a data current corresponding variation of the read current according to the data and a current controller connected to a current path of the read current and configured to control a current amount of the read current.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
The present invention claims priority of Korean Patent Application No. 10-2009-0041587, filed on May 13, 2009, which is incorporated herein by reference in its entirety.
BACKGROUND OF THE INVENTION
The present invention relates to a semiconductor design technology, and more particularly, to a semiconductor memory device using a magnetic tunnel junction device (MTJ).
In general, a dynamic random access memory (DRAM) device and a static random access memory (SRAM) device are a volatile memory device that loses data stored in a memory cell when power is not applied thereto. Therefore, many researches have been made to develop a non-volatile memory device. Among newly developed memory devices, a magnetic random access memory (MRAM) has been receiving attention as the next generation semiconductor device because the MRAM device not only has non-volatile characteristics but also has high integration, high speed operation, and low power consumption characteristics.
A memory cell of the MRAM device includes a transistor for performing a switching operation corresponding to an address applied from an external device and a magnetic tunnel junction device (MTJ) for storing information. The magnetic tunnel junction device (MTJ) is a kind of a magnetic memory device and has a magnet-to-resistance (MR) ratio that varies according to a magnetization direction of two ferromagnets. The MRAM device determines whether data stored in the magnetic tunnel junction device is ‘1’ or ‘0’ by sensing current according to the variation of the MR ratio.
FIG. 1 is a diagram illustrating a memory cell of a semiconductor memory device according to the prior art.
Referring to FIG. 1, the memory cell includes a NMOS transistor 110 and a MTJ device 130.
The NMOS transistor 110 includes a source-drain path formed between a source line SL and the MTJ device 130 and a gate connected to a word line WL. Such a NMOS transistor 110 is turned on/off according to activation of the word line WL. The world line is selected by a row address.
The MTJ device 130 includes a free layer 132, a tunnel insulating layer 134, and a pinned layer 136. The free layer 132 is formed of ferromagnetic substance and has a magnetization direction varying according to external stimulation, for example, current penetrating the MTJ 130. The pinned layer 136 has a magnetization direction that is not changed although an external stimulation is applied thereof. Particularly, the pinned layer 136 has a magnetization direction fixed by a pinning layer (not shown) formed of antiferromagentic, and the tunnel insulating layer 134 may be formed of magnesium oxide MgO.
Tunneling current flows in the magnetic tunnel junction device 130 according to a voltage applied to the both ends thereof. When the magnetization direction of the free layer 132 is matched with the magnetization direction of the pinned layer 136, the resistance value of the magnetic tunnel junction device 130 becomes small. When the magnetization direction of the free layer 132 is not matched with the magnetization direction of the pinned layer 136, the resistance value of the magnetic tunnel junction device 130 becomes large. In general, if the magnetization direction of the free layer 132 is identical to that of the pinned layer 136, the magnetic tunnel junction denotes denotes ‘1’. If not, the magnetic tunnel junction denotes ‘0’.
In other word, when positive current higher than a threshold current flows into the free layer 132 by applying a positive voltage to the free layer 132, which is a predetermined level higher than that applied to the pinned layer 136, the magnetization directions of the free layer 132 and the pinned layer 136 become identical. That is, a write operation for writing ‘0’ is performed and a resistance value of the magnetic tunnel junction device 130 becomes small. On the contrary, when negative current higher than a threshold current flows into the free layer 132 by applying a negative voltage to the free layer 132, which is a predetermined level higher than that of the pinned layer 136, the magnetization directions of the free layer 132 and the pinned layer 136 become opposite. That is, a write operation for writing ‘1’ is performed and a resistance value of the magnetic tunnel junction device 130 becomes large.
FIG. 2 is a graph showing tunnel magnet-to-resistance (TMR) characteristics according to a temperature of a magnetic tunnel junction device 130 of FIG. 1.
As shown in FIG. 2, the magnetic tunnel junction device 130 has hysteresis and two stable states according to a positive current or a negative current higher than a threshold voltage, that is, a state having small resistance value and a state having a large resistance value. The stable states are continuously sustained although the power is not applied.
As shown in FIG. 2, the magnetic tunnel junction device 130 has a resistance value that changes according to a temperature. Particularly, if the magnetization directions are opposite to each other and a temperature increases, a resistance value decreases. That is, the tunnel magnet-to-resistance characteristics change according to a temperature. The tunnel magnet-to-resistance characteristics make resistance value difference of data ‘1’ and ‘0’ gradually smaller. Therefore, it makes a semiconductor memory device difficult to determine whether the magnetic tunnel junction device 130 sustains a small resistance value or a large resistance value. Such a problem causes a semiconductor memory device not to properly read stored data when a semiconductor memory device performs a read operation.
SUMMARY OF THE INVENTION
An embodiment of the present invention is directed to providing a semiconductor memory device that controls current flowing through a magnetic tunnel junction device when a read operation is performed to read data.
In accordance with an aspect of the present invention, there is provided a semiconductor memory cell comprising a plurality of memory cells configured to store data having polarity corresponding to a direction of current flowing in first and second driving lines, a current generator configured to generate a predetermined read current, apply the predetermined read current to the plurality of memory cells, and generate a data current corresponding variation of the read current according to the data and a current controller connected to a current path of the read current and configured to control a current amount of the read current.
In accordance with another aspect of the present invention, there is provided a semiconductor memory device comprising a plurality of memory cells configured to store data having polarity corresponding to a direction of current flowing in a source line and a bit line, a cell current generator configured to generate a predetermined read current, apply the predetermined read current to the plurality of memory cells, and generate a data current corresponding to variation of the read current according to the data, a current controller connected to a current path of the read current and configured to control a current amount of the read current according to temperature information, a plurality of reference memory cell groups configured to store reference data having polarity corresponding to a direction of current flowing in a reference source line and a reference bit line, a reference current generator configured to generate a predetermined current, apply the predetermined current to the plurality of reference memory cells, and generate a reference current corresponding to the reference data, a reference current controller configured to control current applied to the plurality of reference memory cells according to the temperature information in the reference current generator and a sense amplifier configured to sense and amplify the data current and the reference current.
The semiconductor memory device can improve the tunnel magnetic resistance characteristics of a magnetic junction device included in a semiconductor memory device by controlling a read current flowing in a magnetic tunnel junction device according to temperature during a read operation.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a diagram illustrating a memory cell of a semiconductor memory device according to the prior art.
FIG. 2 is a graph showing tunnel magnet-to-resistance (TMR) characteristics according to a temperature of a magnetic tunnel junction device 130 of FIG. 1.
FIG. 3 is a block diagram illustrating a semiconductor memory device in accordance with an embodiment of the present invention.
FIG. 4 is a block diagram illustrating the control signal generator 332 of FIG. 3.
FIG. 5 is a circuit diagram illustrating predetermined blocks of FIG. 3.
DESCRIPTION OF SPECIFIC EMBODIMENTS
Other objects and advantages of the present invention can be understood by the following description, and become apparent with reference to the embodiments of the present invention.
FIG. 3 is a block diagram illustrating a semiconductor memory device in accordance with an embodiment of the present invention.
Referring to FIG. 3, the semiconductor memory device according to the present embodiment includes a current generator 310, a current controller 330, and a memory cell array 350.
The current generator 310 generates a read current I_RD having a predetermined size for a read operation and applies the generated read current I_RD to the memory cell array 350. The current generator 310 also generates a data current I_DAT that represents the variation of the read current I_RD according to data stored in the memory cell array 350. An amount of the data current I_DAT is decided according to data stored in the memory cell array 350. Although it will be described again in later, the semiconductor memory device compares the generated data current I_DAT with a reference current I_REF (see accompanying drawings) and determines data stored in the memory cell array 350 based on the comparison result.
The current controller 330 is connected to a current path of the read current I_RD and controls an amount of the read current I_RD applied to the memory cell array 350 according to the temperature information INF_TMP. The current controller 330 includes a control signal generator 332 for generating a current control signal CTR_I corresponding to the temperature information INF_TMP and a current adjuster 334 for adjusting an amount of current of the read current I_RD in response to the current control signal CTR_I. The temperature information INF_TMP is a signal generated inside or outside the semiconductor memory device.
The memory cell array 350 includes a magnetic tunnel junction device and stores data having a polarity corresponding to a direction of current flowing through a source line SL and a bit line in the magnetic tunnel junction device. A write operation and a read operation of the memory cell array 350 will be described with reference to FIG. 5.
FIG. 4 is a block diagram illustrating a control signal generator 332 of FIG. 3.
Referring to FIG. 4, the control signal generator 332 includes a voltage generator 410 for generating a plurality of bias voltages V_BIAS0, V_BIAS1, . . . , and V_BIASn, a selection signal generator 430 for generating a selection signal SEL<0:n> corresponding to temperature information INF_TMP, and a multiplexer 450 for outputting one of the plurality of bias voltages V_BIAS0, V_BIAS1, . . . , and V_BIASn as a current control signal CTR_I.
The plurality of bias voltages V_BIAS0, V_BIAS1, . . . , and V_BIASn have different voltage levels, and the selection signal SEL<0:n> has a different value according to the temperature information INF_TMP. The selection signal SEL<0:n> can select each of the plurality of bias voltages V_BIAS0, V_BIAS1, . . . , and V_BIASn. Finally, the control signal generator 332 can output a bias voltage corresponding to the temperature information INF_TMP as the current control signal CTR_I.
FIG. 5 is a circuit diagram illustrating predetermined parts of a semiconductor memory device of FIG. 3. That is, FIG. 5 shows other constituent elements of the FIG. 3 except the control signal generator 332.
Referring to FIG. 5, the semiconductor memory device includes a plurality of memory cells 510A, a plurality of reference memory cells 510B, first and second write drivers 530A and 530B, a cell current generator 550A, a reference current generator 550B, first and second current controllers 570A and 570B, and a sense amplifier 590.
As described with reference to FIG. 3, the semiconductor memory device of FIG. 3 controls a current amount of a read current I_RD applied to a memory cell array 350 according to temperature information INF_TMP. The semiconductor memory device shown in FIG. 5 also applies such characteristics into a plurality of reference memory cells 520 as well as the plurality of memory cells 510. In other words, a current generator 310 of FIG. 3 corresponds to a cell current generator 550A and a reference current generator 550B of FIG. 5, and a current adjuster 334 of FIG. 3 corresponding to first and second current controllers 570A and 570B of FIG. 5. Further, the memory cell array 350 of FIG. 3 corresponds to a plurality of memory cells 510A and a plurality of reference memory cells 510B.
Hereinafter, constituent elements of the semiconductor memory device of FIG. 5 will be described in detail.
The plurality of memory cells 510A store data. As described in FIG. 1, the plurality of memory cells 510A includes a NMOS transistor NM for performing a switching operation corresponding to each address and a magnetic tunnel junction device (MTJ) for storing data. Each of the plurality of memory cells 510A corresponds to each of word lines WL0, WL1, . . . , and WLn and is connected between a source line SL and a bit line BL. Write and read operations of the plurality of memory cells 510A will be described in later.
The first write driver 530A drives a source line SL and a bit line BL according to data. The first write driver 530A includes a source line driver 530A_1 and a bit line driver 530A_2.
The source line driver 530A_1 drives a source line SL with a core voltage VCORE or a ground voltage VSS in response to data. The bit line driver 530A_2 drives a bit line BL with a core voltage VCORE or a ground voltage VSS in response to data.
Hereinafter, a write operation of the plurality of memory cells 510A will be described in brief. For convenience, it is assumed that one corresponding to a memory cell performing a write operation is activated among a memory cell of the plurality of word lines WL0, WL1, . . . , and WLn. Since a bit line selection signal BS is activated during a write operation, the bit line BL may be driven by the bit line driver 530A_2.
For a write operation to write data ‘1’, the source line driver 530A_1 drives a source line SL with a core voltage VCORE and the bit line driver 530A_2 drives a bit line BL with a ground voltage VSS. Therefore, the current flows from the source line SL to the bit line BL through a magnetic tunnel junction device and data ‘1’ is stored in a memory cell as described in FIG. 1.
For a write operation for writing data ‘0’, the source line driver 530A_1 drives a source line SL with a ground voltage VSS, and the bit line driver 530A_A2 drives a bit line BL with a core voltage VCORE. Therefore, current flows from the bit line BL to the source line through the magnetic tunnel junction device (MTJ) and the memory cell stores data ‘0’.
The plurality of reference memory cells 510B generate a reference current I_REF. The plurality of reference memory cells 510B have a similar structure of the plurality of memory cells 510A. Two reference memory cells are grouped and disposed together corresponding to one word line. For convenience, two reference memory cells corresponding to one word line are referred as a reference memory cell group.
In general, two reference memory cells in all of reference memory cell groups should store data ‘1’ and ‘0’, respectively before a semiconductor memory device is completely manufactured as a product. That is, one of reference memory cells in a reference memory cell group should become a magnetic tunnel junction device RH having a large resistance value, and the other should become a magnetic tunnel junction device RL having a small resistance value. Since the magnetic tunnel junction device has a resistance value varying as shown in FIG. 2, all of reference memory cell groups should store ‘0’ and ‘1’ with different polarity. The plurality of reference memory cells 320 should store ‘0’ and ‘1’ for generating a reference current I_REF corresponding to a state of a selected memory cell in which a resistance value changes. A write operation and a read operation related to the plurality of reference memory cells 320 will be described in later.
The second write driver 530B stores data ‘1’ and ‘0’ into a plurality of reference memory cells 510B. The second write driver 530B includes first and second line drivers 530B_1 and 530B_2.
The first line driver 530B_1 drives a reference source line REF_SL with a core voltage VCORE or a ground voltage VSS according to data to be stored. The second line driver 530B_2 drives first and second reference bit lines REF_BL1 and REF_BL2 with a core voltage VCORE or a ground voltage VSS according to data to be stored.
Hereinafter, a write operation related a reference memory cell will be described in brief. For convenience, it is assumed that one of a plurality of word lines WL0, WL1, . . . , and WLn is activated.
When a write operation is performed to write data ‘1’, a first driving control signal REF_H becomes logic high and a first NMOS transistor NM1 is turned on. The first line driver 530B_1 drives a reference source line REF_SL with a core voltage VCORE, and the second line driver 530B_2 drives a first reference bit line REF_BL1 with a ground voltage VSS. Therefore, current flows from the reference source line REF_SL to a first reference bit line REF_BL1 through a magnetic tunnel junction device RH. The magnetic tunnel junction device RH stores data ‘1’. That is, the magnetic tunnel junction device RH stores a large resistance value.
When a write operation is performed to write data ‘0’, the second driving control signal REF_L becomes logic high and a second NMOS transistor NM2 is turned on. The first line driver 530B_1 drives the reference source line REF_SL with a ground voltage VSS, and the second line driver 530B_2 drives the second reference bit line REF_BL2 with a core voltage VCORE. Therefore, current flows from the second reference bit line REF_BL2 to the reference source line REF_SL through the magnetic tunnel junction RL. Therefore, the magnetic tunnel junction device RL stores data ‘0’. That is, the magnetic tunnel junction device RL has a small resistance value.
The plurality of reference memory cells 320 includes a magnetic tunnel junction device RH having a large reference value and a magnetic tunnel junction device RL having a small resistance value as described above. For example, in order to store data ‘1’ and ‘0’ in a reference memory cell group corresponding to one word line, one of word lines is activated, a corresponding reference memory cell is selected by the first and second driving control signal REF_H and REF_L, and the first and second line drivers 380 and 390 perform related operation. In order to store data ‘1’ and ‘0’ in other reference memory cell groups, the above described operations are repeated corresponding to corresponding word lines.
The cell current generator 550A generates a data current I_DAT corresponding to a memory cell selected by a plurality of word lines WL0, WL1, . . . , and WLn among a plurality of memory cells 510A. The cell current generator 550A is formed of current mirror. The cell current generator 550A generates not only the data current I_DAT but also a read current I_RD. Variation of the read current I_RD in a read operation is reflected to the data current I_DAT through the current mirror structure.
The reference current generator generates a reference current I_REF corresponding to a reference memory cell group selected by a plurality of word lines WL0, WL1, . . . , and WLn. An amount of the reference current I_REF is about half of an amount of current flowing in a selected reference memory cell group. That is, the reference current I_REF is about half of the sum of current flowing in a magnetic tunnel junction device RH having a large resistance value and a magnetic tunnel junction device RL having a small resistance value.
The cell current generator 550A and the reference current generator 550B are enabled in response to the current apply control signal CSE that is activated during a read operation.
The first current controller 570A controls an amount of current of the read current I_RD generated from the cell current generator 550A in response to the current control signal CTR_I and transfers the controlled current to the plurality of memory cells 510A. The first current controller 570A includes a source-drain path formed between the cell current generator 550A and the plurality of memory cells 510A and a third NMOS transistor NM3 for receiving a current control signal CTR_I with a gate. The current control signal CTR_I decides a voltage level according to temperature information INF_TMP. It means that the read current I_RD may be controlled according to temperature.
The second current controller 570B controls current generated from the reference current generator 550B in response to a current control signal CTR_I and transfers the controlled current to the plurality of reference memory cells 510B. The second current controller 570B includes fourth and fifth NMOS transistors NM4 and NM5 connected between the reference current generator 550B and the plurality of reference memory cells 510B. The fourth NMOS transistor NM4 includes a source-drain path between the reference current generator 550B and the first reference bit line REF_BL1 and a gate for receiving the current control signal CTR_1. The fifth NMOS transistors NM5 includes a source-drain path between the reference current generator 550B and the second reference bit line REF_BL2 and a gate for receiving a current control signal CTR_I. Like the first current controller 570A, the second current controller 570B can control current flowing to the plurality of reference memory cells 510B according to temperature.
The sense amplifier 590 senses and amplifies a data current I_DAT and a reference current I_REF. The sense amplifier 590 receives a reference current I_REF of a reference memory cell group corresponding to a selected word line and a data current I_DAT that changes according to data of a memory cell corresponding to a selected word line, compares the reference current I_REF with the data current I_DAT, and outputs the comparison result in order to enable a semiconductor memory device to determine data stored in a memory cell.
Hereinafter, a read operation of a plurality of memory cells 510A will be described in brief. For convenience, it is assumed that a first word line WL1 is activated and a read activation signal RD is also activated during a read operation.
If the first word line WL1 is activated, a NMOS transistor of a corresponding memory cell is turned on and an amount of a read current I_RD generated from the cell current generator 550A is decided according to data stored in a magnetic tunnel junction device of a corresponding memory cell. If data stored in a magnetic tunnel junction device is ‘1’, it means the resistance value of the magnetic tunnel junction device is large and the read current I_RD becomes smaller. If data stored in a magnetic tunnel junction device is ‘0’, it means that the resistance vale of the magnetic tunnel junction device becomes smaller and the read current I_RD becomes larger. The read current I_RD is controlled according to a voltage of a current control signal CTR_I corresponding to temperature information INF_TMP. The current amount of the read current I_RD is reflected to data current I_DAT, and the data current I_DAT is transferred to the sense amplifier 590. The cell selection signal YI is activated corresponding to a column address.
When a first word line WL1 is activated, a NMOS transistor of a corresponding reference memory cell group is turned on and current flows to a reference source lien REF_SL through a magnetic tunnel junction device RH having a large resistance value and a magnetic tunnel junction device RL having a small resistance value. Finally, current flows through the magnetic tunnel junction device RH having a large resistance value and the magnetic tunnel junction device RL arranged corresponding to a first word line. The reference current generator 570B generates a reference current I_REF having about half amount of the sum of a current amount of the magnetic tunnel junction device RH having a large resistance value and current amount of the magnetic tunnel junction device RL having a small resistance value. In the present embodiment, current applied to the plurality of reference memory cells 510B can be controlled according to a voltage of a current control signal CTR_I. The reference cell activation signal YREF is activated to transfer the reference current I_REF to the sense amplifier 590 during a read operation.
Then, the sense amplifier 590 senses and amplifies a data current I_DAT of a selected memory cell corresponding to a first word line WL1, a reference current I_REF of a selected magnetic tunnel junction device RH having a large resistance value corresponding to the first word line WL1, and a reference current I_REF of a selected magnetic tunnel junction device RL having a small resistance value corresponding to the first word line WL1. The semiconductor memory device performs a read operation through the above described operation.
The semiconductor memory device according to the present embodiment controls a current amount of a read current I_RD applied to the plurality of memory cells 510A according to temperature. Therefore, it is possible to reflect a temperature compensation operation to the read current I_RD and to further accurately determine data by controlling the current amount of the read current I_RD although the magnetic tunnel junction device has temperature characteristics shown in FIG. 2.
The semiconductor memory device according to the present embodiment controls a current amount applied to the plurality of reference memory cells 510B according to temperature. Therefore, it is possible to reflect a temperature compensating operation to a reference current I_REF.
The semiconductor memory device according to the present embodiment can perform a read operation stably although temperature changes by improving tunnel magnetic resistance characteristics according to temperature of a magnetic tunnel junction device. Therefore, the reliability of a semiconductor memory device may be improved.
While the present invention has been described with respect to the specific embodiments, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the spirit and scope of the invention as defined in the following claims.

Claims (15)

1. A semiconductor memory cell comprising:
a plurality of memory cells configured to store data having polarity corresponding to a direction of current flowing in first and second driving lines;
a current generator configured to generate a predetermined read current, apply the predetermined read current to the plurality of memory cells, and generate a data current corresponding variation of the read current according to the data; and
a current controller connected to a current path of the read current and configured to control a current amount of the read current.
2. The semiconductor memory device of claim 1, further comprising a write driver configured to drive the first and second driving lines with power corresponding the data.
3. The semiconductor memory device of claim 1, wherein the current controller includes:
a control signal generator configured to generate a current control signal corresponding to the temperature information; and
a current adjuster configured to adjust a current amount of the read current in response to the current control signal.
4. The semiconductor memory device of claim 3, wherein the current control signal has a voltage level corresponding to the temperature information.
5. The semiconductor memory device of claim 3, wherein the control signal generator includes:
a selection signal generator configured to generate a selection signal corresponding to the temperature information;
a voltage generator configured to generate a plurality of bias voltages; and
a multiplexer configured to output one of the plurality of bias voltages as the current control signal corresponding to the selection signal.
6. The semiconductor memory device of claim 1, wherein each of the plurality of memory cells includes:
a switch configured to perform a switching operation in response to an address; and
a magnetic tunnel junction device connected to the switch.
7. A semiconductor memory device, comprising:
a plurality of memory cells configured to store data having polarity corresponding to a direction of current flowing in a source line and a bit line;
a cell current generator configured to generate a predetermined read current, apply the predetermined read current to the plurality of memory cells, and generate a data current corresponding to variation of the read current according to the data;
a current controller connected to a current path of the read current and configured to control a current amount of the read current according to temperature information;
a plurality of reference memory cell groups configured to store reference data having polarity corresponding to a direction of current flowing in a reference source line and a reference bit line;
a reference current generator configured to generate a predetermined current, apply the predetermined current to the plurality of reference memory cells, and generate a reference current corresponding to the reference data;
a reference current controller configured to control current applied to the plurality of reference memory cells according to the temperature information in the reference current generator; and
a sense amplifier configured to sense and amplify the data current and the reference current.
8. The semiconductor memory device of claim 7, further comprising:
a first write driver configured to drive the source line and the bit line with power corresponding the data; and
a second write driver configured to drive the reference source line and the reference bit line based on power corresponding to the reference data.
9. The semiconductor memory device of claim 7, wherein each of the current controller and the reference current controller includes a current adjuster configured to adjust a current amount of a corresponding current according to the temperature information.
10. The semiconductor memory device of claim 9, further comprising a control signal generator configured to generate a current control signal corresponding to the temperature information and control the current adjuster.
11. The semiconductor memory device of claim 10, wherein the current control signal has a voltage level corresponding to the temperature information.
12. The semiconductor memory device of claim 10, wherein the control signal generator includes:
a selection signal generator configured to generate a selection signal corresponding to the temperature information;
a voltage generator configured to generate a plurality of bias voltages; and
a multiplexer configured to output one of the plurality of bias voltages corresponding to the selection signal.
13. The semiconductor memory device of claim 7, wherein each of the plurality of memory cells includes:
a switch configured to perform a switching operation in response to an address; and
a magnetic tunnel junction device connected to the switch.
14. The semiconductor memory device of claim 7, wherein each of the plurality of reference memory cell groups includes:
first and second switches configured to perform a switching operation in response to an address; and
first and second magnetic tunnel junction devices connected to the first and second switches respectively.
15. The semiconductor memory device of claim 14, wherein the first and second magnetic tunnel junction devices store data having different polarities.
US12/494,344 2009-05-13 2009-06-30 Semiconductor memory device Active 2029-09-24 US7920417B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR10-2009-0041587 2009-05-13
KR1020090041587A KR101083302B1 (en) 2009-05-13 2009-05-13 Semiconductor memory device

Publications (2)

Publication Number Publication Date
US20100290280A1 US20100290280A1 (en) 2010-11-18
US7920417B2 true US7920417B2 (en) 2011-04-05

Family

ID=43068395

Family Applications (1)

Application Number Title Priority Date Filing Date
US12/494,344 Active 2029-09-24 US7920417B2 (en) 2009-05-13 2009-06-30 Semiconductor memory device

Country Status (4)

Country Link
US (1) US7920417B2 (en)
JP (1) JP2010267363A (en)
KR (1) KR101083302B1 (en)
CN (1) CN101887745B (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8929127B2 (en) 2013-04-25 2015-01-06 Samsung Electronics Co., Ltd. Current generator for nonvolatile memory device and write and/or read currents calibrating method using the same
US9142277B2 (en) 2012-10-09 2015-09-22 Samsung Electronics Co., Ltd. Semiconductor memory device having discriminary read and write operations according to temperature
US10255959B2 (en) 2017-08-24 2019-04-09 Samsung Electronics Co., Ltd. Memory devices configured to prevent read failure due to leakage current into bit line
US10692546B2 (en) 2018-04-18 2020-06-23 Ememory Technology Inc. Method for programming a memory circuit with a verification process

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20110046808A (en) * 2009-10-29 2011-05-06 삼성전자주식회사 Data Read Circuit including Phase Change Memory and apparatuses having same
US8625338B2 (en) * 2010-04-07 2014-01-07 Qualcomm Incorporated Asymmetric write scheme for magnetic bit cell elements
KR101218285B1 (en) * 2011-01-05 2013-01-03 에스케이하이닉스 주식회사 Semiconductor memory device
CN103858168B (en) 2011-09-02 2016-09-28 慧与发展有限责任合伙企业 For storing the equipment of data and for the method reading memory element
KR20140108800A (en) 2013-02-28 2014-09-15 에스케이하이닉스 주식회사 Reference column, semiconductor device, processor and system
US9165629B2 (en) * 2013-03-12 2015-10-20 Taiwan Semiconductor Manufacturing Co., Ltd. Method and apparatus for MRAM sense reference trimming
US9583170B2 (en) * 2015-02-12 2017-02-28 Qualcomm Incorporated Adjusting resistive memory write driver strength based on a mimic resistive memory write operation
IT201600084790A1 (en) * 2016-08-11 2018-02-11 St Microelectronics Srl MEMORY DEVICE FOR PHASE CHANGE, SYSTEM INCLUDING THE MEMORY DEVICE AND METHOD OF OPERATION OF THE PHASE MEMORY CHANGE DEVICE
CN108630266B (en) * 2017-03-24 2022-10-11 铠侠股份有限公司 Storage device and control method thereof
US11037614B2 (en) 2017-07-28 2021-06-15 Intel Corporation Imprint-free write driver for ferroelectric memory
US10510393B2 (en) * 2017-09-15 2019-12-17 Samsung Electronics Co., Ltd Resistive memory device including reference cell and operating method thereof
KR102532204B1 (en) * 2017-09-15 2023-05-16 삼성전자 주식회사 Resistive memory device including reference cell and operating method thereof
US10839879B2 (en) * 2018-09-27 2020-11-17 Taiwan Semiconductor Manufacturing Co., Ltd. Read techniques for a magnetic tunnel junction (MTJ) memory device with a current mirror
US11074968B2 (en) * 2019-11-22 2021-07-27 International Business Machines Corporation Method and system to improve read reliability in memory devices
IT202000020416A1 (en) * 2020-08-25 2022-02-25 St Microelectronics Srl MEMORY DEVICE

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6307797B1 (en) * 1999-11-30 2001-10-23 Stmicroelectronics S.A. Reading device for integrated circuit memory
KR20030045639A (en) 2001-12-03 2003-06-11 휴렛-팩커드 컴퍼니(델라웨어주법인) Write current compensation for temperature variations in memory arrays
US6775186B1 (en) * 2003-07-03 2004-08-10 Tower Semiconductor Ltd. Low voltage sensing circuit for non-volatile memory device
US6807101B2 (en) * 2002-03-06 2004-10-19 Renesas Technology Corp. Semiconductor memory device
US7027325B2 (en) * 2004-05-11 2006-04-11 Kabushiki Kaisha Toshiba Magnetic random access memory
US7200042B2 (en) * 2004-09-17 2007-04-03 Infineon Technologies Ag Method and circuit arrangement for reading from a flash/EEPROM memory cell
US7212443B2 (en) * 2002-12-20 2007-05-01 Spansion Llc Non-volatile memory and write method of the same
US7359254B2 (en) * 2005-10-13 2008-04-15 Sigmatel, Inc. Controller for controlling a source current to a memory cell, processing system and methods for use therewith
US7773445B2 (en) * 2007-02-14 2010-08-10 Stmicroelectronics S.R.L. Reading method and circuit for a non-volatile memory device based on the adaptive generation of a reference electrical quantity

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6646911B2 (en) * 2001-10-26 2003-11-11 Mitsubishi Denki Kabushiki Kaisha Thin film magnetic memory device having data read current tuning function
JP3812498B2 (en) * 2001-12-28 2006-08-23 日本電気株式会社 Semiconductor memory device using tunnel magnetoresistive element
JP3736483B2 (en) * 2002-03-20 2006-01-18 ソニー株式会社 Magnetic memory device using ferromagnetic tunnel junction element
US6868025B2 (en) * 2003-03-10 2005-03-15 Sharp Laboratories Of America, Inc. Temperature compensated RRAM circuit
US7764537B2 (en) * 2007-04-05 2010-07-27 Qualcomm Incorporated Spin transfer torque magnetoresistive random access memory and design methods
JP4739360B2 (en) * 2008-02-21 2011-08-03 キヤノン株式会社 Nonvolatile magnetic thin film memory device

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6307797B1 (en) * 1999-11-30 2001-10-23 Stmicroelectronics S.A. Reading device for integrated circuit memory
KR20030045639A (en) 2001-12-03 2003-06-11 휴렛-팩커드 컴퍼니(델라웨어주법인) Write current compensation for temperature variations in memory arrays
US6807101B2 (en) * 2002-03-06 2004-10-19 Renesas Technology Corp. Semiconductor memory device
US7212443B2 (en) * 2002-12-20 2007-05-01 Spansion Llc Non-volatile memory and write method of the same
US6775186B1 (en) * 2003-07-03 2004-08-10 Tower Semiconductor Ltd. Low voltage sensing circuit for non-volatile memory device
US7027325B2 (en) * 2004-05-11 2006-04-11 Kabushiki Kaisha Toshiba Magnetic random access memory
US7200042B2 (en) * 2004-09-17 2007-04-03 Infineon Technologies Ag Method and circuit arrangement for reading from a flash/EEPROM memory cell
US7359254B2 (en) * 2005-10-13 2008-04-15 Sigmatel, Inc. Controller for controlling a source current to a memory cell, processing system and methods for use therewith
US7773445B2 (en) * 2007-02-14 2010-08-10 Stmicroelectronics S.R.L. Reading method and circuit for a non-volatile memory device based on the adaptive generation of a reference electrical quantity

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
Notice of Preliminary Rejection issued from Korean Intellectual Property Office on Nov. 29, 2011.

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9142277B2 (en) 2012-10-09 2015-09-22 Samsung Electronics Co., Ltd. Semiconductor memory device having discriminary read and write operations according to temperature
US8929127B2 (en) 2013-04-25 2015-01-06 Samsung Electronics Co., Ltd. Current generator for nonvolatile memory device and write and/or read currents calibrating method using the same
US10255959B2 (en) 2017-08-24 2019-04-09 Samsung Electronics Co., Ltd. Memory devices configured to prevent read failure due to leakage current into bit line
US10692546B2 (en) 2018-04-18 2020-06-23 Ememory Technology Inc. Method for programming a memory circuit with a verification process

Also Published As

Publication number Publication date
JP2010267363A (en) 2010-11-25
CN101887745B (en) 2013-08-21
US20100290280A1 (en) 2010-11-18
KR20100122600A (en) 2010-11-23
KR101083302B1 (en) 2011-11-15
CN101887745A (en) 2010-11-17

Similar Documents

Publication Publication Date Title
US7920417B2 (en) Semiconductor memory device
US8018787B2 (en) Semiconductor memory device capable of controlling a supply current of a memory cell and method thereof
US7295465B2 (en) Thin film magnetic memory device reducing a charging time of a data line in a data read operation
US6873561B2 (en) Semiconductor memory device operating with low current consumption
KR101068573B1 (en) Semiconductor memory device
US20030189853A1 (en) Thin film magnetic memory device provided with a dummy cell for data read reference
JP4046513B2 (en) Semiconductor integrated circuit
JP2004103104A (en) Thin film magnetic material storage device
JP4208498B2 (en) Thin film magnetic memory device
US6903965B2 (en) Thin film magnetic memory device permitting high precision data read
US20160064059A1 (en) Semiconductor memory device
US8036026B2 (en) Semiconductor memory device and method for operating the same
US20180374525A1 (en) Integrated circuit memory device and method of operating same
US11908503B2 (en) Nonvolatile memory devices having enhanced write drivers therein
JP2008084533A (en) Thin magnetic film storage device
JP2004103202A (en) Thin-film magnetic material memory device
US10403346B2 (en) Semiconductor memory device
JP4749454B2 (en) Thin film magnetic memory device
KR20220035703A (en) Resistive memory device for writing data and operating method thereof
JP2023044395A (en) Storage device
CN112542189A (en) Magnetic memory, program control method and read method thereof, and magnetic storage device
KR20120087717A (en) Magnetoresistive Random Access Memory Device

Legal Events

Date Code Title Description
AS Assignment

Owner name: HYNIX SEMICONDUCTOR, INC., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SEO, WOO-HYUN;RHO, KWANG-MYOUNG;REEL/FRAME:022890/0049

Effective date: 20090623

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552)

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12