US7080448B2 - PCB with inlaid outer-layer circuits and production methods thereof - Google Patents
PCB with inlaid outer-layer circuits and production methods thereof Download PDFInfo
- Publication number
- US7080448B2 US7080448B2 US10/375,361 US37536103A US7080448B2 US 7080448 B2 US7080448 B2 US 7080448B2 US 37536103 A US37536103 A US 37536103A US 7080448 B2 US7080448 B2 US 7080448B2
- Authority
- US
- United States
- Prior art keywords
- layer
- circuits
- inlaid
- printed circuit
- transfer plate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related, expires
Links
- 238000004519 manufacturing process Methods 0.000 title claims description 15
- 238000000034 method Methods 0.000 claims abstract description 55
- 238000012546 transfer Methods 0.000 claims abstract description 26
- 229910052751 metal Inorganic materials 0.000 claims description 40
- 239000002184 metal Substances 0.000 claims description 40
- 239000000758 substrate Substances 0.000 claims description 38
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 claims description 11
- 238000005530 etching Methods 0.000 claims description 10
- 229910001128 Sn alloy Inorganic materials 0.000 claims description 6
- 238000005553 drilling Methods 0.000 claims description 4
- 238000000608 laser ablation Methods 0.000 claims description 3
- 230000005496 eutectics Effects 0.000 claims description 2
- 238000010030 laminating Methods 0.000 claims description 2
- 239000004020 conductor Substances 0.000 claims 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 abstract description 32
- 229910052802 copper Inorganic materials 0.000 abstract description 20
- 239000010949 copper Substances 0.000 abstract description 20
- 238000001465 metallisation Methods 0.000 abstract description 8
- 238000003475 lamination Methods 0.000 abstract description 7
- 239000003989 dielectric material Substances 0.000 abstract 3
- 230000003287 optical effect Effects 0.000 abstract 1
- 239000010410 layer Substances 0.000 description 70
- 229920002120 photoresistant polymer Polymers 0.000 description 19
- 239000011889 copper foil Substances 0.000 description 12
- 238000007747 plating Methods 0.000 description 7
- 238000009713 electroplating Methods 0.000 description 4
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 4
- 229910052737 gold Inorganic materials 0.000 description 4
- 239000010931 gold Substances 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- 238000007796 conventional method Methods 0.000 description 3
- 230000001788 irregular Effects 0.000 description 3
- 238000004544 sputter deposition Methods 0.000 description 3
- 239000004593 Epoxy Substances 0.000 description 2
- 238000013459 approach Methods 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 238000007772 electroless plating Methods 0.000 description 2
- 239000004744 fabric Substances 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- -1 aluminum gold Chemical compound 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000001680 brushing effect Effects 0.000 description 1
- 230000005587 bubbling Effects 0.000 description 1
- 238000003486 chemical etching Methods 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 230000003750 conditioning effect Effects 0.000 description 1
- 239000012792 core layer Substances 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 239000006023 eutectic alloy Substances 0.000 description 1
- 239000011888 foil Substances 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 150000003071 polychlorinated biphenyls Chemical class 0.000 description 1
- 230000001681 protective effect Effects 0.000 description 1
- 238000003908 quality control method Methods 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- 230000003252 repetitive effect Effects 0.000 description 1
- 239000011347 resin Substances 0.000 description 1
- 229920005989 resin Polymers 0.000 description 1
- 229910000679 solder Inorganic materials 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 230000003319 supportive effect Effects 0.000 description 1
- 239000002699 waste material Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/20—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern
- H05K3/205—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern using a pattern electroplated or electroformed on a metallic carrier
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/10—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
- H05K3/20—Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/02—Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
- H05K3/027—Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding the conductive material being removed by irradiation, e.g. by photons, alpha or beta particles
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/02—Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
- H05K3/06—Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding the conductive material being removed chemically or electrolytically, e.g. by photo-etch process
- H05K3/061—Etching masks
- H05K3/062—Etching masks consisting of metals or alloys or metallic inorganic compounds
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49155—Manufacturing circuit on or in base
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49155—Manufacturing circuit on or in base
- Y10T29/49156—Manufacturing circuit on or in base with selective destruction of conductive paths
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49155—Manufacturing circuit on or in base
- Y10T29/49165—Manufacturing circuit on or in base by forming conductive walled aperture in base
Definitions
- This invention relates in general to methods for producing printed circuit boards and to printed circuits board produced by the method of this invention. In particular, it relates to a new method of forming outer-layer circuit lines that are inlaid into the dielectric layer.
- a printed circuit board (hereinafter referred to as PCB) is comprised of at least one layer of dielectric substrate, usually fabricated from epoxy coated glass fabric and one or two sides of thin layer of predetermined pattern of metallic traces, such as copper. Interconnections between the layers of metallic circuitry are often required to enforce electrical communication between the various metallic layers.
- Pursuant to the existing prior art printed circuit boards are produced by laminating layers of copper foils to a dielectric substrate to form a copper clad laminate. That copper clad laminate is further processed to convert the copper foils into predetermined circuit patterns by selectively removing portions of the copper foils through the use of chemical etching techniques.
- PCBs produced by conventional, prior art processes are characterized by outerlayer circuits bonded on top of the dielectric substrate as shown in FIG. 1 .
- conventional approaches have several shortcomings. As an example etchants must remove large amount of copper, which increases both manufacturing costs and waste disposal costs.
- a further disadvantage regarding conventional methods is that existing etchants do not create vertical sides of the circuit lines. Instead, these etchants tend to etch away too much copper at the top and too little copper at the bottom of the circuit lines, creating a trapezoidal-shaped circuit lines, and resulting in a phenomenon described in the industry as the etching factor effect. As a result, the minimum width of the circuit lines and the minimum spaces between circuit lines are limited due to uneven and inaccurate etching.
- a primary object of this invention is to disclose a printed circuit board whose outerlayer circuits is inlaid into the adjecent dielectric substrate.
- Another object of this invention is to disclose a printed circuit board whereby complex, irregular and intricate circuit lines are inlaid into the dielectric substrate; thus a flat surface is obtained.
- Yet another object of this invention is to disclose a printed circuit board whereby the thickness of the board is the sum of the thickness of dielectric layers and the thickness of protective surface coatings.
- a further object of this invention is to disclose a method of fabricating a printed circuit board with inlaid outlayer circuits.
- Still another object of this invention is to disclose a method of fabricating a printed circuit board that overcomes the above-identified shortcomings.
- Yet another object of this invention is to disclose a method for fabricating a printed circuit board that eliminates usage of costly thin copper foil and thin copper clad laminate.
- the present invention aims to provide a circuit board that enhances the bonding strength of circuit traces to the dielectric substrate and eliminates the irregularities associated with board surfaces. None of the prior art references uncovered in the search teaches a method for fabricating PCB in accordance with the sequence of steps in the present invention, which produces PCB features with inlaid outer-layer circuits. In particular, the present invention eliminates many of the shortcomings associated with conventional etching and pattern plating methods.
- a printed circuit board having outerlayer circuit lines inlaid into the dielectric substrate is provided.
- the printed circuit board is fabricated by forming a predetermined pattern of circuitry on a metal transfer plate, then the circuitry is transferred to a dielectric substrate through a lamination technique.
- a drilling and through-hole metallization may be applied to interconnect circuit lines of various metallic layers.
- a first method of fabricating PCB with inlaid outer-layer circuit includes forming a thin conductive metal layer, typically copper, on a smooth surface of a metal transfer plate.
- a photoresist may then be applied, imaged, and cured (cross-linked).
- the uncured photoresist is removed; thereby defining some exposed regions on the surface of the conductive metal layer or “trenches” in which circuit lines are to be formed.
- metal is deposited in the trenches to the required thickness by known metallization techniques known in the art.
- a layer of prepreg (semi-cured dielectric substrate) is applied between two metal transfer plates such that circuits are facing towards the prepreg, and then a pin lamination process may be applied to inlay the circuits into the dielectric substrate.
- a printed circuit board is formed with predetermined patterns of circuits. A drilling and through-hole metallization may be applied to interconnect circuit lines of various metallic layers.
- a second method of fabricating PCB with inlaid outerlayer circuit according to the present invention includes forming a conductive metal layer, typically copper, on a smooth surface of a metal transfer plate.
- a layer of tin or eutectic alloy of tin may then be applied over the conductive metal layer. Portions of tin or tin alloy are selectively removed by laser ablation so that required circuit pattern are covered by tin or tin alloy, and then the conductive metal layer are removed and exposed. Afterwards, an etching process may then be applied to remove the layer of tin or tin alloy.
- a thin layer of copper is formed to cover the surface of the metal transfer plate and circuit pattern.
- a layer of prepreg is applied between two metal transfer plates with circuits facing towards the prepreg layer, and then a pin lamination process may be applied to inlay the circuits into the dielectric substrate.
- a printed circuit board with predetermined patterns of circuits is formed.
- a drilling and through-hole metallization may be applied to interconnect circuit lines of various metallic layers.
- the copper and other conductive metals may be formed to the respective surfaces by any conventional method including, but not limited to electroplating, electrolytic deposition, electroless deposition, chemical vapor deposition, sputtering or a combination thereof.
- FIG. 1 illustrates a cross-sectional view of the circuit lines of a printed circuit fabricated in accordance with the prior art.
- FIGS. 2 and 3 illustrate a cross-sectional view of a circuit fabricated in accordance with an embodiment of the present invention.
- FIGS. 4A–4J are a series of cross-sectional views showing in series a printed circuit at various stages during fabrication in accordance with a method/process of present invention.
- FIGS. 5A–5I are a series of cross-sectional views showing in series a printed circuit at various stages during fabrication in accordance with an alternate method/process of the present invention.
- FIGS. 6A–6C are a series of cross-sectional views showing in series a multilayer printed circuit at various stages during fabrication in accordance with a method/process of present invention.
- FIG. 1 represents a prior art double-sided printed circuit board.
- the prior art circuit board shows a core layer with circuit lines bonded on the surfaces of both sides.
- a core is comprised of epoxy coated glass fabric for forming a rigid substrate.
- the board may be laminated to form a multi-layer structure using a layer of copper foil and a bonding sheet known as prepreg.
- a circuit pattern is produced thereon by any suitable fabricating technique.
- the circuit lines may not adhere sufficiently to the substrate, this can lead to problems such as the peel off of the circuit lines.
- FIGS. 2 and 3 illustrate preferred embodiments of printed circuit boards in accordance with the present invention.
- the circuit lines of outmost layers are inlaid into the dielectric substrate, thus having 3-side adhesion between a circuit line and the substrate.
- the irregular zigzag surface associated with the printed circuit board fabricated in accordance with the prior art is eliminated and a flat and a smooth surface is achieved.
- FIGS. 4A–4J illustrates a first method of producing a printed circuit board with inlaid circuits of the present invention, this illustrated method is particularly advantageous when used to fabricate the outer circuit layers of multilayer circuit boards, but may also be used for inner layers.
- the process can begin by forming a thin conductive metal layer (CU), typically copper, but may be aluminum gold or the like, onto a clean and a smooth surface of a metal transfer plate (RMP).
- Simple methods of forming a thin conductive metal layer include electroplating or electroless plating, etc.
- Other metallization techniques such as chemical vapor deposition, sputtering, or the like can be used as alternatives to plating.
- a layer of photoresist (PR) is applied on top of the thin metal layer as shown in FIG. 4B , and the photoresist is selectively exposed according to a predetermined pattern as shown in FIG. 4C , so that portions of the photoresist are cured as shown in FIG. 4D .
- the uncured photoresist is removed so that the cured photoresist forms some trenches that define the pattern of circuit lines, which is shown in FIG. 4E .
- a second conductive metal layer (CU) of a desired thickness is formed as shown in FIG. 4 , and the photoresist is removed completely leaving the circuit pattern (CU) on said transfer plate as shown in FIG. 4G .
- the semi-cured dielectric substrate or named prepreg (RESIN) is then interposed between two transfer plates with circuits facing towards the prepreg, as illustrated in FIG. 4H .
- the circuit patterns to said dielectric substrate is transferred via pin lamination and said transfer plates are removed as shown in FIG. 4I .
- the covering first conductive metal layers is then etched away, leaving circuits inlaid into the dielectric substrate as shown in FIG. 4J .
- Though-hole platings are selectively drilled on portions of the board to interconnect circuit lines on both sides of said substrate.
- the board is then cleaned and a soldermask may be applied.
- the finishing steps, including as gold tab printing for edge connector or legend printing may be applied to complete the printed circuit board.
- a positive type photoresist may be applied whereby the portions exposed to radiation will be decomposed and removed. After exposure, the decomposed photoresist is removed thereby forming trenches that then are deposited with conductive metal to form circuits.
- FIGS. 5A–5I illustrate a second method of producing a printed circuit board with inlaid circuits according to the present invention.
- the latter method is particularly advantageous when used to make the outer circuit layers of multilayer circuit boards, but may also be used for inner layers.
- the process can begin by forming a conductive metal layer (CU), typically copper, but may be aluminum, gold or the like, onto a clean and smooth surface of a metal transfer plate (RMP).
- Simple methods of forming a thin conductive layer include electroplating or electroless plating. Other metallization techniques such as chemical vapor deposition, sputtering, or the like can be used as alternative to plating, etc.
- a layer of tin or eutectic tin alloy is applied over said first metal layer as shown in FIG. 5B .
- Portions of the tin layer are selectively removed by laser ablation to expose portions of the first metal layer outside the predetermined pattern of the circuit as shown in FIG. 5C .
- portions of metal layer not covered by tin layer are removed as shown in FIG. 5D .
- the remaining tin layer are removed chemically, leaving the circuit pattern on said transfer plate as shown in FIG. 5E .
- a thin layer of conductive metal (CU) is then formed on the surface of the transfer plate and the circuits as shown in FIG. 5F .
- the semi-cured dielectric substrate or named prepreg are interposed by stacking between two transfer plates with circuits facing the prepreg as shown in FIG. 5G .
- the circuit patterns is then transferred to said dielectric substrate via pin lamination as shown in FIG. 5H .
- Transfer plates are removed by etching away the covering thin conductive metal layers, thereby leaving circuits inlaid into the dielectric substrate as shown in FIG. 5I .
- Through-hole plating are selectively drilled on portions of the board to interconnect circuit lines on both sides of said substrate.
- the board is then cleaned and a soldermask may be applied.
- the finishing steps, such as gold tab printing for edge connector or legend printing may be applied to complete the printed circuit board.
- FIGS. 6A–6C illustrate a method of fabricating a multilayer of printed circuit board in accordance with the present invention.
- the two outmost circuit layers may be prepared according to above-mentioned first method or second method of the present invention. These layers are then stacked with pre-fabricated inner layers and layers of prepreg as shown in FIG. 6A .
- the circuit patterns to the dielectric substrate are then transferred via pin lamination, and the transfer plates are removed as shown in FIG. 6B .
- the thin covering conductive metal layers are etched away, leaving circuits inlaid into the dielectric substrate as shown in FIG. 6C .
- Through-hole plating are selectively drilled on portions of the board to interconnect circuit lines with each other.
- the board is then cleaned and a soldermask may be applied.
- the finishing steps, such as gold tab printing for edge connector or legend printing may be applied to complete the printed circuit board.
- the material of the dielectric substrate can be freely selected to comply with various requirements of the electrical, the physical or the thermal properties.
- circuit boards using the method-process of the present invention is characterized by being at least one of the outmost wiring circuits inlaid in the substrate.
- the method of the present invention ensures accurate production of circuit lines and, thus, a circuit designer does not have to compensate for the inaccuracy inherent in the formation of circuit line by etching. This means the resulting circuit lines can be finer and more compact.
- the method provided by the present invention is capable of forming circuit line width of 0.001–0.002 inches, whereas prior art subtractive etching methods are generally limited to forming circuits having line width of 0.003–0.004 inches.
- a further advantage of the preferred embodiments is improved bonding of circuit lines.
Abstract
Method for fabricating printed circuit board employing optical engraving and metallization techniques to form a pre-designated circuit pattern on a transfer plate, wherein the pattern is transferred and inlaid to a dielectric material by lamination, a printed circuit is emerged after removal of said transfer plate and surface copper deposit is etched off. PCB produced by the present invention and characterized by its outer layer circuitry is inlaid into the dielectric material, thus having 3-sided adhesion between the circuitry and the dielectric material.
Description
This invention relates in general to methods for producing printed circuit boards and to printed circuits board produced by the method of this invention. In particular, it relates to a new method of forming outer-layer circuit lines that are inlaid into the dielectric layer.
Typically, a printed circuit board (hereinafter referred to as PCB) is comprised of at least one layer of dielectric substrate, usually fabricated from epoxy coated glass fabric and one or two sides of thin layer of predetermined pattern of metallic traces, such as copper. Interconnections between the layers of metallic circuitry are often required to enforce electrical communication between the various metallic layers. Pursuant to the existing prior art printed circuit boards are produced by laminating layers of copper foils to a dielectric substrate to form a copper clad laminate. That copper clad laminate is further processed to convert the copper foils into predetermined circuit patterns by selectively removing portions of the copper foils through the use of chemical etching techniques. PCBs produced by conventional, prior art processes are characterized by outerlayer circuits bonded on top of the dielectric substrate as shown in FIG. 1 . However, conventional approaches have several shortcomings. As an example etchants must remove large amount of copper, which increases both manufacturing costs and waste disposal costs. A further disadvantage regarding conventional methods is that existing etchants do not create vertical sides of the circuit lines. Instead, these etchants tend to etch away too much copper at the top and too little copper at the bottom of the circuit lines, creating a trapezoidal-shaped circuit lines, and resulting in a phenomenon described in the industry as the etching factor effect. As a result, the minimum width of the circuit lines and the minimum spaces between circuit lines are limited due to uneven and inaccurate etching. An approach to improving the accuracy of the circuit lines is to use thinner copper foil, which are capable of being quickly etched with less undercutting. However, such thin copper foils are not only expensive but also difficult to handle. For much thinner copper foil a carrier layers is usually applied to improve operability, one such example is found in U.S. Pat. No. 3,998,601 in which a thin copper foil is deposited on a supportive thick copper foil and then separated from the thick copper foil by a release layer.
Another known alternative method for forming fine-line patterns is shown in U.S. Pat. No. 6,117,300 to Carbin et al. According to the technique of Carbin et al., a thin conductive layer is applied to a substrate using a foil carrier; a photoresist may then be applied, imaged, and cured. The uncured photoresist may be removed, thereby defining some exposed regions or on the surface of the substrate in which the circuit lines are to be formed. Since the conductive layer is now exposed, it is possible to selectively apply the circuit lines in those exposed regions. Finally, the cured photoresist is removed and the exposed conductive metal layer beneath the photoresist is removed, leaving the finished circuit pattern. An earlier technique for fabricating printed circuit boards by pattern plating process is described in the U.S. Pat. No. 5,733,468 issued to Conway. In accordance with the latter technique Conway teaches, a thin, first layer of copper foil being bonded to the surface of the board, then a photoresist layer is laminated over the copper layer, and wherein the photoresist is selectively exposed and developed to define the desired pattern of traces. A thick, second layer of copper is electrodeposited on the traces and the photoresist is then removed. The board is etched to remove those portions of the first copper layer that are not covered by the second copper layer, and thus leaving the finished circuit pattern.
As circuit lines become finer, an obvious disadvantage, of the aforementioned techniques is that the copper traces may not adhere sufficiently to the dielectric layer, which may be peeled off from the dielectric layer during surface conditioning, such as brushing prior to soldermask printing. An improved technique also known as “imprint patterning” is described in U.S. Pat. No. 6,005,198 issued to Gregoire. Pursuant to the teachings of Gregoire, a U-shape recessed pattern of circuitry is formed on the surface of a compressible substrate via a stamping process, then a conducter is disposed on the surface of the recessed pattern by electroplating or metal transfer. While Gregoire technique has advantages in forming circuit lines and micro-vias integrally, the need for new substrate material, and the reduction in fidelity and reliability of the delicate mold after repetitive stamping are examples of disadvantages. Other disadvantage associated with fine line printed circuit board are its irregular and zigzag surface formed by the dense circuit lines, the difficulties associated with filling soldermask and air entrapment along the narrow spaces of the finer circuit pattern, which result in bubbling, blistering or delaminating of soldermask upon passing the solder bath. A further disadvantage of the conventional techniques in forming very thin multilayer PCB is that the copper clad laminate tends to shrink and warp after exposure to chemicals and/or high temperature, resulting in mismatch of circuit lines of different layers. All these shortcomings result in numerous quality control problems and require costly capital equipment and manufacturing tolerance.
Bearing the aforementioned shortcomings in mind, consequently, there exists a need for PCB with inlaid outer-layer circuits which use economical and reliable production methods and capable of overcoming the above-identified shortcomings.
A primary object of this invention is to disclose a printed circuit board whose outerlayer circuits is inlaid into the adjecent dielectric substrate.
Another object of this invention is to disclose a printed circuit board whereby complex, irregular and intricate circuit lines are inlaid into the dielectric substrate; thus a flat surface is obtained.
Yet another object of this invention is to disclose a printed circuit board whereby the thickness of the board is the sum of the thickness of dielectric layers and the thickness of protective surface coatings.
A further object of this invention is to disclose a method of fabricating a printed circuit board with inlaid outlayer circuits.
Still another object of this invention is to disclose a method of fabricating a printed circuit board that overcomes the above-identified shortcomings.
Yet another object of this invention is to disclose a method for fabricating a printed circuit board that eliminates usage of costly thin copper foil and thin copper clad laminate.
These and other advantages, features, and objects of this invention will be more easily understood in view of the following detailed description and drawings.
In view of the foregoing background, the present invention aims to provide a circuit board that enhances the bonding strength of circuit traces to the dielectric substrate and eliminates the irregularities associated with board surfaces. None of the prior art references uncovered in the search teaches a method for fabricating PCB in accordance with the sequence of steps in the present invention, which produces PCB features with inlaid outer-layer circuits. In particular, the present invention eliminates many of the shortcomings associated with conventional etching and pattern plating methods.
In accordance with a first aspect of the present invention, a printed circuit board having outerlayer circuit lines inlaid into the dielectric substrate is provided. The printed circuit board is fabricated by forming a predetermined pattern of circuitry on a metal transfer plate, then the circuitry is transferred to a dielectric substrate through a lamination technique. A drilling and through-hole metallization may be applied to interconnect circuit lines of various metallic layers.
In accordance with a second aspect of the present invention, a first method of fabricating PCB with inlaid outer-layer circuit is provided. The method includes forming a thin conductive metal layer, typically copper, on a smooth surface of a metal transfer plate. A photoresist may then be applied, imaged, and cured (cross-linked). The uncured photoresist is removed; thereby defining some exposed regions on the surface of the conductive metal layer or “trenches” in which circuit lines are to be formed. Selectively, metal is deposited in the trenches to the required thickness by known metallization techniques known in the art. Finally, the cured photoresist is removed, a layer of prepreg (semi-cured dielectric substrate) is applied between two metal transfer plates such that circuits are facing towards the prepreg, and then a pin lamination process may be applied to inlay the circuits into the dielectric substrate. After removing the metal transfer plates and etching away the covering thin conductive metal layers, a printed circuit board is formed with predetermined patterns of circuits. A drilling and through-hole metallization may be applied to interconnect circuit lines of various metallic layers.
A second method of fabricating PCB with inlaid outerlayer circuit according to the present invention is provided. The method includes forming a conductive metal layer, typically copper, on a smooth surface of a metal transfer plate. A layer of tin or eutectic alloy of tin may then be applied over the conductive metal layer. Portions of tin or tin alloy are selectively removed by laser ablation so that required circuit pattern are covered by tin or tin alloy, and then the conductive metal layer are removed and exposed. Afterwards, an etching process may then be applied to remove the layer of tin or tin alloy. A thin layer of copper is formed to cover the surface of the metal transfer plate and circuit pattern. Finally, a layer of prepreg is applied between two metal transfer plates with circuits facing towards the prepreg layer, and then a pin lamination process may be applied to inlay the circuits into the dielectric substrate. After removing the metal transfer plates and etching away the covering thin conductive metal layers, a printed circuit board with predetermined patterns of circuits is formed. A drilling and through-hole metallization may be applied to interconnect circuit lines of various metallic layers.
It will be understood by those skilled in the art that the copper and other conductive metals may be formed to the respective surfaces by any conventional method including, but not limited to electroplating, electrolytic deposition, electroless deposition, chemical vapor deposition, sputtering or a combination thereof.
With reference to the drawings, FIG. 1 represents a prior art double-sided printed circuit board. The prior art circuit board shows a core layer with circuit lines bonded on the surfaces of both sides. Typically a core is comprised of epoxy coated glass fabric for forming a rigid substrate. The board may be laminated to form a multi-layer structure using a layer of copper foil and a bonding sheet known as prepreg. A circuit pattern is produced thereon by any suitable fabricating technique. Those skilled in the art will understand that the circuit lines may not adhere sufficiently to the substrate, this can lead to problems such as the peel off of the circuit lines.
A layer of photoresist (PR) is applied on top of the thin metal layer as shown in FIG. 4B , and the photoresist is selectively exposed according to a predetermined pattern as shown in FIG. 4C , so that portions of the photoresist are cured as shown in FIG. 4D . The uncured photoresist is removed so that the cured photoresist forms some trenches that define the pattern of circuit lines, which is shown in FIG. 4E . Next a second conductive metal layer (CU) of a desired thickness is formed as shown in FIG. 4 , and the photoresist is removed completely leaving the circuit pattern (CU) on said transfer plate as shown in FIG. 4G . The semi-cured dielectric substrate or named prepreg (RESIN) is then interposed between two transfer plates with circuits facing towards the prepreg, as illustrated in FIG. 4H . At this junction, the circuit patterns to said dielectric substrate is transferred via pin lamination and said transfer plates are removed as shown in FIG. 4I . The covering first conductive metal layers is then etched away, leaving circuits inlaid into the dielectric substrate as shown in FIG. 4J . Though-hole platings are selectively drilled on portions of the board to interconnect circuit lines on both sides of said substrate. The board is then cleaned and a soldermask may be applied. The finishing steps, including as gold tab printing for edge connector or legend printing may be applied to complete the printed circuit board.
Alternatively, in the above pattern metallization process, a positive type photoresist may be applied whereby the portions exposed to radiation will be decomposed and removed. After exposure, the decomposed photoresist is removed thereby forming trenches that then are deposited with conductive metal to form circuits.
In accordance with the embodiments described above, all types of printed circuit boards having inlaid outerlayer circuits can be produced according to the present invention. Circuit boards using the method-process of the present invention is characterized by being at least one of the outmost wiring circuits inlaid in the substrate. The method of the present invention ensures accurate production of circuit lines and, thus, a circuit designer does not have to compensate for the inaccuracy inherent in the formation of circuit line by etching. This means the resulting circuit lines can be finer and more compact. The method provided by the present invention is capable of forming circuit line width of 0.001–0.002 inches, whereas prior art subtractive etching methods are generally limited to forming circuits having line width of 0.003–0.004 inches. As noted above, a further advantage of the preferred embodiments is improved bonding of circuit lines.
Those skilled in the art should appreciate that there are a large number of types of printed circuit boards that can be fabricated using the method provided herein. The above disclosure sets forth a number of embodiments of the present invention. Other arrangements or embodiments, not precisely set forth, could be practiced under the teaching of the present invention. It is recognized, however, that many changes and modifications may be carried out without departing from the spirit and the scope of the present invention described, and all changes which come within the meaning and range of equivalency of the claims are intended to be embraced therein.
Claims (4)
1. A method for fabricating printed circuit boards comprising:
(a) forming a first layer of conductive metal to transfer plate;
(b) applying a layer of tin or a layer of eutectic tin alloy over said first layer;
(c) removing selective portions of tin layer by laser ablation thereby exposing corresponding portions of the underneath metal layer;
(d) removing portions of the conductive metal layer not covered by tin layer;
(e) removing remaining thin layer chemically and leaving the circuit pattern on said transfer plate;
(f) forming a thin layer of conductive metal on the surface of said transfer plate and said circuit;
(g) laminating the transfer plate to a layer of semi-cured prepreg with circuits facing to said prepreg;
(h) removing said transfer plate, etching away thin covering conductive metal layers, and leaving circuits inlaid in the surface of the dielectric substrate; and
(i) drilling holes through the board selectively and forming metal along the walls of the holes to interconnect circuit lines on both sides of said substrate.
2. The method according to claim 1 wherein step (g) comprising at least one pre-fabricated inner circuit layers interposing between layers of prepeg.
3. The method for manufacturing printed circuit boards according to claim 1 comprising a dielectric substrate; circuits formed on one or both sides of the dielectric substrate; and a conductor for electrically connecting the circuits on both sides of the substrate with each other, wherein at least one side of the circuits is inlaid into the substrate.
4. The method for manufacturing printed circuit boards according to claim 1 , wherein at least one of said outmost layer circuits is inlaid into the dielectric substrate.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/375,361 US7080448B2 (en) | 2003-02-28 | 2003-02-28 | PCB with inlaid outer-layer circuits and production methods thereof |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/375,361 US7080448B2 (en) | 2003-02-28 | 2003-02-28 | PCB with inlaid outer-layer circuits and production methods thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
US20040168312A1 US20040168312A1 (en) | 2004-09-02 |
US7080448B2 true US7080448B2 (en) | 2006-07-25 |
Family
ID=32907798
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/375,361 Expired - Fee Related US7080448B2 (en) | 2003-02-28 | 2003-02-28 | PCB with inlaid outer-layer circuits and production methods thereof |
Country Status (1)
Country | Link |
---|---|
US (1) | US7080448B2 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060160432A1 (en) * | 2004-12-16 | 2006-07-20 | Rebecca Silveston-Keith | Multiple digital printing techniques for fabricating printed circuits |
US20080092376A1 (en) * | 2006-10-24 | 2008-04-24 | Motorola, Inc. | Method for fabricating a printed circuit board |
US20080128288A1 (en) * | 2005-02-21 | 2008-06-05 | Tessera Interconnect Materials, Inc. | Method of manufacturing a multi-layer wiring board using a metal member having a rough surface |
US20080136041A1 (en) * | 2006-01-24 | 2008-06-12 | Tessera Interconnect Materials, Inc. | Structure and method of making interconnect element having metal traces embedded in surface of dielectric |
US20100059256A1 (en) * | 2008-09-05 | 2010-03-11 | Unimicron Technology Corp. | Circuit structure of circuit board and process for manufacturing the same |
US20110094779A1 (en) * | 2009-10-26 | 2011-04-28 | Unimicron Technology Corp. | Circuit structure |
US20110100543A1 (en) * | 2009-10-29 | 2011-05-05 | Unimicron Technology Corp. | Manufacturing method of circuit structure |
US20120102734A1 (en) * | 2003-06-12 | 2012-05-03 | Choi Kyoung-Sei | Methods for forming circuit pattern forming region in an insulating substrate |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8414962B2 (en) | 2005-10-28 | 2013-04-09 | The Penn State Research Foundation | Microcontact printed thin film capacitors |
TW201216801A (en) * | 2010-10-01 | 2012-04-16 | Hung-Ming Lin | Manufacturing method of circuit board |
KR20130107536A (en) * | 2012-03-22 | 2013-10-02 | 삼성전자주식회사 | Led pakage and method of manufacturing same |
CN112867292A (en) * | 2021-01-31 | 2021-05-28 | 惠州中京电子科技有限公司 | Manufacturing method of high-order HDI printed circuit board |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4925705A (en) * | 1985-12-24 | 1990-05-15 | Contra Vision Limited | Method of printing layers having substantially exact registration |
-
2003
- 2003-02-28 US US10/375,361 patent/US7080448B2/en not_active Expired - Fee Related
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4925705A (en) * | 1985-12-24 | 1990-05-15 | Contra Vision Limited | Method of printing layers having substantially exact registration |
US4925705B1 (en) * | 1985-12-24 | 1995-02-14 | Contra Vision Ltd | Method of printing layers having substantially exact registration |
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20120102734A1 (en) * | 2003-06-12 | 2012-05-03 | Choi Kyoung-Sei | Methods for forming circuit pattern forming region in an insulating substrate |
US8796158B2 (en) * | 2003-06-12 | 2014-08-05 | Samsung Electronics Co., Ltd. | Methods for forming circuit pattern forming region in an insulating substrate |
US7615704B2 (en) * | 2004-12-16 | 2009-11-10 | Lexmark International, Inc. | Multiple digital printing techniques for fabricating printed circuits |
US20060160432A1 (en) * | 2004-12-16 | 2006-07-20 | Rebecca Silveston-Keith | Multiple digital printing techniques for fabricating printed circuits |
US20080128288A1 (en) * | 2005-02-21 | 2008-06-05 | Tessera Interconnect Materials, Inc. | Method of manufacturing a multi-layer wiring board using a metal member having a rough surface |
US20080136041A1 (en) * | 2006-01-24 | 2008-06-12 | Tessera Interconnect Materials, Inc. | Structure and method of making interconnect element having metal traces embedded in surface of dielectric |
US20080092376A1 (en) * | 2006-10-24 | 2008-04-24 | Motorola, Inc. | Method for fabricating a printed circuit board |
US7451540B2 (en) * | 2006-10-24 | 2008-11-18 | Motorola, Inc. | Method for fabricating a printed circuit board |
US20100059256A1 (en) * | 2008-09-05 | 2010-03-11 | Unimicron Technology Corp. | Circuit structure of circuit board and process for manufacturing the same |
US8166652B2 (en) | 2008-09-05 | 2012-05-01 | Unimicron Technology Corp. | Method of making a circuit structure of a circuit board |
US8288662B2 (en) | 2009-10-26 | 2012-10-16 | Unimicron Technology Corp. | Circuit structure |
US20110094779A1 (en) * | 2009-10-26 | 2011-04-28 | Unimicron Technology Corp. | Circuit structure |
US8161638B2 (en) | 2009-10-29 | 2012-04-24 | Unimicron Technology Corp. | Manufacturing method of circuit structure |
US20110100543A1 (en) * | 2009-10-29 | 2011-05-05 | Unimicron Technology Corp. | Manufacturing method of circuit structure |
Also Published As
Publication number | Publication date |
---|---|
US20040168312A1 (en) | 2004-09-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5369881A (en) | Method of forming circuit wiring pattern | |
US4915983A (en) | Multilayer circuit board fabrication process | |
US8277668B2 (en) | Methods of preparing printed circuit boards and packaging substrates of integrated circuit | |
EP0843955B1 (en) | Method of forming raised metallic contacts on electrical circuits | |
US7098136B2 (en) | Structure having flush circuit features and method of making | |
US4606787A (en) | Method and apparatus for manufacturing multi layer printed circuit boards | |
US7802361B2 (en) | Method for manufacturing the BGA package board | |
CN1798485B (en) | Multilayer printed wiring board and method of manufacturing the same | |
CN108617104B (en) | Method for manufacturing printed circuit board with thickened copper local pattern | |
KR100427794B1 (en) | Method of manufacturing multilayer wiring board | |
KR100598274B1 (en) | Embedded resistor printed circuit board and method for fabricating the same | |
US7080448B2 (en) | PCB with inlaid outer-layer circuits and production methods thereof | |
CN114222434B (en) | Manufacturing method of ladder circuit and circuit board | |
EP2496062A1 (en) | Method of forming solid blind vias through the dielectric coating on high density interconnect (HDI) substrate materials | |
US5863447A (en) | Method for providing a selective reference layer isolation technique for the production of printed circuit boards | |
EP0337986B1 (en) | Multilayer circuit board fabrication process | |
WO1998009485A1 (en) | Pattern plating method for fabricating printed circuit boards | |
KR20050093595A (en) | The production method of double side flexible printed circuit board by partial and selected cupper plating | |
WO1997041713A1 (en) | New method of forming fine circuit lines | |
KR20130031592A (en) | Method for manuracturing printed circuit board with via and fine pitch circuit and printed circuit board by the same method | |
JPH05259639A (en) | Manufacture of printed wiring board | |
KR20040061410A (en) | PCB with the plated through holes filled with copper with copper and the fabricating method thereof | |
JPH08107263A (en) | Manufacturing method of printed-wiring board | |
JPH1032371A (en) | Composite circuit board and its manufacture | |
JP2005136282A (en) | Multilayer wiring substrate and its manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20100725 |