US20110023297A1 - Multi-layered printed circuit board and method for fabricating the same - Google Patents

Multi-layered printed circuit board and method for fabricating the same Download PDF

Info

Publication number
US20110023297A1
US20110023297A1 US12/902,518 US90251810A US2011023297A1 US 20110023297 A1 US20110023297 A1 US 20110023297A1 US 90251810 A US90251810 A US 90251810A US 2011023297 A1 US2011023297 A1 US 2011023297A1
Authority
US
United States
Prior art keywords
substrate
forming
microhole
sam
catalyst
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/902,518
Inventor
Ming-Huan Yang
Chung-Wei Wang
Chia-Chi Wu
Chao-Kai Cheng
Tzyy-Jang Tseng
Chang-Ming Lee
Cheng-Po Yu
Cheng-Hung Yu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Industrial Technology Research Institute ITRI
Original Assignee
Industrial Technology Research Institute ITRI
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Industrial Technology Research Institute ITRI filed Critical Industrial Technology Research Institute ITRI
Priority to US12/902,518 priority Critical patent/US20110023297A1/en
Publication of US20110023297A1 publication Critical patent/US20110023297A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/10Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
    • H05K3/18Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using precipitation techniques to apply the conductive material
    • H05K3/181Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using precipitation techniques to apply the conductive material by electroless plating
    • H05K3/182Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern using precipitation techniques to apply the conductive material by electroless plating characterised by the patterning method
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/42Plated through-holes or plated via connections
    • H05K3/425Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern
    • H05K3/426Plated through-holes or plated via connections characterised by the sequence of steps for plating the through-holes or via connections in relation to the conductive pattern initial plating of through-holes in substrates without metal
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4644Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
    • H05K3/4661Adding a circuit layer by direct wet plating, e.g. electroless plating; insulating materials adapted therefor
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/01Tools for processing; Objects used during processing
    • H05K2203/0104Tools for processing; Objects used during processing for patterning or coating
    • H05K2203/013Inkjet printing, e.g. for printing insulating material or resist
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/05Patterning and lithography; Masks; Details of resist
    • H05K2203/0562Details of resist
    • H05K2203/0565Resist used only for applying catalyst, not for plating itself
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/07Treatments involving liquids, e.g. plating, rinsing
    • H05K2203/0703Plating
    • H05K2203/0709Catalytic ink or adhesive for electroless plating
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/38Improvement of the adhesion between the insulating substrate and the metal
    • H05K3/389Improvement of the adhesion between the insulating substrate and the metal by the use of a coupling agent, e.g. silane
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/42Plated through-holes or plated via connections
    • H05K3/421Blind plated via connections
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/42Plated through-holes or plated via connections
    • H05K3/422Plated through-holes or plated via connections characterised by electroless plating method; pretreatment therefor
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base

Definitions

  • the present invention relates to a printed circuit board, and more particularly, to a double-sided or multi-layer printed circuit board (PCB) and method for fabricating the same.
  • PCB printed circuit board
  • a printed circuit board is a major device for carrying electronic products.
  • the manufacturing technology tends to make PCBs lightweight, thin, and having fine lines and mini holes and other high-density designs.
  • a conventional process for fabricating a PCB wiring board includes pressing a metal membrane onto a substrate, coating a photoresist layer via spin coating, and then carrying out the steps of masking exposure, developing, etching, drilling and baking, laminating and plating, and the like. The entire manufacturing process requires repeated testing and repairs. Therefore, the conventional process is rather complicated.
  • U.S. Pat. No. 6,195,883 describes a method for fabricating a multi-layer PCB, wherein a fully-additive process is utilized to fabricate a circuit board with high-density wires.
  • a copper-clad substrate is drilled and then immersed in a Pd/Sn catalyst. After that, chemical plating or electric plating is conducted until the substrate reaches a certain thickness. Then, a photoresist material is coated to protect the through holes and the fabricated circuit pattern. An etching process is carried out to remove the photoresist.
  • U.S. Patent Application Publication No. 2002/0083586 describes a method for fabricating a multi-layer PCB, wherein copper foils are attached onto two sides of a resin substrate.
  • a resin is then coated thereon, and a small hole is formed via laser drilling
  • the size of the most external drilled hole is bigger than that of a blind hole.
  • the holes are made to become through holes via a subsequent chemical plating process.
  • U.S. Pat. No. 5,502,893 describes a method to coat through holes on a metal plate. Specifically, on a metal plate with microholes, a first metal layer is formed in the microholes through an electric plating process. A second metal layer is then formed on the first metal layer through electric plating. The second metal layer is blackened to form a layer of non-conductive organic material on the second metal layer. An interconnected circuit is finally formed on the non-conductive organic material.
  • a process of generating a metal line via chemical plating by printing a catalyst is first described in a patent by E.I. DuPont in 1987.
  • a known problem in growing a metal membrane on the substrate through chemical plating is poor metal adhesiveness.
  • the problem may be solved by increasing the roughness of the substrate through physical polishing or chemical etching.
  • these etching processes may not be suitable for all types of substrates.
  • Rubner described a method of growing several layers of self-assembly membranes (SAMs) on a substrate.
  • the substrate is sprayed with a polyelectrolyte polymer solution, and then immersed in a catalyst solution.
  • a Pd-complex is generated by a reaction between the sprayed material and the catalyst, and finally, the chemical nickel plating is carried out.
  • Yang Yang provided a similar method for fabricating a vertical multi-layer integrated circuit in the article entitled “Vertically Integrated Electronic Circuits via a Combination of Self-Assembled Polyelectrolytes, Ink-Jet Printing, and Electroless Metal Plating Processes” Langmuir 2002, Vol. 18, pp. 8142-8147.
  • An object of the present invention is to provide a method for fabricating a double-sided or multi-layer printed circuit board (PCB) through an ink-jet printing technology.
  • the present invention provides a method for fabricating a double-sided or multi-layer PCB to reduce manufacturing cost and meet diversified requirements of the market place.
  • a method for fabricating a double-sided or multi-layer printed circuit board (PCB) by ink-jet printing includes providing a substrate, forming a first self-assembly membrane (SAM) on at least one side of the substrate, forming a non-adhesive membrane on the first SAM, forming at least one microhole in the substrate, forming a second SAM on a surface of the microhole, providing catalyst particles on the at least one side of the substrate and on the surface of the microhole, and forming a catalyst circuit pattern on the substrate.
  • SAM self-assembly membrane
  • a method for fabricating a multi-layer printed circuit board that includes providing a substrate, forming a self-assembly membrane (SAM) at each side of the substrate, forming a non-adhesive membrane on the SAM, forming at least one microhole in the substrate, forming the SAM on a surface of the microhole, applying catalyst particles on at least one side of the substrate and on the surface of the microhole, forming a catalyst circuit pattern on the substrate through catalyst micro-dispensing and accelerator solution immersing, and immersing the substrate into an electrolyte to form a metal circuit on the substrate and a metal membrane in the microhole.
  • SAM self-assembly membrane
  • a double-sided printed circuit board that includes a substrate defining at least one microhole, a self-assembly membrane (SAM) formed on at least one side of the substrate, a catalyst layer formed on a surface of the microhole on the substrate, a metal membrane formed on the surface of the microhole with the catalyst layer, and a first circuit formed on the SAM.
  • SAM self-assembly membrane
  • a multi-layer printed circuit board that includes a first substrate defining at least one microhole, a first self-assembly membrane (SAM) formed at each side of the first substrate, a first catalyst layer formed on a surface of the microhole on the first substrate, a first metal membrane formed on the surface of the microhole with the first catalyst layer therebetween, a first circuit formed at one side of the first substrate with the first SAM therebetween, and a second circuit formed on another side of the first substrate with the first SAM therebetween.
  • PCB printed circuit board
  • FIGS. 1A to 1B are cross-sectional views of a method for fabricating a double-sided printed circuit board (PCB) by ink jet printing according to one embodiment of the present invention.
  • FIGS. 2A to 2B are cross-sectional views of a method for fabricating a multi-layer printed circuit board by ink-jet printing according to another embodiment of the present invention.
  • FIGS. 1A and 1B are cross-sectional views of a method for fabricating a double-sided printed circuit board (PCB) by ink-jet printing according to one embodiment of the present invention.
  • a substrate 100 selected from a group consisting of known substrates including plastic substrates, ceramic substrates, metal plates, paper boards, glass substrates, PET substrates, FR-4 substrates, flexible FR-4 substrates, polyimide substrates, epoxy resin, or any combination thereof is provided at Step 1 .
  • a surface treatment process is used to form a self-assembly membrane (SAM) 103 on at least one major surface, or side, of the substrate 100 .
  • the surface treatment process includes immersing the substrate 100 in an anionic or cationic polyelectrolyte solution.
  • the substrate 100 is then immersed in an anionic or cationic polyelectrolyte solution having an opposite charge from the previous polyelectrolyte solution.
  • the substrate 100 is first immersed in an anionic polyelectrolyte solution, it is then immersed in a cationic polyelectrolyte solution, and vice versa.
  • the substrate 100 is then immersed in the polyelectrolyte solution having the same charge as the first step of the surface treatment process.
  • the anionic polyelectrolyte solution used in the surface treatment process of the present invention may be selected from a group consisting of polyacrylic acid (PAA), polymethacrylic acid (PMA), poly(styrene sulfonate) (PSS), poly(3-thiopheneacetic acid (PTAA), or any combination thereof.
  • the cationic polyelectrolyte solution may be selected from a group consisting of polyallylamine hydrochloride (PAH), polyvinylalcohol (PVA), polyvinylimidazole (PVI + ), poly(vinylpyrrolidone) (PVP + ), polyaniline (PAN), or any combination thereof.
  • PAH polyallylamine hydrochloride
  • PVA polyvinylalcohol
  • VI + polyvinylimidazole
  • PVP + poly(vinylpyrrolidone)
  • PAN polyaniline
  • the SAM 103 is a multi-layer membrane structure, and the surface property of the substrate 100 can be changed through the SAM 103 .
  • the adhesiveness of the metal chemically plated material, and the lubricity and corrosion resistance of the material can be enhanced.
  • the electrical and optical properties of the material can be promoted, or an electro-active layer suitable for various optical and electronic sensors can be formed.
  • the self-assembly of the molecule is achieved through a special functional group (e.g., a hydrogen bond) or oppositely-charged non-ionic polymers or cationic, anionic polymers in the aqueous solution being adsorbed onto the material surface in a spontaneous layer-to-layer manner.
  • a bi-layer structure is formed by the selectively adsorbed polymers, thereby forming a multi-layer self-assembly structure.
  • the multi-layer membrane of cationic polyelectrolyte polymer/anionic polyelectrolyte polymer is a preferred embodiment of the SAM, which is formed on many substrates, such as a glass substrate, a PET substrate, a BT substrate, and an FR-4 or PI substrate used in an ordinary circuit board.
  • the method of fabricating the multi-layer membrane is described as follows. First, the substrate is immersed in a cationic polyelectrolyte polymer solution for a few minutes, and immersed in water for cleaning. The substrate is then immersed in an anionic polyelectrolyte polymer solution for a few minutes, and then cleaned with water. These steps of immersing, absorbing and cleaning are repeated until the desired number of layers are formed. The layer is formed by the cationic polyelectrolyte polymer and the anionic polyelectrolyte polymer. Finally, the multi-layer membrane is blown dry by, for example, an air gun, and then can be stored in an ordinary environment.
  • a non-adhesive membrane 105 is then capped on each SAM 103 .
  • the material of the non-adhesive membrane 105 may be selected from a group consisting of an electrostatic absorption film, a hydrophobic absorption film, an absorption film for a polymer multi-layer membrane, or any combination thereof.
  • the substrate 100 is drilled to form at least one microhole 107 . Smears on the substrate can be removed during drilling as needed.
  • the above-described surface treatment process is conducted on the substrate 100 again to form the SAM 103 on the surfaces of the microhole 107 and the non-adhesive membrane 105 .
  • the substrate 100 is immersed in a catalyst solution, and then an accelerator solution at Step 5 to form catalyst particles 109 on at least one of the sides of the substrate 100 and the surface of the microhole 107 .
  • the catalyst is, for example, a metal-salt containing catalyst.
  • the salt in the metal-salt containing catalyst is, for example, a palladium salt catalyst or a platinum salt catalyst.
  • the palladium salt catalyst is, for example, an aqueous Pd(NH 3 ) 4 Cl 2 solution or an aqueous Na 2 PdCl 4 solution.
  • the accelerator solution contains dimethylamine borane (DMAB) and formaldehyde.
  • the non-adhesive membranes 105 are peeled off from the side surfaces of the substrate 100 , and only the catalyst particle 109 remain on the surface of the microhole 107 .
  • the catalysts are sprayed onto the substrate 100 through micro-dispensing, and then the substrate 100 is immersed in an accelerator solution to form a black grey catalyst circuit pattern 110 . If the two surfaces of the substrate 100 require different catalyst circuit patterns, an electrostatic absorption film 112 can be capped onto the catalyst circuit pattern 110 for protection.
  • a catalyst circuit pattern 120 is formed on the other sides of the substrate 100 with the same step.
  • the microhole 107 may exhibit a rounded profile on the top of the structure.
  • the electrostatic absorption film 112 is peeled off in Step 9 .
  • two sides of the substrate 100 are provided with two different catalyst circuit patterns 110 and 120 , and the surface of the microhole 107 is provided with the catalyst particles 109 .
  • the substrate 100 is immersed in an electrolyte to form metal circuits 1101 and 1201 on the substrate 100 , and a metal membrane 1091 in the microhole 107 . Therefore, a double-sided PCB is formed.
  • the material for the metal circuits 1101 and 1201 may be selected from a group consisting of Cu, Ni, Ag, Au, or any combination thereof.
  • the electrolyte used may be a chemical copper plating solution, and its formulation is known by one of ordinary skill in the art. Further information on the formation of the chemical copper plating is available from F. A. Lowenheim, Modern Electroplating, 3rd ed., Wiley, New York, 1974; N.V.
  • reagents are dissolved in a deionized water, and then stirred for a few minutes.
  • a bubble generator may be installed in the plating tank so as to avoid generating copper particles in the plating solution by using the oxygen in the air. Thus, deactivation of the plating solution can be avoided.
  • the plating time and the temperature of the plating solution both are important factors for controlling the thickness of conductive lines.
  • stirring helps to increase the uniformity of the concentration of the plating solution, and air stirring may be provided to facilitate the stability of the plating solution.
  • FIGS. 2A and 2B are cross-sectional views of a method for fabricating a multi-layer PCB by ink jet printing according to another embodiment of the present invention.
  • a double-sided PCB 200 is provided first. If the later-fabricated multi-layer PCB requires a buried hole, the double-sided PCB 200 that has already been drilled with a microhole 207 is provided.
  • an insulating layer 240 is adhered to at least one side of the double-sided PCB 200 . In one embodiment, the insulation layer 240 is provided on both major surfaces of the double-sided PCB 200 .
  • the insulating layer may be selected from a group consisting of a plastic substrate, a ceramic substrate, a metal plate, a paper board, a glass substrate, a PET substrate, an FR-4 substrate, a flexible FR-4 substrate, a polyimide substrate, an epoxy resin, or any combination thereof.
  • the step of forming the double-sided PCB is repeated at least once that includes Step 23 , wherein a surface treatment process is conducted at first to form a SAM 203 on each insulating layer 240 .
  • a non-adhesive membrane 205 is capped onto the SAM 203 .
  • the double-sided PCB 200 together with the insulating layer 240 , is drilled at Step 24 , to form microholes 206 and 208 .
  • a surface treatment process is conducted at Step 25 to the double-sided PCB 200 , together with the insulating layers 240 , to form a SAM 203 on the surfaces of the microholes 206 and 208 .
  • the double-sided PCB 200 together with the insulating layers 240 , is immersed in a catalyst solution, followed by an accelerator solution, to generate catalyst particles 209 .
  • the non-adhesive membranes 205 are peeled off, and only the catalyst particles 209 remain on the surfaces of the microholes 206 and 208 .
  • the catalyst is sprayed onto the insulating layers 240 through micro-dispensing, and the double-sided PCB 200 , together with the insulating layers 240 , is immersed in an accelerator solution to form a black grey catalyst circuit pattern 210 . If the insulating layers 240 on two sides of the double-sided PCB 200 require different catalyst circuit patterns, an electrostatic absorption film 212 can be capped on the catalyst circuit pattern 210 for protection.
  • a catalyst circuit pattern 220 is formed on the insulating layer 240 on the other side of the double-sided PCB 200 through the same steps, and then the electrostatic absorption film 212 is peeled off.
  • the insulating layers 240 on two sides of the double-sided PCB 200 are provided with different catalyst circuit patterns 210 and 220 , and the surfaces of the microholes 206 and 208 are provided with catalyst particles 209 .
  • the double-sided PCB 200 together with the insulating layers 240 , is immersed in the electrolyte to form metal circuits 2101 and 2201 on the insulating layers 240 on two sides of the double-sided PCB 200 , and metal membranes 2091 in the microholes 206 and 208 . Therefore, a multi-layer PCB with a blind hole 2061 , a buried hole 2071 , and a through hole 2081 are formed.
  • the microhole being a buried hole, a blind hole, or a through hole of the multi-layer PCB is determined through drilling.
  • the method for fabricating a double-sided or multi-layer PCB by ink-jet printing of the present invention does not require the conventional steps of exposing and developing a photoresist, etching, or plating, or expensive equipment and devices needed for conventional processes. Therefore, the device cost and manufacturing time period of the PCB manufacturing process can be significantly reduced.
  • the drilling step of the present invention can be used to determine, as desired, whether the microhole becomes a buried hole, a blind hole, or a through hole of the multi-layer PCB.
  • the consumption of expensive catalysts, the masking process, and the generation of photoresist etching waste, etc. can be reduced through the present invention, such that it satisfies environmental protection requirements, besides being cost effective.
  • the specification may have presented the method and/or process of the present invention as a particular sequence of steps. However, to the extent that the method or process does not rely on the particular order of steps set forth herein, the method or process should not be limited to the particular sequence of steps described. As one of ordinary skill in the art would appreciate, other sequences of steps may be possible. Therefore, the particular order of the steps set forth in the specification should not be construed as limitations on the claims. In addition, the claims directed to the method and/or process of the present invention should not be limited to the performance of their steps in the order written, and one skilled in the art can readily appreciate that the sequences may be varied and still remain within the spirit and scope of the present invention.

Abstract

A method for fabricating a double-sided or multi-layer printed circuit board (PCB) by ink jet printing that includes providing a substrate, forming a first self-assembly membrane (SAM) on at least one side of the substrate, forming a non-adhesive membrane on the first SAM, forming at least one microhole in the substrate, forming a second SAM on a surface of the microhole, providing catalyst particles on the at least one side of the substrate and on the surface of the microhole, and forming a catalyst circuit pattern on the substrate.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is a divisional of U.S. application Ser. No. 11/554,882, filed Oct. 31, 2006, which is hereby incorporated herein in its entirety by reference.
  • DESCRIPTION OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a printed circuit board, and more particularly, to a double-sided or multi-layer printed circuit board (PCB) and method for fabricating the same.
  • 2. Background of the Invention
  • With the rapid development of electronic products having a reduced size, high-density packaging technology must meet these requirements. A printed circuit board (PCB) is a major device for carrying electronic products. Thus, the manufacturing technology tends to make PCBs lightweight, thin, and having fine lines and mini holes and other high-density designs. A conventional process for fabricating a PCB wiring board includes pressing a metal membrane onto a substrate, coating a photoresist layer via spin coating, and then carrying out the steps of masking exposure, developing, etching, drilling and baking, laminating and plating, and the like. The entire manufacturing process requires repeated testing and repairs. Therefore, the conventional process is rather complicated.
  • U.S. Pat. No. 6,195,883 describes a method for fabricating a multi-layer PCB, wherein a fully-additive process is utilized to fabricate a circuit board with high-density wires. A copper-clad substrate is drilled and then immersed in a Pd/Sn catalyst. After that, chemical plating or electric plating is conducted until the substrate reaches a certain thickness. Then, a photoresist material is coated to protect the through holes and the fabricated circuit pattern. An etching process is carried out to remove the photoresist.
  • U.S. Patent Application Publication No. 2002/0083586 describes a method for fabricating a multi-layer PCB, wherein copper foils are attached onto two sides of a resin substrate.
  • A resin is then coated thereon, and a small hole is formed via laser drilling The size of the most external drilled hole is bigger than that of a blind hole. The holes are made to become through holes via a subsequent chemical plating process.
  • U.S. Pat. No. 5,502,893 describes a method to coat through holes on a metal plate. Specifically, on a metal plate with microholes, a first metal layer is formed in the microholes through an electric plating process. A second metal layer is then formed on the first metal layer through electric plating. The second metal layer is blackened to form a layer of non-conductive organic material on the second metal layer. An interconnected circuit is finally formed on the non-conductive organic material.
  • A process of generating a metal line via chemical plating by printing a catalyst is first described in a patent by E.I. DuPont in 1987. A known problem in growing a metal membrane on the substrate through chemical plating is poor metal adhesiveness. The problem may be solved by increasing the roughness of the substrate through physical polishing or chemical etching. However, these etching processes may not be suitable for all types of substrates.
  • In 2000, Rubner described a method of growing several layers of self-assembly membranes (SAMs) on a substrate. The substrate is sprayed with a polyelectrolyte polymer solution, and then immersed in a catalyst solution. A Pd-complex is generated by a reaction between the sprayed material and the catalyst, and finally, the chemical nickel plating is carried out. In 2001, Yang Yang provided a similar method for fabricating a vertical multi-layer integrated circuit in the article entitled “Vertically Integrated Electronic Circuits via a Combination of Self-Assembled Polyelectrolytes, Ink-Jet Printing, and Electroless Metal Plating Processes” Langmuir 2002, Vol. 18, pp. 8142-8147. Display Technology Center of Printable Science Department of Industrial Technology Research Institute also discloses an improved technique in U.S. Patent Publication No. 2005/0120550, wherein a catalyst circuit is sprayed and printed onto a substrate covered by several layers of SAMs. A proton exchanging reaction occurs between the catalyst and the membrane, thereby forming a Pd-complex with a catalyst activity. A single-layer board with metal circuits is formed through chemical plating.
  • BRIEF SUMMARY OF THE INVENTION
  • An object of the present invention is to provide a method for fabricating a double-sided or multi-layer printed circuit board (PCB) through an ink-jet printing technology. The present invention provides a method for fabricating a double-sided or multi-layer PCB to reduce manufacturing cost and meet diversified requirements of the market place.
  • In one embodiment, there is provided a method for fabricating a double-sided or multi-layer printed circuit board (PCB) by ink-jet printing that includes providing a substrate, forming a first self-assembly membrane (SAM) on at least one side of the substrate, forming a non-adhesive membrane on the first SAM, forming at least one microhole in the substrate, forming a second SAM on a surface of the microhole, providing catalyst particles on the at least one side of the substrate and on the surface of the microhole, and forming a catalyst circuit pattern on the substrate.
  • In another embodiment, there is provided a method for fabricating a multi-layer printed circuit board (PCB) that includes providing a substrate, forming a self-assembly membrane (SAM) at each side of the substrate, forming a non-adhesive membrane on the SAM, forming at least one microhole in the substrate, forming the SAM on a surface of the microhole, applying catalyst particles on at least one side of the substrate and on the surface of the microhole, forming a catalyst circuit pattern on the substrate through catalyst micro-dispensing and accelerator solution immersing, and immersing the substrate into an electrolyte to form a metal circuit on the substrate and a metal membrane in the microhole.
  • There is also provided a double-sided printed circuit board that includes a substrate defining at least one microhole, a self-assembly membrane (SAM) formed on at least one side of the substrate, a catalyst layer formed on a surface of the microhole on the substrate, a metal membrane formed on the surface of the microhole with the catalyst layer, and a first circuit formed on the SAM.
  • Consistent with another embodiment, there is provided a multi-layer printed circuit board (PCB) that includes a first substrate defining at least one microhole, a first self-assembly membrane (SAM) formed at each side of the first substrate, a first catalyst layer formed on a surface of the microhole on the first substrate, a first metal membrane formed on the surface of the microhole with the first catalyst layer therebetween, a first circuit formed at one side of the first substrate with the first SAM therebetween, and a second circuit formed on another side of the first substrate with the first SAM therebetween.
  • Additional features and advantages of the present invention will be set forth in part in the description which follows, and in part will be obvious from the description, or may be learned by practice of the invention. The features and advantages of the invention will be realized and attained by means of the elements and combinations particularly pointed out in the appended claims.
  • It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of the invention, as claimed.
  • The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate one embodiment of the present invention and together with the description, serves to explain the principles of the invention.
  • BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
  • Reference will now be made in detail to the present embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used throughout the drawings to refer to the same or like parts.
  • FIGS. 1A to 1B are cross-sectional views of a method for fabricating a double-sided printed circuit board (PCB) by ink jet printing according to one embodiment of the present invention; and
  • FIGS. 2A to 2B are cross-sectional views of a method for fabricating a multi-layer printed circuit board by ink-jet printing according to another embodiment of the present invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • In this detailed description, for purposes of explanation, numerous specific details are set forth to provide a thorough understanding of embodiments of the present invention. One skilled in the art will appreciate, however, that embodiments of the present invention may be practiced without these specific details. In other instances, structures and devices are shown in block diagram form. Furthermore, one skilled in the art can readily appreciate that the specific sequences in which methods are presented and performed are illustrative and it is contemplated that the sequences can be varied and still remain within the spirit and scope of embodiments of the present invention.
  • FIGS. 1A and 1B are cross-sectional views of a method for fabricating a double-sided printed circuit board (PCB) by ink-jet printing according to one embodiment of the present invention. Referring to FIG. 1A, a substrate 100 selected from a group consisting of known substrates including plastic substrates, ceramic substrates, metal plates, paper boards, glass substrates, PET substrates, FR-4 substrates, flexible FR-4 substrates, polyimide substrates, epoxy resin, or any combination thereof is provided at Step 1.
  • At Step 2, a surface treatment process is used to form a self-assembly membrane (SAM) 103 on at least one major surface, or side, of the substrate 100. The surface treatment process includes immersing the substrate 100 in an anionic or cationic polyelectrolyte solution. The substrate 100 is then immersed in an anionic or cationic polyelectrolyte solution having an opposite charge from the previous polyelectrolyte solution. In other words, if the substrate 100 is first immersed in an anionic polyelectrolyte solution, it is then immersed in a cationic polyelectrolyte solution, and vice versa. These two steps may be repeated as necessary as required according to the final requirements of the process. The substrate 100 is then immersed in the polyelectrolyte solution having the same charge as the first step of the surface treatment process. The anionic polyelectrolyte solution used in the surface treatment process of the present invention may be selected from a group consisting of polyacrylic acid (PAA), polymethacrylic acid (PMA), poly(styrene sulfonate) (PSS), poly(3-thiopheneacetic acid (PTAA), or any combination thereof. The cationic polyelectrolyte solution may be selected from a group consisting of polyallylamine hydrochloride (PAH), polyvinylalcohol (PVA), polyvinylimidazole (PVI+), poly(vinylpyrrolidone) (PVP+), polyaniline (PAN), or any combination thereof.
  • Referring again to FIG. 1A, the SAM 103 is a multi-layer membrane structure, and the surface property of the substrate 100 can be changed through the SAM 103. For example, the adhesiveness of the metal chemically plated material, and the lubricity and corrosion resistance of the material can be enhanced. The electrical and optical properties of the material can be promoted, or an electro-active layer suitable for various optical and electronic sensors can be formed. The self-assembly of the molecule is achieved through a special functional group (e.g., a hydrogen bond) or oppositely-charged non-ionic polymers or cationic, anionic polymers in the aqueous solution being adsorbed onto the material surface in a spontaneous layer-to-layer manner. A bi-layer structure is formed by the selectively adsorbed polymers, thereby forming a multi-layer self-assembly structure.
  • The multi-layer membrane of cationic polyelectrolyte polymer/anionic polyelectrolyte polymer is a preferred embodiment of the SAM, which is formed on many substrates, such as a glass substrate, a PET substrate, a BT substrate, and an FR-4 or PI substrate used in an ordinary circuit board. The method of fabricating the multi-layer membrane is described as follows. First, the substrate is immersed in a cationic polyelectrolyte polymer solution for a few minutes, and immersed in water for cleaning. The substrate is then immersed in an anionic polyelectrolyte polymer solution for a few minutes, and then cleaned with water. These steps of immersing, absorbing and cleaning are repeated until the desired number of layers are formed. The layer is formed by the cationic polyelectrolyte polymer and the anionic polyelectrolyte polymer. Finally, the multi-layer membrane is blown dry by, for example, an air gun, and then can be stored in an ordinary environment.
  • After the SAM 130 is formed at each side of the substrate 100, a non-adhesive membrane 105 is then capped on each SAM 103. The material of the non-adhesive membrane 105 may be selected from a group consisting of an electrostatic absorption film, a hydrophobic absorption film, an absorption film for a polymer multi-layer membrane, or any combination thereof. Referring again to FIG. 1A, at Step 3, the substrate 100 is drilled to form at least one microhole 107. Smears on the substrate can be removed during drilling as needed. At Step 4, the above-described surface treatment process is conducted on the substrate 100 again to form the SAM 103 on the surfaces of the microhole 107 and the non-adhesive membrane 105.
  • Referring now to FIG. 1B, the substrate 100 is immersed in a catalyst solution, and then an accelerator solution at Step 5 to form catalyst particles 109 on at least one of the sides of the substrate 100 and the surface of the microhole 107. The catalyst is, for example, a metal-salt containing catalyst. The salt in the metal-salt containing catalyst is, for example, a palladium salt catalyst or a platinum salt catalyst. The palladium salt catalyst is, for example, an aqueous Pd(NH3)4Cl2 solution or an aqueous Na2PdCl4 solution. The accelerator solution contains dimethylamine borane (DMAB) and formaldehyde.
  • At Step 6, the non-adhesive membranes 105 are peeled off from the side surfaces of the substrate 100, and only the catalyst particle 109 remain on the surface of the microhole 107. At Step 7, the catalysts are sprayed onto the substrate 100 through micro-dispensing, and then the substrate 100 is immersed in an accelerator solution to form a black grey catalyst circuit pattern 110. If the two surfaces of the substrate 100 require different catalyst circuit patterns, an electrostatic absorption film 112 can be capped onto the catalyst circuit pattern 110 for protection.
  • At Step 8, a catalyst circuit pattern 120 is formed on the other sides of the substrate 100 with the same step. The microhole 107 may exhibit a rounded profile on the top of the structure. Then, the electrostatic absorption film 112 is peeled off in Step 9. At the same time, two sides of the substrate 100 are provided with two different catalyst circuit patterns 110 and 120, and the surface of the microhole 107 is provided with the catalyst particles 109.
  • At Step 10, the substrate 100 is immersed in an electrolyte to form metal circuits 1101 and 1201 on the substrate 100, and a metal membrane 1091 in the microhole 107. Therefore, a double-sided PCB is formed. The material for the metal circuits 1101 and 1201 may be selected from a group consisting of Cu, Ni, Ag, Au, or any combination thereof. In one example where the material of the metal circuit 1101 and 1201 is Cu, the electrolyte used may be a chemical copper plating solution, and its formulation is known by one of ordinary skill in the art. Further information on the formation of the chemical copper plating is available from F. A. Lowenheim, Modern Electroplating, 3rd ed., Wiley, New York, 1974; N.V. Mandich, G. A. Krulik, Plating and Surface Finishing 80 (1993) 68; C. A. Deckert, Plating and Surface Finishing 82 (2) (1995) 48; and Plating and Surface Finishing 82 (3) (1995) 58.
  • All reagents are dissolved in a deionized water, and then stirred for a few minutes. Moreover, to enhance the stability of the solution, a bubble generator may be installed in the plating tank so as to avoid generating copper particles in the plating solution by using the oxygen in the air. Thus, deactivation of the plating solution can be avoided.
  • In chemical plating experiments, the plating time and the temperature of the plating solution both are important factors for controlling the thickness of conductive lines. To obtain a microhole with high uniformity, stirring helps to increase the uniformity of the concentration of the plating solution, and air stirring may be provided to facilitate the stability of the plating solution.
  • FIGS. 2A and 2B are cross-sectional views of a method for fabricating a multi-layer PCB by ink jet printing according to another embodiment of the present invention. Referring to FIG. 2A, at Step 21, a double-sided PCB 200 is provided first. If the later-fabricated multi-layer PCB requires a buried hole, the double-sided PCB 200 that has already been drilled with a microhole 207 is provided. At Step 22, an insulating layer 240 is adhered to at least one side of the double-sided PCB 200. In one embodiment, the insulation layer 240 is provided on both major surfaces of the double-sided PCB 200. The insulating layer may be selected from a group consisting of a plastic substrate, a ceramic substrate, a metal plate, a paper board, a glass substrate, a PET substrate, an FR-4 substrate, a flexible FR-4 substrate, a polyimide substrate, an epoxy resin, or any combination thereof.
  • The step of forming the double-sided PCB is repeated at least once that includes Step 23, wherein a surface treatment process is conducted at first to form a SAM 203 on each insulating layer 240. A non-adhesive membrane 205 is capped onto the SAM 203. The double-sided PCB 200, together with the insulating layer 240, is drilled at Step 24, to form microholes 206 and 208.
  • Referring again to FIG. 2B, a surface treatment process is conducted at Step 25 to the double-sided PCB 200, together with the insulating layers 240, to form a SAM 203 on the surfaces of the microholes 206 and 208. The double-sided PCB 200, together with the insulating layers 240, is immersed in a catalyst solution, followed by an accelerator solution, to generate catalyst particles 209. At Step 26, the non-adhesive membranes 205 are peeled off, and only the catalyst particles 209 remain on the surfaces of the microholes 206 and 208. The catalyst is sprayed onto the insulating layers 240 through micro-dispensing, and the double-sided PCB 200, together with the insulating layers 240, is immersed in an accelerator solution to form a black grey catalyst circuit pattern 210. If the insulating layers 240 on two sides of the double-sided PCB 200 require different catalyst circuit patterns, an electrostatic absorption film 212 can be capped on the catalyst circuit pattern 210 for protection.
  • At Step 27, a catalyst circuit pattern 220 is formed on the insulating layer 240 on the other side of the double-sided PCB 200 through the same steps, and then the electrostatic absorption film 212 is peeled off. The insulating layers 240 on two sides of the double-sided PCB 200 are provided with different catalyst circuit patterns 210 and 220, and the surfaces of the microholes 206 and 208 are provided with catalyst particles 209.
  • At Step 28, the double-sided PCB 200, together with the insulating layers 240, is immersed in the electrolyte to form metal circuits 2101 and 2201 on the insulating layers 240 on two sides of the double-sided PCB 200, and metal membranes 2091 in the microholes 206 and 208. Therefore, a multi-layer PCB with a blind hole 2061, a buried hole 2071, and a through hole 2081 are formed. The microhole being a buried hole, a blind hole, or a through hole of the multi-layer PCB is determined through drilling.
  • The method for fabricating a double-sided or multi-layer PCB by ink-jet printing of the present invention does not require the conventional steps of exposing and developing a photoresist, etching, or plating, or expensive equipment and devices needed for conventional processes. Therefore, the device cost and manufacturing time period of the PCB manufacturing process can be significantly reduced. In addition, the drilling step of the present invention can be used to determine, as desired, whether the microhole becomes a buried hole, a blind hole, or a through hole of the multi-layer PCB. The consumption of expensive catalysts, the masking process, and the generation of photoresist etching waste, etc. can be reduced through the present invention, such that it satisfies environmental protection requirements, besides being cost effective.
  • The foregoing disclosure of the preferred embodiments of the present invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise forms disclosed. Many variations and modifications of the embodiments described herein will be apparent to one of ordinary skill in the art in light of the above disclosure. The scope of the invention is to be defined only by the claims appended hereto, and by their equivalents.
  • Further, in describing representative embodiments of the present invention, the specification may have presented the method and/or process of the present invention as a particular sequence of steps. However, to the extent that the method or process does not rely on the particular order of steps set forth herein, the method or process should not be limited to the particular sequence of steps described. As one of ordinary skill in the art would appreciate, other sequences of steps may be possible. Therefore, the particular order of the steps set forth in the specification should not be construed as limitations on the claims. In addition, the claims directed to the method and/or process of the present invention should not be limited to the performance of their steps in the order written, and one skilled in the art can readily appreciate that the sequences may be varied and still remain within the spirit and scope of the present invention.

Claims (11)

1. A method for fabricating a printed circuit board (PCB), comprising:
providing a substrate;
forming a first self-assembly membrane (SAM) on at least one side of the substrate;
forming a non-adhesive membrane on the first SAM;
forming at least one microhole in the substrate;
forming a second SAM on a surface of the microhole;
providing catalyst particles on the at least one side of the substrate and on the surface of the microhole; and
forming a catalyst circuit pattern on the substrate.
2. The method of claim 1, further comprising immersing the substrate into an electrolyte to form a metal circuit on the substrate and a metal membrane in the microhole.
3. The method of claim 1, further comprising immersing the substrate in an accelerator solution.
4. The method of claim 1, wherein the step of forming the self-assembly membrane (SAM) comprises:
immersing the substrate into a first polyelectrolyte solution;
immersing the substrate into a second polyelectrolyte solution having an opposite charge from the first polyelectrolyte solution; and
immersing the substrate into a third polyelectrolyte solution having a same charge as the first polyelectrolyte solution.
5. The method of claim 1, wherein the step of forming the microhole comprises drilling the substrate to form the microhole.
6. A method for fabricating a multi-layer printed circuit board (PCB), comprising:
providing a substrate;
forming a self-assembly membrane (SAM) at each side of the substrate;
forming a non-adhesive membrane on the SAM;
forming at least one microhole in the substrate;
forming the SAM on a surface of the microhole;
applying catalyst particles on at least one side of the substrate and on the surface of the microhole;
forming a catalyst circuit pattern on the substrate through catalyst micro-dispensing and accelerator solution immersing; and
immersing the substrate into an electrolyte to form a metal circuit on the substrate and a metal membrane in the microhole.
7. The method of claim 6, further comprising:
adhering an insulating layer on at least one side of the double-sided PCB; and
repeating the step of forming the double-sided PCB once to form a multi-layer PCB.
8. The method for fabricating a multi-layer PCB as claimed in claim 6, wherein the step of forming a microhole comprises drilling the substrate to form the microhole.
9. The method for fabricating a multi-layer PCB as claimed in claim 8, wherein the drilling step forms a buried hole, a blind hole, or a through hole of the multi-layer PCB.
10. The method for fabricating a multi-layer PCB as claimed in claim 6, wherein the step of forming the self-assembly membrane (SAM) comprises a conducting surface treatment process that includes
immersing the substrate in a first polyelectrolyte solution;
immersing the substrate in a second polyelectrolyte solution having an opposite charge from the first polyelectrolyte solution; and
immersing the substrate in a third polyelectrolyte solution having the same charge as the first polyelectrolyte solution.
11. The method for fabricating a multi-layer PCB as claimed in claim 6, wherein the catalyst comprises a palladium salt catalyst or a platinum salt catalyst.
US12/902,518 2005-12-30 2010-10-12 Multi-layered printed circuit board and method for fabricating the same Abandoned US20110023297A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/902,518 US20110023297A1 (en) 2005-12-30 2010-10-12 Multi-layered printed circuit board and method for fabricating the same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
TW094147547 2005-12-30
TW94147547 2005-12-30
US11/554,882 US7834274B2 (en) 2005-12-30 2006-10-31 Multi-layer printed circuit board and method for fabricating the same
US12/902,518 US20110023297A1 (en) 2005-12-30 2010-10-12 Multi-layered printed circuit board and method for fabricating the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/554,882 Division US7834274B2 (en) 2005-12-30 2006-10-31 Multi-layer printed circuit board and method for fabricating the same

Publications (1)

Publication Number Publication Date
US20110023297A1 true US20110023297A1 (en) 2011-02-03

Family

ID=38170087

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/554,882 Active 2029-05-13 US7834274B2 (en) 2005-12-30 2006-10-31 Multi-layer printed circuit board and method for fabricating the same
US12/902,518 Abandoned US20110023297A1 (en) 2005-12-30 2010-10-12 Multi-layered printed circuit board and method for fabricating the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/554,882 Active 2029-05-13 US7834274B2 (en) 2005-12-30 2006-10-31 Multi-layer printed circuit board and method for fabricating the same

Country Status (5)

Country Link
US (2) US7834274B2 (en)
JP (1) JP4195056B2 (en)
KR (1) KR100885701B1 (en)
DE (1) DE102006059159A1 (en)
TW (1) TWI328416B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2021184231A1 (en) * 2020-03-18 2021-09-23 柏承科技(昆山)股份有限公司 Low-cost and high-process-capability printed circuit board manufacturing method

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100841170B1 (en) * 2007-04-26 2008-06-24 삼성전자주식회사 Method of preparing low resistance metal line, patterned metal line structure, and display devices using the same
US8017022B2 (en) * 2007-12-28 2011-09-13 Intel Corporation Selective electroless plating for electronic substrates
EP2475234A3 (en) * 2009-04-24 2012-09-19 Sumitomo Electric Industries, Ltd. Substrate for printed wiring board, printed wiring board, and methods for producing same
KR101474571B1 (en) * 2009-05-13 2014-12-19 에스케이이노베이션 주식회사 Catalyst Comprising Polymer Electrolyte Multilayer and Method for Preparation of the Same
EP2505047A2 (en) * 2009-11-24 2012-10-03 Uni-Pixel Displays, Inc. Formation of electrically conductive pattern by surface energy modification
US8587950B2 (en) * 2011-05-31 2013-11-19 Server Technology, Inc. Method and apparatus for multiple input power distribution to adjacent outputs
US9204561B2 (en) * 2012-04-17 2015-12-01 Advanced Flexible Circuits Co., Ltd. Method of manufacturing a structure of via hole of electrical circuit board
TWI498055B (en) * 2012-04-17 2015-08-21 Adv Flexible Circuits Co Ltd The conductive through hole structure of the circuit board
USD771602S1 (en) * 2014-01-22 2016-11-15 Agc Automotive Americas R&D, Inc. Antenna
US10076032B2 (en) 2014-03-20 2018-09-11 Sumitomo Electric Industries, Ltd. Substrate for printed circuit board, printed circuit board, and method for producing substrate for printed circuit board
JP6585032B2 (en) 2014-03-27 2019-10-02 住友電気工業株式会社 Printed wiring board substrate, printed wiring board, and printed wiring board manufacturing method
KR102281459B1 (en) * 2014-11-05 2021-07-27 삼성전기주식회사 Printed circuit board and manufacturing method thereof
JPWO2016117575A1 (en) 2015-01-22 2017-10-26 住友電気工業株式会社 Printed wiring board substrate, printed wiring board, and printed wiring board manufacturing method
EP3412121A4 (en) * 2016-02-01 2020-01-22 Elcoflex OY Method for the manufacture of an extremely thin flexible multilayer printed circuit board and a flexible multilayer printed circuit board
WO2018136036A1 (en) 2017-01-17 2018-07-26 Hewlett-Packard Development Company, L.P. Multi-layered printed circuit board
JP7223868B2 (en) 2019-02-14 2023-02-16 オルボテック リミテッド Method and apparatus for preparing PCB products with high density conductors
WO2024016346A1 (en) * 2022-07-22 2024-01-25 深圳市创芯微电子有限公司 Airflow sensor circuit board machining process, product, airflow sensor, and electronic product

Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4242369A (en) * 1977-06-07 1980-12-30 Whittaker Corporation Plating of substrates by jet printing
US4668533A (en) * 1985-05-10 1987-05-26 E. I. Du Pont De Nemours And Company Ink jet printing of printed circuit boards
US5367764A (en) * 1991-12-31 1994-11-29 Tessera, Inc. Method of making a multi-layer circuit assembly
US5502893A (en) * 1992-10-09 1996-04-02 International Business Machines Corporation Method of making a printing wiring board
US6195883B1 (en) * 1998-03-25 2001-03-06 International Business Machines Corporation Full additive process with filled plated through holes
US6370768B1 (en) * 1997-07-28 2002-04-16 Hitachi, Ltd. Circuit board, a method for manufacturing same, and a method of electroless plating
US20020083586A1 (en) * 1998-04-10 2002-07-04 Takahiro Iijima Process for producing multilayer circuit board
US20030022403A1 (en) * 2001-07-24 2003-01-30 Seiko Epson Corporation Transfer method, method of manufacturing thin film devices, method of manufacturing integrated circuits, circuit board and manufacturing method thereof, electro-optical apparatus and manufacturing method thereof, IC card, and elecronic appliance
WO2004054336A1 (en) * 2002-12-09 2004-06-24 Noda Screen Co., Ltd. Method for manufacturing printed wiring board
US6779262B1 (en) * 1999-03-23 2004-08-24 Circuit Foil Luxembourg Trading Sarl Method for manufacturing a multilayer printed circuit board
WO2004088795A1 (en) * 2003-03-31 2004-10-14 Sumitomo Electric Industries, Ltd. Anisotropic electrically conductive film and method of producing the same
US20050120550A1 (en) * 2003-12-05 2005-06-09 Kevin Cheng Method for forming metal wires by microdispensing pattern
US20050162835A1 (en) * 2002-04-24 2005-07-28 Ube Industires, Ltd Production of via hole in flexible circuit printable board
US20050218480A1 (en) * 2004-03-31 2005-10-06 Ryosuke Usui Device mounting board and semiconductor apparatus using device mounting board
US20060145343A1 (en) * 2004-12-30 2006-07-06 Samsung Electro-Mechanics Co., Ltd. BGA package having half-etched bonding pad and cut plating line and method of fabricating same

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100405974B1 (en) 2001-06-15 2003-11-14 엘지전자 주식회사 Method for developing carbon nanotube horizontally
JP4038641B2 (en) 2000-12-04 2008-01-30 セイコーエプソン株式会社 Method for manufacturing ferroelectric memory device
US20020120550A1 (en) * 2001-02-26 2002-08-29 Yang Chen-Shi Computer online trading method for integrating sale and purchase processes and a system for the same
JP3934025B2 (en) 2002-10-16 2007-06-20 大日本印刷株式会社 Multilayer wiring board
KR100445314B1 (en) 2002-11-14 2004-08-18 삼성전자주식회사 Method for forming a pattern of High conductive metal by organometallic compounds
JP2004342741A (en) 2003-05-14 2004-12-02 Seiko Epson Corp Method of forming film, method of forming interconnect line, method of manufacturing electro-optical device, electro-optical device, and electronic apparatus
JP2005057140A (en) 2003-08-06 2005-03-03 Seiko Epson Corp Multilayer wiring board and its manufacturing method

Patent Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4242369A (en) * 1977-06-07 1980-12-30 Whittaker Corporation Plating of substrates by jet printing
US4668533A (en) * 1985-05-10 1987-05-26 E. I. Du Pont De Nemours And Company Ink jet printing of printed circuit boards
US5367764A (en) * 1991-12-31 1994-11-29 Tessera, Inc. Method of making a multi-layer circuit assembly
US5502893A (en) * 1992-10-09 1996-04-02 International Business Machines Corporation Method of making a printing wiring board
US6370768B1 (en) * 1997-07-28 2002-04-16 Hitachi, Ltd. Circuit board, a method for manufacturing same, and a method of electroless plating
US6195883B1 (en) * 1998-03-25 2001-03-06 International Business Machines Corporation Full additive process with filled plated through holes
US20020083586A1 (en) * 1998-04-10 2002-07-04 Takahiro Iijima Process for producing multilayer circuit board
US6779262B1 (en) * 1999-03-23 2004-08-24 Circuit Foil Luxembourg Trading Sarl Method for manufacturing a multilayer printed circuit board
US20030022403A1 (en) * 2001-07-24 2003-01-30 Seiko Epson Corporation Transfer method, method of manufacturing thin film devices, method of manufacturing integrated circuits, circuit board and manufacturing method thereof, electro-optical apparatus and manufacturing method thereof, IC card, and elecronic appliance
US20050162835A1 (en) * 2002-04-24 2005-07-28 Ube Industires, Ltd Production of via hole in flexible circuit printable board
WO2004054336A1 (en) * 2002-12-09 2004-06-24 Noda Screen Co., Ltd. Method for manufacturing printed wiring board
US20060115582A1 (en) * 2002-12-09 2006-06-01 Keiichi Murakami Method for manufacturing printed wiring board
WO2004088795A1 (en) * 2003-03-31 2004-10-14 Sumitomo Electric Industries, Ltd. Anisotropic electrically conductive film and method of producing the same
US20060251871A1 (en) * 2003-03-31 2006-11-09 Yasuhito Masuda Anisotropic electrically conductive film and method of producing the same
US20050120550A1 (en) * 2003-12-05 2005-06-09 Kevin Cheng Method for forming metal wires by microdispensing pattern
US20050218480A1 (en) * 2004-03-31 2005-10-06 Ryosuke Usui Device mounting board and semiconductor apparatus using device mounting board
US20060145343A1 (en) * 2004-12-30 2006-07-06 Samsung Electro-Mechanics Co., Ltd. BGA package having half-etched bonding pad and cut plating line and method of fabricating same

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2021184231A1 (en) * 2020-03-18 2021-09-23 柏承科技(昆山)股份有限公司 Low-cost and high-process-capability printed circuit board manufacturing method

Also Published As

Publication number Publication date
US7834274B2 (en) 2010-11-16
TW200740337A (en) 2007-10-16
KR20070072361A (en) 2007-07-04
DE102006059159A1 (en) 2007-07-12
TWI328416B (en) 2010-08-01
US20070153488A1 (en) 2007-07-05
KR100885701B1 (en) 2009-02-26
JP4195056B2 (en) 2008-12-10
JP2007184592A (en) 2007-07-19

Similar Documents

Publication Publication Date Title
US7834274B2 (en) Multi-layer printed circuit board and method for fabricating the same
US4666735A (en) Process for producing product having patterned metal layer
EP1995053B1 (en) Porous film and layered product including porous film
US20080052904A1 (en) Method Of Manufacturing An Electronic Circuit Assembly
KR100834515B1 (en) Method for forming photoresist-laminated substrate, method for plating insulating substrate, method for surface treating metal layer of circuit board, and method for manufacturing multi layer ceramic condenser using metal nanoparticles aerosol
US20060121199A1 (en) Method of forming a metal thin film in a micro hole by ink-jet printing
US20050238812A1 (en) Method for electroless metalisation of polymer substrate
CN100424226C (en) Method for electroless metalisation of polymer substrate
US6767445B2 (en) Method for the manufacture of printed circuit boards with integral plated resistors
CN100574573C (en) Multilayer board and manufacture method thereof
JP2007242689A (en) Metallic pattern forming method to polyimide surface and manufacturing method of polyimide wiring board having through-hole
KR101820403B1 (en) Transparent display panel and method of manufacturing the same
CN100428871C (en) Method for forming plain conductor pattern by means of ink-jet
EP0848585A1 (en) Process for the manufacture of printed circuit boards with plated resistors
JPH07122850A (en) Manufacture of low dielectric constant printed-circuit board
Yang et al. Method for forming Cu metal wires by microdispensing pattern, Part I: self assembly treatment & the ink-jet process
ITTO20060925A1 (en) MULTILAYER PRINTED CIRCUIT BOARD WITH RELATED PROCESS
JP2006219715A (en) Method for plating metal on heat-resistant and insulative resin
CN100508694C (en) Method for forming finely porous metal thin film through jet ink technique
JP2004273498A (en) Printed wiring board and its manufacturing method
KR20230098582A (en) Laminate for semi-additive method and printed wiring board using the same
JPH08288619A (en) Formation of parts for three-dimensional circuit and parts for three-dimensional circuit
KR20070017558A (en) Multilayer wiring board and method for manufacturing the same

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION