US20100213617A1 - Semiconductor device and method for manufacturing the same - Google Patents

Semiconductor device and method for manufacturing the same Download PDF

Info

Publication number
US20100213617A1
US20100213617A1 US12/763,760 US76376010A US2010213617A1 US 20100213617 A1 US20100213617 A1 US 20100213617A1 US 76376010 A US76376010 A US 76376010A US 2010213617 A1 US2010213617 A1 US 2010213617A1
Authority
US
United States
Prior art keywords
insulating film
pattern
bottom electrode
sacrificial insulating
semiconductor device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/763,760
Inventor
Jong Kuk KIM
Seung Bum Kim
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US12/763,760 priority Critical patent/US20100213617A1/en
Publication of US20100213617A1 publication Critical patent/US20100213617A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • H01L28/82Electrodes with an enlarged surface, e.g. formed by texturisation
    • H01L28/90Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions
    • H01L28/91Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions made by depositing layers, e.g. by depositing alternating conductive and insulating layers
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/03Making the capacitor or connections thereto
    • H10B12/033Making the capacitor or connections thereto the capacitor extending over the transistor

Definitions

  • Embodiments consistent with the present invention generally relate to a semiconductor device and a method for manufacturing the same, and more specifically, to a semiconductor device having a capacitor and a method for manufacturing the same.
  • a capacitor has a structure, which includes a dielectric film formed between a bottom electrode (or a storage node) and a top electrode (or a plate electrode). Capacitance of the capacitor is proportional to an electrode surface area and a dielectric constant of the dielectric film, and is inversely proportional to an interval of the top and bottom electrodes, that is, a thickness of the dielectric film.
  • the capacitor In order for the capacitor to have a high capacitance, various methods can be employed to fabricate the capacitor. For example, one can use a dielectric film having a large dielectric constant, reduce the thickness of the dielectric film, increase the electrode surface area, or reduce the distance between the top and bottom electrodes.
  • the cylinder type capacitor using both an external surface and an internal surface as a node surface has been widely used, rather than using only the internal surface as a node surface.
  • the cylinder type capacitor is formed by a dip-out process.
  • the capacitance of a capacitor may be increased by increasing the height of the capacitor, a capacitor leaning phenomenon may occur as a result of the height increase.
  • the method includes forming a first sacrificial insulating film over a semiconductor substrate, forming a supporting layer over the first sacrificial insulating film, forming a second sacrificial insulating film over the supporting layer, etching the second sacrificial insulating film, the supporting layer, and the first sacrificial insulating film to form a bottom electrode region, the bottom electrode region exposing a contact plug formed over the semiconductor substrate, forming a bottom electrode conductive layer over the resulting structure after the bottom electrode region is formed, planarizing the bottom electrode conductive layer to expose the second sacrificial insulating film, forming a third sacrificial insulating film over the resulting structure after planarizing the bottom electrode conductive layer, etching the third sacrificial insulating film, the second sacrificial insulating film, and the supporting layer to form a third sacrificial insulating pattern, a second sacrificial insulating pattern, a second
  • the semiconductor device includes cylinder type bottom electrodes connected to a contact plug formed over a semiconductor substrate, and a supporting pattern formed between the cylinder type bottom electrodes, wherein a portion of sidewalls of the bottom electrodes is higher than the supporting pattern and the other portion of the sidewalls of the bottom electrode is lower than the supporting pattern.
  • FIGS. 1 a through 1 f are cross-sectional diagrams illustrating a method for manufacturing a semiconductor device consistent with the present invention.
  • FIGS. 2 a through 2 c are plane diagrams illustrating an exposure mask consistent with the present invention.
  • FIGS. 1 a through 1 f are cross-sectional diagrams illustrating a method for manufacturing a semiconductor device consistent with the present invention.
  • a first interlayer insulating film 110 is formed over a semiconductor substrate 100 .
  • a photoresist film may be formed over first interlayer insulating film 110 .
  • An exposure and developing process may be performed on the photoresist film using an exposure mask to form a photoresist pattern (not shown).
  • First interlayer insulating film 110 may be etched using the photoresist pattern as a mask to form a bottom electrode contact hole 115 that exposes portions of semiconductor substrate 100 .
  • bottom electrode contact plug 120 may be formed in bottom electrode contact hole 115 .
  • bottom electrode contact plug 120 may be formed by filling a contact material in bottom electrode contact hole 115 and planarizing the contact material to obtain bottom electrode contact plug 120 .
  • a second interlayer insulating film 130 , an etching barrier film 140 , a first sacrificial insulating film 150 , a supporting layer 160 , and a second sacrificial insulating film 170 may be sequentially formed over the resulting structure after bottom electrode contact plug 120 is formed.
  • First sacrificial insulating film 150 may comprise TEOS, USG, BPSG, PSG, SOD, HDP, SROX, SOG, or combinations thereof.
  • Supporting layer 160 may comprise a nitride film having a thickness ranging from about 300 ⁇ to about 2000 ⁇ .
  • Second sacrificial insulating film 170 may be formed to have a thickness ranging from about 500 ⁇ to about 5000 ⁇ .
  • a photoresist film (not shown) may be formed over second sacrificial insulating film 170 .
  • An exposure and developing process may be performed on the photoresist film using a bottom electrode mask to form a photoresist pattern (not shown).
  • second sacrificial insulating film 170 , supporting layer 160 , first sacrificial insulating film 150 , etching barrier film 140 , and second interlayer insulating film 130 may be etched using the photoresist pattern (not shown) to form a bottom electrode region 180 that exposes bottom electrode contact plug 120 .
  • First sacrificial insulating film 150 and second sacrificial insulating film 170 may be etched using SF 6 and Cl 2 as a main gas, and one of Ar, N 2 , O 2 , fluorocarbon, and combinations thereof, as an additional gas.
  • a bottom electrode conductive layer 190 may be formed over the resulting structure after bottom electrode region 180 is formed.
  • Bottom electrode conductive layer 190 may comprise one of Ti, TiN, and a combination thereof, and may have a thickness ranging from about 200 ⁇ to about 2000 ⁇ .
  • a filling insulating film (not shown) for covering bottom electrode region 180 may be formed over the resulting structure after bottom electrode conductive layer 190 is formed.
  • the filling insulating film and bottom electrode conductive layer 190 are planarized until second sacrificial insulating film 170 is exposed, and a bottom electrode 200 is thus formed.
  • bottom electrode 200 may be a cylindrical shell with a closed lower end and an open upper end. The closed lower end electrically contacts bottom electrode contact plug 120 .
  • the filling insulating film may comprise a photoresist film and an oxide film.
  • bottom electrode conductive layer 190 of FIG. 1 b may be further etched from an upper surface of second sacrificial insulating film 170 by about 100 ⁇ to about 2000 ⁇ . The filling insulating film remaining in bottom electrode region 180 is then removed.
  • a third sacrificial insulating film 210 is formed over the resulting structure after the planarization step that exposes second sacrificial insulating film 170 .
  • Third sacrificial insulating film 210 may be formed with a low step coverage.
  • third sacrificial insulating film 210 may be formed on second sacrificial insulating film 170 and fill only an upper portion of bottom electrode region 180 .
  • third sacrificial insulating film 210 may be formed with a high step coverage.
  • third sacrificial insulating film 210 may be formed on second sacrificial insulating film 170 and fill the entire space of bottom electrode region 180 .
  • Third sacrificial insulating film 210 may comprise a Tetraethylorthosilicate (TEOS) film, which may be formed by a plasma enhanced chemical vapor deposition (PECVD) process in a vacuum chamber at a temperature ranging from about 300° C. to about 500° C.
  • the TEOS film which may be used to form third sacrificial insulating film 210 , may be formed by making liquid TEOS into bubbles with a He gas and flowing the bubble-type TEOS at a gaseous state into the vacuum chamber to plasmarize the gaseous TEOS with O 2 via a PECVD method.
  • third sacrificial insulating film 210 is planarized and a photoresist pattern 220 is formed over third sacrificial insulating film 210 .
  • Photoresist pattern 220 covers an interval between neighboring bottom electrodes and a portion of sidewalls of neighboring bottom electrodes 200 , so as to protect supporting layer 160 between bottom electrodes 200 . Then, third sacrificial insulating film 210 may be exposed and developed using photoresist pattern 220 as an additional exposure mask.
  • photoresist pattern 220 of FIG. 1 d may be formed in accordance with a pad type shading pattern 420 a of an exposure mask 400 a (see FIG. 2 a ). Photoresist pattern 220 overlaps with a portion of sidewalls of neighboring bottom electrodes 200 . In another embodiment, photoresist pattern 220 of FIG. 1 d may be formed in accordance with a closed curve type shading pattern 420 b of an exposure mask 400 b (see FIG. 2 b ). In another embodiment, photoresist pattern 220 of FIG. 1 d may be formed in accordance with a one-by-one overlapped type shading pattern 420 c or a rectangular shaped pattern 420 c of an exposure mask 400 c (see FIG. 2 c ).
  • third sacrificial insulating film 210 , second sacrificial insulating film 170 , and supporting layer 160 are etched using photoresist pattern 220 as an etching mask. As a result, portions of supporting layer 160 not being etched form a supporting pattern 230 . Photoresist pattern 220 is then removed.
  • portions of the sidewalls of bottom electrodes 200 overlapped with photoresist pattern 220 is higher than supporting pattern 230 . Portions of the sidewalls of bottom electrodes 200 not overlapped with photoresist pattern 220 is lower than supporting pattern 230 .
  • An etching selectivity difference between second sacrificial insulating film 170 and supporting layer 160 may reduce damages to bottom electrode 200 .
  • a dip-out process is performed to remove first sacrificial insulating film 150 .
  • the dip-out process is performed using an etching selectivity difference between first sacrificial insulating film 150 and other structures to remove second sacrificial insulating film 170 and third sacrificial insulating film 210 around supporting pattern 230 .
  • a dielectric film (not shown) may be formed on bottom electrode 200 .
  • a top electrode (not shown), which may be a plate electrode, may be formed on the dielectric film. Bottom electrode 200 and the top electrode thus form a capacitor.
  • FIGS. 2 a through 2 c are plane diagrams illustrating exposure masks consistent with the present invention.
  • an exposure mask 400 a includes a transparent substrate 410 a and a pad type shading pattern 420 a formed on transparent substrate 410 a .
  • pad type shading pattern 420 a may be of a square shape and may overlap and cover a portion of the sidewalls of neighboring bottom electrodes 200 .
  • an exposure mask 400 b includes a transparent substrate 410 b and a closed curve type shading pattern 420 b .
  • closed curve type shading pattern 420 b may be of a square ring shape and may overlap and cover a portion of the sidewalls of neighboring bottom electrodes 200 .
  • an exposure mask 400 c includes a transparent substrate 410 c and a one-by-one type shading pattern 420 c .
  • one-by-one type shading pattern 420 c may be of a rectangular shape and may overlap and cover a portion of the sidewalls between two neighboring bottom electrodes 200 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Semiconductor Memories (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Semiconductor Integrated Circuits (AREA)

Abstract

A semiconductor device and a method for manufacturing the same are provided. The semiconductor device includes cylinder type bottom electrodes connected to a contact plug formed over a semiconductor substrate, and a supporting pattern formed between the cylinder type bottom electrodes, wherein a portion of sidewalls of the bottom electrodes is higher than the supporting pattern and the other portion of the sidewalls of the bottom electrode is lower than the supporting pattern.

Description

  • This application is based upon and claims the benefit of priority to Korean Patent Application No. 10-2007-98455, filed on Sep. 28, 2007, the entire contents of which are incorporated herein by reference.
  • I. BACKGROUND
  • Embodiments consistent with the present invention generally relate to a semiconductor device and a method for manufacturing the same, and more specifically, to a semiconductor device having a capacitor and a method for manufacturing the same.
  • Due to the increased demand in the capacity of semiconductor memory devices, which include capacitors, various technologies have been developed to increase the capacitance of the capacitor.
  • In general, a capacitor has a structure, which includes a dielectric film formed between a bottom electrode (or a storage node) and a top electrode (or a plate electrode). Capacitance of the capacitor is proportional to an electrode surface area and a dielectric constant of the dielectric film, and is inversely proportional to an interval of the top and bottom electrodes, that is, a thickness of the dielectric film.
  • In order for the capacitor to have a high capacitance, various methods can be employed to fabricate the capacitor. For example, one can use a dielectric film having a large dielectric constant, reduce the thickness of the dielectric film, increase the electrode surface area, or reduce the distance between the top and bottom electrodes.
  • However, as the device size becomes smaller due to increased integration of the semiconductor memory device, it is difficult to fabricate a capacitor with a small size, yet securing sufficient capacitance.
  • To secure a sufficient capacitance, researchers have focused their attention to the structure of the bottom electrode. As a result, a concave type (or cylinder type) capacitor having a three-dimensional structure has been developed.
  • Recently, the cylinder type capacitor using both an external surface and an internal surface as a node surface has been widely used, rather than using only the internal surface as a node surface. Generally, the cylinder type capacitor is formed by a dip-out process.
  • Although the capacitance of a capacitor may be increased by increasing the height of the capacitor, a capacitor leaning phenomenon may occur as a result of the height increase.
  • II. SUMMARY
  • Disclosed are a semiconductor device and a method for manufacturing the same.
  • According to one embodiment consistent with the present invention, the method includes forming a first sacrificial insulating film over a semiconductor substrate, forming a supporting layer over the first sacrificial insulating film, forming a second sacrificial insulating film over the supporting layer, etching the second sacrificial insulating film, the supporting layer, and the first sacrificial insulating film to form a bottom electrode region, the bottom electrode region exposing a contact plug formed over the semiconductor substrate, forming a bottom electrode conductive layer over the resulting structure after the bottom electrode region is formed, planarizing the bottom electrode conductive layer to expose the second sacrificial insulating film, forming a third sacrificial insulating film over the resulting structure after planarizing the bottom electrode conductive layer, etching the third sacrificial insulating film, the second sacrificial insulating film, and the supporting layer to form a third sacrificial insulating pattern, a second sacrificial pattern, and a supporting pattern between the bottom electrode and a neighboring bottom electrode, and removing the first, the second, and the third sacrificial insulating patterns to form a bottom electrode.
  • According to one embodiment consistent with the present invention, the semiconductor device includes cylinder type bottom electrodes connected to a contact plug formed over a semiconductor substrate, and a supporting pattern formed between the cylinder type bottom electrodes, wherein a portion of sidewalls of the bottom electrodes is higher than the supporting pattern and the other portion of the sidewalls of the bottom electrode is lower than the supporting pattern.
  • III. BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1 a through 1 f are cross-sectional diagrams illustrating a method for manufacturing a semiconductor device consistent with the present invention.
  • FIGS. 2 a through 2 c are plane diagrams illustrating an exposure mask consistent with the present invention.
  • IV. DETAILED DESCRIPTION
  • FIGS. 1 a through 1 f are cross-sectional diagrams illustrating a method for manufacturing a semiconductor device consistent with the present invention.
  • Referring to FIG. 1 a, a first interlayer insulating film 110 is formed over a semiconductor substrate 100. A photoresist film may be formed over first interlayer insulating film 110. An exposure and developing process may be performed on the photoresist film using an exposure mask to form a photoresist pattern (not shown). First interlayer insulating film 110 may be etched using the photoresist pattern as a mask to form a bottom electrode contact hole 115 that exposes portions of semiconductor substrate 100.
  • The photoresist pattern may be removed and a bottom electrode contact plug 120 may be formed in bottom electrode contact hole 115. In one embodiment, bottom electrode contact plug 120 may be formed by filling a contact material in bottom electrode contact hole 115 and planarizing the contact material to obtain bottom electrode contact plug 120.
  • A second interlayer insulating film 130, an etching barrier film 140, a first sacrificial insulating film 150, a supporting layer 160, and a second sacrificial insulating film 170 may be sequentially formed over the resulting structure after bottom electrode contact plug 120 is formed. First sacrificial insulating film 150 may comprise TEOS, USG, BPSG, PSG, SOD, HDP, SROX, SOG, or combinations thereof. Supporting layer 160 may comprise a nitride film having a thickness ranging from about 300 Å to about 2000 Å. Second sacrificial insulating film 170 may be formed to have a thickness ranging from about 500 Å to about 5000 Å.
  • A photoresist film (not shown) may be formed over second sacrificial insulating film 170. An exposure and developing process may be performed on the photoresist film using a bottom electrode mask to form a photoresist pattern (not shown).
  • Referring to FIG. 1 b, second sacrificial insulating film 170, supporting layer 160, first sacrificial insulating film 150, etching barrier film 140, and second interlayer insulating film 130 may be etched using the photoresist pattern (not shown) to form a bottom electrode region 180 that exposes bottom electrode contact plug 120.
  • First sacrificial insulating film 150 and second sacrificial insulating film 170 may be etched using SF6 and Cl2 as a main gas, and one of Ar, N2, O2, fluorocarbon, and combinations thereof, as an additional gas.
  • A bottom electrode conductive layer 190 may be formed over the resulting structure after bottom electrode region 180 is formed. Bottom electrode conductive layer 190 may comprise one of Ti, TiN, and a combination thereof, and may have a thickness ranging from about 200 Å to about 2000 Å.
  • Referring to FIG. 1 c, a filling insulating film (not shown) for covering bottom electrode region 180 may be formed over the resulting structure after bottom electrode conductive layer 190 is formed. The filling insulating film and bottom electrode conductive layer 190 are planarized until second sacrificial insulating film 170 is exposed, and a bottom electrode 200 is thus formed. In one embodiment, bottom electrode 200 may be a cylindrical shell with a closed lower end and an open upper end. The closed lower end electrically contacts bottom electrode contact plug 120. The filling insulating film may comprise a photoresist film and an oxide film. In the planarizing step, bottom electrode conductive layer 190 of FIG. 1 b may be further etched from an upper surface of second sacrificial insulating film 170 by about 100 Å to about 2000 Å. The filling insulating film remaining in bottom electrode region 180 is then removed.
  • Referring to FIG. 1 d (i), a third sacrificial insulating film 210 is formed over the resulting structure after the planarization step that exposes second sacrificial insulating film 170. Third sacrificial insulating film 210 may be formed with a low step coverage.
  • That is, third sacrificial insulating film 210 may be formed on second sacrificial insulating film 170 and fill only an upper portion of bottom electrode region 180.
  • Alternatively, as shown in FIG. 1 d (ii), third sacrificial insulating film 210 may be formed with a high step coverage.
  • That is, third sacrificial insulating film 210 may be formed on second sacrificial insulating film 170 and fill the entire space of bottom electrode region 180.
  • Third sacrificial insulating film 210 may comprise a Tetraethylorthosilicate (TEOS) film, which may be formed by a plasma enhanced chemical vapor deposition (PECVD) process in a vacuum chamber at a temperature ranging from about 300° C. to about 500° C. The TEOS film, which may be used to form third sacrificial insulating film 210, may be formed by making liquid TEOS into bubbles with a He gas and flowing the bubble-type TEOS at a gaseous state into the vacuum chamber to plasmarize the gaseous TEOS with O2 via a PECVD method.
  • Referring again to FIG. 1 d, third sacrificial insulating film 210 is planarized and a photoresist pattern 220 is formed over third sacrificial insulating film 210.
  • Photoresist pattern 220 covers an interval between neighboring bottom electrodes and a portion of sidewalls of neighboring bottom electrodes 200, so as to protect supporting layer 160 between bottom electrodes 200. Then, third sacrificial insulating film 210 may be exposed and developed using photoresist pattern 220 as an additional exposure mask.
  • In one embodiment, photoresist pattern 220 of FIG. 1 d may be formed in accordance with a pad type shading pattern 420 a of an exposure mask 400 a (see FIG. 2 a). Photoresist pattern 220 overlaps with a portion of sidewalls of neighboring bottom electrodes 200. In another embodiment, photoresist pattern 220 of FIG. 1 d may be formed in accordance with a closed curve type shading pattern 420 b of an exposure mask 400 b (see FIG. 2 b). In another embodiment, photoresist pattern 220 of FIG. 1 d may be formed in accordance with a one-by-one overlapped type shading pattern 420 c or a rectangular shaped pattern 420 c of an exposure mask 400 c (see FIG. 2 c).
  • Referring to FIG. 1 e, third sacrificial insulating film 210, second sacrificial insulating film 170, and supporting layer 160 are etched using photoresist pattern 220 as an etching mask. As a result, portions of supporting layer 160 not being etched form a supporting pattern 230. Photoresist pattern 220 is then removed.
  • As shown in FIG. 1 e, portions of the sidewalls of bottom electrodes 200 overlapped with photoresist pattern 220 is higher than supporting pattern 230. Portions of the sidewalls of bottom electrodes 200 not overlapped with photoresist pattern 220 is lower than supporting pattern 230.
  • An etching selectivity difference between second sacrificial insulating film 170 and supporting layer 160 may reduce damages to bottom electrode 200.
  • Referring to FIG. 1 f, a dip-out process is performed to remove first sacrificial insulating film 150. The dip-out process is performed using an etching selectivity difference between first sacrificial insulating film 150 and other structures to remove second sacrificial insulating film 170 and third sacrificial insulating film 210 around supporting pattern 230.
  • A dielectric film (not shown) may be formed on bottom electrode 200. A top electrode (not shown), which may be a plate electrode, may be formed on the dielectric film. Bottom electrode 200 and the top electrode thus form a capacitor.
  • FIGS. 2 a through 2 c are plane diagrams illustrating exposure masks consistent with the present invention.
  • Referring to FIG. 2 a, an exposure mask 400 a includes a transparent substrate 410 a and a pad type shading pattern 420 a formed on transparent substrate 410 a. In one embodiment, pad type shading pattern 420 a may be of a square shape and may overlap and cover a portion of the sidewalls of neighboring bottom electrodes 200.
  • Referring to FIG. 2 b, an exposure mask 400 b includes a transparent substrate 410 b and a closed curve type shading pattern 420 b. In one embodiment, closed curve type shading pattern 420 b may be of a square ring shape and may overlap and cover a portion of the sidewalls of neighboring bottom electrodes 200.
  • Referring to FIG. 2 c, an exposure mask 400 c includes a transparent substrate 410 c and a one-by-one type shading pattern 420 c. In one embodiment, one-by-one type shading pattern 420 c may be of a rectangular shape and may overlap and cover a portion of the sidewalls between two neighboring bottom electrodes 200. Although a number of illustrative embodiments consistent with the present invention has been described, it should be understood that numerous other modifications and embodiments can be devised by those skilled in the art that will fall within the spirit and scope of the principles of this disclosure. More particularly, a number of variations and modifications are possible in the component parts and/or arrangements of the subject combinations arrangement within the scope of the appended claims. In addition to variations and modifications in the component parts and/or arrangements, alternative uses will also be apparent to those skilled in the art.

Claims (3)

1-14. (canceled)
15. A semiconductor device comprising:
cylinder type bottom electrodes connected to a contact plug formed over a semiconductor substrate; and
a supporting pattern formed between the cylinder type bottom electrodes,
wherein a portion of sidewalls of the bottom electrodes is higher than the supporting pattern and the other portion of the sidewalls of the bottom electrode is lower than the supporting pattern.
16. The semiconductor device according to claim 15, wherein the supporting pattern is formed by using an exposure mask having a shading pattern as an etching mask, the shading pattern comprising one selected from a pad pattern, a closed curve pattern, a rectangular pattern, and combinations thereof.
US12/763,760 2007-09-28 2010-04-20 Semiconductor device and method for manufacturing the same Abandoned US20100213617A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/763,760 US20100213617A1 (en) 2007-09-28 2010-04-20 Semiconductor device and method for manufacturing the same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
KR1020070098455A KR100960467B1 (en) 2007-09-28 2007-09-28 Semiconductor Device and The Method for Manufacturing Semiconductor Device
KR10-2007-0098455 2007-09-28
US12/127,340 US7816222B2 (en) 2007-09-28 2008-05-27 Method for manufacturing semiconductor device having a capacitor
US12/763,760 US20100213617A1 (en) 2007-09-28 2010-04-20 Semiconductor device and method for manufacturing the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/127,340 Division US7816222B2 (en) 2007-09-28 2008-05-27 Method for manufacturing semiconductor device having a capacitor

Publications (1)

Publication Number Publication Date
US20100213617A1 true US20100213617A1 (en) 2010-08-26

Family

ID=40507232

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/127,340 Active 2028-09-10 US7816222B2 (en) 2007-09-28 2008-05-27 Method for manufacturing semiconductor device having a capacitor
US12/763,760 Abandoned US20100213617A1 (en) 2007-09-28 2010-04-20 Semiconductor device and method for manufacturing the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US12/127,340 Active 2028-09-10 US7816222B2 (en) 2007-09-28 2008-05-27 Method for manufacturing semiconductor device having a capacitor

Country Status (4)

Country Link
US (2) US7816222B2 (en)
KR (1) KR100960467B1 (en)
CN (1) CN101399225B (en)
TW (1) TWI389201B (en)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101699627B (en) * 2009-11-12 2012-06-27 中国人民解放军国防科学技术大学 Nonvolatile storage array and preparation method thereof
KR102406719B1 (en) * 2016-12-09 2022-06-07 삼성전자주식회사 Semiconductor device and method for fabricating the same
CN112563206B (en) * 2019-09-25 2022-06-07 长鑫存储技术有限公司 Method for manufacturing capacitor of memory

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030124796A1 (en) * 2001-12-29 2003-07-03 Jeon Jeong-Sic Methods of fabricating cylinder-type capacitors for semiconductor devices using a hard mask and a mold layer
US20050153518A1 (en) * 2004-01-09 2005-07-14 Samsung Electronics Co., Ltd. Method for forming capacitor using etching stopper film in semiconductor memory
US20070048976A1 (en) * 2005-08-31 2007-03-01 Prashant Raghu Methods of forming semiconductor constructions and capacitors
US20070045693A1 (en) * 2005-08-30 2007-03-01 Micron Technologies, Inc. Semiconductor constructions, and methods of forming capacitor devices

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100844983B1 (en) 2003-06-25 2008-07-09 주식회사 하이닉스반도체 Method of manufacturing capacitor for semiconductor device
KR100568733B1 (en) * 2004-02-10 2006-04-07 삼성전자주식회사 Capacitor having enhanced structural stability, Method of manufacturing the capacitor, Semiconductor device having the capacitor, and Method of manufacturing the semiconductor device
US7320911B2 (en) * 2004-12-06 2008-01-22 Micron Technology, Inc. Methods of forming pluralities of capacitors
KR100979383B1 (en) 2005-06-27 2010-08-31 엘지디스플레이 주식회사 Sputtering apparatus
KR100677773B1 (en) * 2005-06-28 2007-02-02 주식회사 하이닉스반도체 Method for forming a capacitor in semiconductor device
KR100811255B1 (en) * 2005-10-26 2008-03-07 주식회사 하이닉스반도체 Method for fabricating capacitor in semiconductor device
KR100701790B1 (en) 2006-12-15 2007-03-30 주식회사 진영알앤에스 Fire suppression and life structure elevator system of skyscraper

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030124796A1 (en) * 2001-12-29 2003-07-03 Jeon Jeong-Sic Methods of fabricating cylinder-type capacitors for semiconductor devices using a hard mask and a mold layer
US20050153518A1 (en) * 2004-01-09 2005-07-14 Samsung Electronics Co., Ltd. Method for forming capacitor using etching stopper film in semiconductor memory
US20070045693A1 (en) * 2005-08-30 2007-03-01 Micron Technologies, Inc. Semiconductor constructions, and methods of forming capacitor devices
US20070048976A1 (en) * 2005-08-31 2007-03-01 Prashant Raghu Methods of forming semiconductor constructions and capacitors

Also Published As

Publication number Publication date
TW200915422A (en) 2009-04-01
CN101399225A (en) 2009-04-01
US20090085159A1 (en) 2009-04-02
CN101399225B (en) 2012-02-22
TWI389201B (en) 2013-03-11
KR100960467B1 (en) 2010-05-28
US7816222B2 (en) 2010-10-19
KR20090032878A (en) 2009-04-01

Similar Documents

Publication Publication Date Title
US7126180B2 (en) Semiconductor device including a capacitor having improved structural stability and enhanced capacitance, and method of manufacturing the semiconductor device
KR100654353B1 (en) Semiconductor integrated circuit device having capacitor and fabrication method thereof
US7714435B2 (en) Semiconductor device and method for fabricating the same
US7247906B2 (en) Semiconductor devices having DRAM cells and methods of fabricating the same
KR20100105090A (en) Capacitor and method of forming the same
TW201530626A (en) Method for manufacturing lower electrode of capacitor and semiconductor device
US7816222B2 (en) Method for manufacturing semiconductor device having a capacitor
KR101810531B1 (en) Semiconductor device and method of manufacturing the same
US20120282750A1 (en) Semiconductor device having capacitors fixed to support patterns and method for manufacturing the same
KR101563490B1 (en) Semiconductor device and method of manufacturing the same
US6844229B2 (en) Method of manufacturing semiconductor device having storage electrode of capacitor
US7964501B2 (en) Semiconductor device and method of fabricating the same
KR20020083263A (en) Semiconductor device including storage node of capacitor and manufacturing method the same
KR20080000843A (en) Method for fabricating semiconductor device
KR100701422B1 (en) Semiconductor device capable of preventing chemical attack and method for fabrication thereof
KR100674894B1 (en) Method for storage node separation through second chemical mechanical polishing process
KR20050002984A (en) Method for manufacturing semiconductor memory device
KR100929293B1 (en) Capacitor manufacturing method of semiconductor device
CN114121955A (en) Semiconductor device and method for manufacturing the same
KR100604854B1 (en) Memory device having storage node of box-type under structure and method of fabricating the same
KR20090016839A (en) Method for fabricating capacitor
KR20060036560A (en) Capacitor and method of manufacturing the same
KR20060019359A (en) Method for fabrication of semiconductor device capable of preventing chemical attack
KR20020041205A (en) Method of fabricating a capacitor storage electrode in a semiconductor device
KR20080088962A (en) Method for forming storage node of semiconductor device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION