US20080029909A1 - Nanowire Semiconductor Device - Google Patents
Nanowire Semiconductor Device Download PDFInfo
- Publication number
- US20080029909A1 US20080029909A1 US11/629,657 US62965705A US2008029909A1 US 20080029909 A1 US20080029909 A1 US 20080029909A1 US 62965705 A US62965705 A US 62965705A US 2008029909 A1 US2008029909 A1 US 2008029909A1
- Authority
- US
- United States
- Prior art keywords
- nanowires
- trench
- gate
- substrate
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000002070 nanowire Substances 0.000 title claims abstract description 145
- 239000004065 semiconductor Substances 0.000 title claims abstract description 46
- 239000000758 substrate Substances 0.000 claims abstract description 61
- 239000000463 material Substances 0.000 claims abstract description 41
- 238000000034 method Methods 0.000 claims description 26
- PNEYBMLMFCGWSK-UHFFFAOYSA-N Alumina Chemical compound [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 claims description 24
- 238000000151 deposition Methods 0.000 claims description 19
- 239000003054 catalyst Substances 0.000 claims description 16
- 229910052751 metal Inorganic materials 0.000 claims description 16
- 239000002184 metal Substances 0.000 claims description 16
- 210000000746 body region Anatomy 0.000 claims description 15
- 239000002243 precursor Substances 0.000 claims description 13
- 239000010703 silicon Substances 0.000 claims description 12
- 229910052710 silicon Inorganic materials 0.000 claims description 11
- 239000012212 insulator Substances 0.000 claims description 10
- 238000004519 manufacturing process Methods 0.000 claims description 9
- 230000015556 catabolic process Effects 0.000 claims description 7
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 claims description 6
- 239000004020 conductor Substances 0.000 claims description 5
- 239000007787 solid Substances 0.000 claims description 4
- 230000005684 electric field Effects 0.000 claims description 3
- 239000007788 liquid Substances 0.000 claims description 3
- 239000003989 dielectric material Substances 0.000 claims description 2
- 238000007670 refining Methods 0.000 claims 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 10
- 239000004411 aluminium Substances 0.000 description 7
- 229910052782 aluminium Inorganic materials 0.000 description 7
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 7
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 description 5
- 229910002601 GaN Inorganic materials 0.000 description 4
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 4
- 238000013459 approach Methods 0.000 description 3
- 239000002019 doping agent Substances 0.000 description 3
- 239000002071 nanotube Substances 0.000 description 3
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- XEEYBQQBJWHFJM-UHFFFAOYSA-N Iron Chemical compound [Fe] XEEYBQQBJWHFJM-UHFFFAOYSA-N 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 238000006243 chemical reaction Methods 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 238000000608 laser ablation Methods 0.000 description 2
- 239000000203 mixture Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- 238000012545 processing Methods 0.000 description 2
- 238000012552 review Methods 0.000 description 2
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 229910000673 Indium arsenide Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 239000002041 carbon nanotube Substances 0.000 description 1
- 229910021393 carbon nanotube Inorganic materials 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000004070 electrodeposition Methods 0.000 description 1
- 238000001962 electrophoresis Methods 0.000 description 1
- 230000008020 evaporation Effects 0.000 description 1
- 238000001704 evaporation Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- RPQDHPTXJYYUPQ-UHFFFAOYSA-N indium arsenide Chemical compound [In]#[As] RPQDHPTXJYYUPQ-UHFFFAOYSA-N 0.000 description 1
- 229910052742 iron Inorganic materials 0.000 description 1
- 229910001338 liquidmetal Inorganic materials 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 239000000376 reactant Substances 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 238000003786 synthesis reaction Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/775—Field effect transistors with one dimensional charge carrier gas channel, e.g. quantum wire FET
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y10/00—Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0657—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
- H01L29/0665—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body the shape of the body defining a nanostructure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0657—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
- H01L29/0665—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body the shape of the body defining a nanostructure
- H01L29/0669—Nanowires or nanotubes
- H01L29/0673—Nanowires or nanotubes oriented parallel to a substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0657—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
- H01L29/0665—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body the shape of the body defining a nanostructure
- H01L29/0669—Nanowires or nanotubes
- H01L29/0676—Nanowires or nanotubes oriented perpendicular or at an angle to a substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66666—Vertical transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78642—Vertical transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/86—Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
- H01L29/861—Diodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/86—Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
- H01L29/861—Diodes
- H01L29/872—Schottky diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K10/00—Organic devices specially adapted for rectifying, amplifying, oscillating or switching; Organic capacitors or resistors having a potential-jump barrier or a surface barrier
- H10K10/40—Organic transistors
- H10K10/46—Field-effect transistors, e.g. organic thin-film transistors [OTFT]
- H10K10/462—Insulated gate field-effect transistors [IGFETs]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02439—Materials
- H01L21/02455—Group 13/15 materials
- H01L21/02458—Nitrides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02538—Group 13/15 materials
- H01L21/0254—Nitrides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02587—Structure
- H01L21/0259—Microstructure
- H01L21/02603—Nanowires
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/02636—Selective deposition, e.g. simultaneous growth of mono- and non-monocrystalline semiconductor materials
- H01L21/02639—Preparation of substrate for selective deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/02636—Selective deposition, e.g. simultaneous growth of mono- and non-monocrystalline semiconductor materials
- H01L21/02653—Vapour-liquid-solid growth
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/26—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, elements provided for in two or more of the groups H01L29/16, H01L29/18, H01L29/20, H01L29/22, H01L29/24, e.g. alloys
- H01L29/267—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, elements provided for in two or more of the groups H01L29/16, H01L29/18, H01L29/20, H01L29/22, H01L29/24, e.g. alloys in different semiconductor regions, e.g. heterojunctions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78681—Thin film transistors, i.e. transistors with a channel being at least partly a thin film having a semiconductor body comprising AIIIBV or AIIBVI or AIVBVI semiconductor materials, or Se or Te
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78696—Thin film transistors, i.e. transistors with a channel being at least partly a thin film characterised by the structure of the channel, e.g. multichannel, transverse or longitudinal shape, length or width, doping structure, or the overlap or alignment between the channel and the gate, the source or the drain, or the contacting structure of the channel
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K85/00—Organic materials used in the body or electrodes of devices covered by this subclass
- H10K85/20—Carbon compounds, e.g. carbon nanotubes or fullerenes
- H10K85/221—Carbon nanotubes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K85/00—Organic materials used in the body or electrodes of devices covered by this subclass
- H10K85/60—Organic compounds having low molecular weight
- H10K85/615—Polycyclic condensed aromatic hydrocarbons, e.g. anthracene
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S977/00—Nanotechnology
- Y10S977/70—Nanostructure
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S977/00—Nanotechnology
- Y10S977/70—Nanostructure
- Y10S977/701—Integrated with dissimilar structures on a common substrate
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S977/00—Nanotechnology
- Y10S977/70—Nanostructure
- Y10S977/701—Integrated with dissimilar structures on a common substrate
- Y10S977/707—Integrated with dissimilar structures on a common substrate having different types of nanoscale structures or devices on a common substrate
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S977/00—Nanotechnology
- Y10S977/70—Nanostructure
- Y10S977/701—Integrated with dissimilar structures on a common substrate
- Y10S977/72—On an electrically conducting, semi-conducting, or semi-insulating substrate
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S977/00—Nanotechnology
- Y10S977/70—Nanostructure
- Y10S977/701—Integrated with dissimilar structures on a common substrate
- Y10S977/72—On an electrically conducting, semi-conducting, or semi-insulating substrate
- Y10S977/721—On a silicon substrate
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S977/00—Nanotechnology
- Y10S977/70—Nanostructure
- Y10S977/701—Integrated with dissimilar structures on a common substrate
- Y10S977/72—On an electrically conducting, semi-conducting, or semi-insulating substrate
- Y10S977/722—On a metal substrate
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S977/00—Nanotechnology
- Y10S977/70—Nanostructure
- Y10S977/701—Integrated with dissimilar structures on a common substrate
- Y10S977/723—On an electrically insulating substrate
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S977/00—Nanotechnology
- Y10S977/70—Nanostructure
- Y10S977/734—Fullerenes, i.e. graphene-based structures, such as nanohorns, nanococoons, nanoscrolls or fullerene-like structures, e.g. WS2 or MoS2 chalcogenide nanotubes, planar C3N4, etc.
- Y10S977/742—Carbon nanotubes, CNTs
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S977/00—Nanotechnology
- Y10S977/70—Nanostructure
- Y10S977/762—Nanowire or quantum wire, i.e. axially elongated structure having two dimensions of 100 nm or less
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S977/00—Nanotechnology
- Y10S977/902—Specified use of nanostructure
- Y10S977/932—Specified use of nanostructure for electronic or optoelectronic application
- Y10S977/936—Specified use of nanostructure for electronic or optoelectronic application in a transistor or 3-terminal device
- Y10S977/938—Field effect transistors, FETS, with nanowire- or nanotube-channel region
Definitions
- the invention relates to a semiconductor device and method of manufacture, the semiconductor device including in particular at least one nanowire.
- Nanowires also known as whiskers, are very narrow wires. They may be formed in a variety of materials, including a variety of different semiconductors. An early review of methods of growing these wires and their use is provided by the applied physics review of Hiruma et al, “Growth and optical properties of nanometer-scale GaAs and InAs whiskers”, in J. Appl. Phys, volume 77, number 2 (1995), pages 447 to 461.
- VLS vapour-liquid-solid
- the low diameter clusters may be created by heating up metal atoms on a substrate either by raising the temperature or by laser ablation to create small metal or alloy clusters of catalyst.
- the metal atoms may be for example of gold.
- a semiconductor device comprising: a substrate defining opposed first and second major surfaces; at least one conductive nanowire extending substantially perpendicularly to the major surfaces defining a body region and a drift region along the length of the nanowire; a gate region of conductive material insulated from the nanowires and arranged adjacent to the body region of the nanowires and spaced from the drift region end of the nanowires to control conduction in the nanowires in the body region of the nanowires.
- the invention is of use in power applications and can result in a better tradeoff between breakdown voltage and on-state resistance than can be obtained through more conventional methods.
- a gated nanowire device By forming a gated nanowire device in this way a higher breakdown voltage can be achieved.
- the region of the nanowire not adjacent to the gate acts in effect as a drift region thereby increasing the breakdown voltage of the device.
- the maximum electric field strength that can be supported by bulk silicon is not particularly high, and gallium nitride (GaN) has for example a maximum electric field strength around one order of magnitude higher than for silicon.
- GaN gallium nitride
- the use of a nanowire in the arrangement of the invention allows high breakdown strengths to be achieved.
- the nanowire may be formed of a first material in the body region adjacent to the gate and a different second material in the drift region not adjacent to the gate. In this way each region of the device can be optimised independently.
- the first material is silicon and the second material is gallium nitride.
- nanowire may also be used, for example carbon.
- the doping profile can be optimised independently. For instance, a doping gradient in the drift region can be realised by choosing the growth conditions accordingly.
- any suitable conductive material may be used for the gate, for example metal such as aluminium.
- Alternative materials such as highly doped polysilicon may also be used, and indeed may be preferred.
- the invention in another aspect, relates to a substrate defining opposed first and second major surfaces; at least one conductive nanowire extending substantially perpendicularly to the major surfaces defining a first region and a second region along the length of the nanowire; wherein the nanowires are formed of a first material in the first region and a different second material in the second region not adjacent to the gate.
- the nanowires may be embedded in dielectric material, which may for example be deposited after forming the nanowires.
- the nanowires may be in at least one trench.
- a dielectric layer may be provided on the sidewalls of the at least one trench, a dielectric layer on the surface of the substrate, and a conductive gate region formed on the dielectric layer on the surface of the substrate.
- a plurality of nanowires may be provided in the or each trench.
- a single nanowire may be provided in the or each trench, and may indeed fill the trench.
- Suitable materials for the substrate include silicon and aluminium oxide.
- the latter is a known substrate for growing nanowires.
- the aluminium oxide may be a layer formed on aluminium, the underlying aluminium forming the second contact.
- the substrate can be doped silicon, especially where the substrate acts as a gate and so needs to conduct, but may also be of undoped silicon, especially where a separate gate contact is provided or the semiconductor device does not have a gate.
- the substrate is highly doped with a lower doped epilayer of the same conductivity type as the substrate formed on the substrate.
- the invention also relates to a method of manufacturing a semiconductor device according to the first aspect.
- the invention also relates to: providing a substrate defining opposed first and second major surfaces; growing at least one conductive nanowire substantially perpendicularly to the major surfaces; a gate region of conductive material insulated from the nanowires and arranged adjacent to a body region of the nanowires and spaced from a drift region end of the nanowires to control conduction in the nanowires in the body region of the nanowires.
- a semiconductor device comprising: a semiconductor substrate having opposed first and second major surfaces; at least one trench extending from the first major surface of the substrate towards the second major surface through the semiconductor substrate; a first contact at the first major surface of the substrate; and a plurality of conductive nanowires extending from the first contact to the base of the trench through the trench.
- trench is not intended to be limited to elongate forms and is specifically intended to include a contact hole in a dielectric.
- nanowires By growing nanowires in a trench in a semiconductor substrate nanowires can be used where they are grown.
- the nanowires can easily be integrated with other components formed on the substrate.
- the invention provides freedom to use a variety of different materials to grow the nanowire.
- a semiconductor device comprising:
- the metal plate may be aluminium and the insulating layer aluminium oxide.
- the invention relates to a method of manufacturing a semiconductor device having first and second contacts, comprising:
- the method may further comprise depositing insulator on top of the first major surface of the substrate; and depositing a gate layer on the insulator.
- the method may readily provide nanowires with a first material adjacent to the gate layer and a second material not adjacent to the gate layer by:
- a method of manufacturing a semiconductor device comprising:
- the method may include:
- the dielectric deposited around the nanowires may be formed from a tetraethylorthosilicate (TEOS) precursor.
- TEOS tetraethylorthosilicate
- FIG. 1 illustrates growth of nanowires.
- FIG. 2 shows a first embodiment of the invention
- FIG. 3 shows a second embodiment of the invention
- FIG. 4 shows a third embodiment of the invention
- FIG. 5 shows a fourth embodiment of the invention
- FIG. 6 shows a fifth embodiment of the invention.
- FIG. 7 shows a sixth embodiment of the invention.
- FIG. 1 illustrates nanowire growth on a metal electrode 12 .
- a metal film of catalyst is deposited by a technique such as evaporation.
- the metal may be for example nickel, cobalt, iron or gold.
- the film thickness may be in the range 0.2 nm to 5 nm. This deposition will deposit film both on the top surface of the device and on the base of the trench. The film at the top surface can be removed at this stage, e.g. using lift-off or Chemical-Mechanical Polishing
- An alternative approach to depositing the metal is by electrodeposition applying a cathodic potential to the electrode 12 .
- small colloidal particles may be deposited, directly or by electrophoresis.
- the substrate is heated in a reaction chamber (not shown) which forms small metal droplets 14 of the metal catalyst on drain contact 12 .
- the material of the nanowire grown depends on the precursor, and the skilled person will be familiar with suitable precursors for growing a number of types of nanowires, for example from the articles and patents referred to above.
- a suitable precursor is introduced into the reaction chamber and the precursor forms the chosen semiconductor preferentially under the catalyst 14 .
- semiconductor continues to be deposited, the semiconductor forms thin nanowires 16 .
- the nanowires may in alternative embodiments and under suitable conditions be nanotubes.
- a silicon substrate 2 doped to be conductive has opposed first and second major surfaces 4 , 6 .
- a through trench 8 is etched to extend between the surfaces. Although only one trench is shown there will generally in practice be many more.
- Dielectric 10 is coated on the sidewalls of the trench 8 as well as on the first major surface 4 . Any dielectric is then removed from the base of the trench.
- VLS vapour liquid solid
- any nanowires deposited on the top surface can easily be wiped/polished off.
- a source contact 18 is provided on the first major surface to connect to the top of the nanowires and a gate contact 20 is provided to connect to the substrate.
- a drain contact 12 is deposited on the second major surface and a catalyst deposited on the drain contact in the trench to provide the device illustrated in FIG. 2 .
- the drain contact 12 may be deposited at this late stage because the drain metal's presence can be incompatible with the wire growth and much of the subsequent processing.
- voltage can be applied to the gate contact to control conduction between source and drain contacts.
- the gate is omitted and the nanowire is formed to be a diode. This is achieved in a like manner to that described below.
- the nanowire is formed in a trench through an epilayer, as in the subsequent embodiments.
- FIG. 3 shows an alternative arrangement.
- a highly doped semiconductor substrate 2 is provided having a lower doped epilayer 3 on top.
- a trench 8 is formed in epilayer 3 , dielectric 10 deposited on the sidewalls of the trench 8 , catalyst is deposited at the base of the trench and a number of nanowires 16 are formed in each trench by growing them from the catalyst.
- the depth of the trench 8 is the same as the thickness of the epilayer 3 , though this is not essential as long as connection can be made to both ends of the nanowire.
- substrate is often used in this specification to refer to the substrate and the epilayer.
- the nanowires 16 are diodes having one end doped n-type and one end doped p-type.
- a region 28 of the nanowire adjacent to the substrate 2 is grown using a p-type dopant in the gas mixture used to grow a p-type length 28 of nanowire. After a length of nanowire is grown, the dopant is changed to an n-type dopant and growth continued of an n-type length of nanowire 29 .
- a p-n junction formed at the boundary between the lengths 28 , 29 of nanowire forms a diode.
- the upper contact 18 is in this instance an anode contact, not a source contact
- lower contact 12 is in this instance a cathode contact, not a drain contact.
- the processing can also start with n-type and then p-type.
- the invention can also provide a Schottky diode by using a nanowire 29 of a single conductivity type and using the Schottky barrier with upper contact 18 to act as the rectifier.
- FIG. 4 shows an alternative arrangement, again using a substrate 2 and epilayer 3 combination, wherein a transistor is formed not a diode.
- conductive gate 22 is deposited on the dielectric 10 on the first major surface, followed by the deposition of a layer that forms gate insulator 24 between the gate 22 and the trench 8 as well as an insulating layer 26 above the gate 22 .
- the gate contact 20 is connected to gate through a via 27 in the insulating layer 26 .
- Source contact 18 is formed over insulating layer 26 .
- the material of the nanowire is not the same along the whole length of the nanowire.
- a drift region 28 of the nanowire adjacent to the substrate 2 is grown using GaN precursor.
- the precursor used in the VLS growth process is changed to a precursor for growing silicon and body region 29 is grown. Therefore, the body region 29 of the nanowire adjacent to the gate 22 is of silicon.
- GaN is used in the region of the nanowire that acts as a drift region to support voltage when the device is off, and silicon is used in the region controlled by the gate.
- the improved breakdown performance of the GaN can be used to enhance the breakdown voltage for a given specific on-resistance
- the nanowire is attached to the sidewalls. This may be done, for example, by applying a voltage between nanowire and substrate to electrostatically attract the nanowire to the sidewalls.
- a conductive substrate 30 is used as drain contact.
- Nanowires 16 are grown on the conductive substrate using the VLS process.
- a dielectric 32 is deposited around the nanowires leaving their tops exposed.
- a spin-on process is used.
- the deposited dielectric may be, for example tetraethylorthosilicate (TEOS), though other materials can be used instead if required.
- a gate dielectric 34 is deposited around the exposed tops of the nanowires 16 and a conductive gate 22 deposited.
- An upper insulating layer 26 is formed to insulate the gate 22 from the source contact 18 which is formed over upper insulating layer 26 in contact with the top of the nanowires 16 .
- Contact to the gate layer 22 is made at the perimeter of the device.
- FIG. 6 shows a further development which essentially forms the structure of FIG. 5 inside a trench as shown in FIGS. 1 to 4 .
- the method used to manufacture the device of FIG. 5 is used after forming a trench or trenches in a substrate as used to make the device of FIG. 1 .
- gate electrode 22 is inside the trench 8 and may be contacted for example at one or both ends of the trench.
- an aluminium plate 12 is used and an insulating aluminium oxide (Al 2 O 3 ) layer 36 grown on top of the aluminium.
- Al 2 O 3 aluminium oxide
- This combination is suitable for growing nanowires. Note that although the plate 12 is shown as thinner than the layer 2 in FIG. 7 this is simply to show the nanotube region more clearly and in practical arrangements the layer 36 will in general be thinner than the plate.
- the aluminium plate 12 can be used as the drain contact 12 .
- a trench is formed through the aluminium oxide layer 2 and insulated. Nanowires are then grown by the VLS process followed by the formation of the gate 22 and source contact 18 as above.
- substrate 2 and drain contact 12 Other materials can be used for substrate 2 and drain contact 12 if convenient.
- the features of the various embodiments described above may be combined.
- the feature of a nanowire filling a narrow trench, described above in the embodiment of FIG. 2 in which the trench passes through the full thickness of the substrate can just as well be implemented in an embodiment in which the trench is formed only at the top of the substrate as in the embodiments of FIGS. 3 and 4 .
- Other combinations of features will be apparent to those skilled in the art.
Abstract
Description
- The invention relates to a semiconductor device and method of manufacture, the semiconductor device including in particular at least one nanowire.
- Nanowires, also known as whiskers, are very narrow wires. They may be formed in a variety of materials, including a variety of different semiconductors. An early review of methods of growing these wires and their use is provided by the applied physics review of Hiruma et al, “Growth and optical properties of nanometer-scale GaAs and InAs whiskers”, in J. Appl. Phys, volume 77, number 2 (1995), pages 447 to 461.
- Further details of their growth are provided in Morales and Lieber, “A laser ablation method for the synthesis of crystalline semiconductor nanowires”, Science, Volume 279, pages 208 to 210, (1998). Details of growing nanowire superlattices, i.e. nanowire containing more than one material, are contained in Gudiksen et al, “Growth of nanowire superlattice structures for nanoscale photonics and electronics”, Nature, volume 415, pages 617 to 620 (2002).
- The latter paper contains many more references to the so-called vapour-liquid-solid (VLS) growth process. In the VLS process, a liquid metal cluster or catalyst acts as the nucleus for growth of semiconductor from gas phase reactants. In principle, the size of the metal cluster determines the width of the nanowire. By ensuring very low diameter catalysts, narrow wires can be grown.
- The low diameter clusters may be created by heating up metal atoms on a substrate either by raising the temperature or by laser ablation to create small metal or alloy clusters of catalyst. The metal atoms may be for example of gold.
- The paper by Gudiksen et al describes how nanowire composition may be varied during growth to provide high-quality heterostructures.
- It has been proposed to incorporate nanowires in a number of different types of semiconductor device. In particular, US2003/0132461 (Roesner et al) describes a field effect transistor using nanowires. This patent application proposes a method in which a nickel source layer is deposited on a substrate, followed by an aluminium oxide layer. A gate layer is deposited on the aluminium oxide, and through holes etched in the gate layer and aluminium oxide layer. Carbon nanotubes are then grown in the through holes. The gate layer is then oxidised so that the sidewalls of the through holes are insulating. Drain contacts are then made.
- However, the inventors are not aware of good results obtained using such devices.
- According to a first aspect of the invention there is provided a semiconductor device comprising: a substrate defining opposed first and second major surfaces; at least one conductive nanowire extending substantially perpendicularly to the major surfaces defining a body region and a drift region along the length of the nanowire; a gate region of conductive material insulated from the nanowires and arranged adjacent to the body region of the nanowires and spaced from the drift region end of the nanowires to control conduction in the nanowires in the body region of the nanowires.
- The invention is of use in power applications and can result in a better tradeoff between breakdown voltage and on-state resistance than can be obtained through more conventional methods.
- By forming a gated nanowire device in this way a higher breakdown voltage can be achieved. The region of the nanowire not adjacent to the gate acts in effect as a drift region thereby increasing the breakdown voltage of the device. The maximum electric field strength that can be supported by bulk silicon is not particularly high, and gallium nitride (GaN) has for example a maximum electric field strength around one order of magnitude higher than for silicon. The use of a nanowire in the arrangement of the invention allows high breakdown strengths to be achieved.
- In particular, the nanowire may be formed of a first material in the body region adjacent to the gate and a different second material in the drift region not adjacent to the gate. In this way each region of the device can be optimised independently.
- In the channel region a material with a high inversion layer mobility is required, whereas in the drift region the critical field strength and bulk mobility are more important.
- In a particular embodiment the first material is silicon and the second material is gallium nitride.
- Other materials for the nanowire may also be used, for example carbon.
- Not just the material itself, but also the doping profile can be optimised independently. For instance, a doping gradient in the drift region can be realised by choosing the growth conditions accordingly.
- Any suitable conductive material may be used for the gate, for example metal such as aluminium. Alternative materials such as highly doped polysilicon may also be used, and indeed may be preferred.
- In another aspect, the invention relates to a substrate defining opposed first and second major surfaces; at least one conductive nanowire extending substantially perpendicularly to the major surfaces defining a first region and a second region along the length of the nanowire; wherein the nanowires are formed of a first material in the first region and a different second material in the second region not adjacent to the gate.
- The nanowires may be embedded in dielectric material, which may for example be deposited after forming the nanowires.
- Alternatively, the nanowires may be in at least one trench.
- In this case, a dielectric layer may be provided on the sidewalls of the at least one trench, a dielectric layer on the surface of the substrate, and a conductive gate region formed on the dielectric layer on the surface of the substrate.
- A plurality of nanowires may be provided in the or each trench.
- Alternatively, a single nanowire may be provided in the or each trench, and may indeed fill the trench.
- Suitable materials for the substrate include silicon and aluminium oxide. The latter is a known substrate for growing nanowires. Indeed, the aluminium oxide may be a layer formed on aluminium, the underlying aluminium forming the second contact.
- Note that the substrate can be doped silicon, especially where the substrate acts as a gate and so needs to conduct, but may also be of undoped silicon, especially where a separate gate contact is provided or the semiconductor device does not have a gate.
- In particularly preferred embodiments the substrate is highly doped with a lower doped epilayer of the same conductivity type as the substrate formed on the substrate.
- The invention also relates to a method of manufacturing a semiconductor device according to the first aspect. Thus, the invention also relates to: providing a substrate defining opposed first and second major surfaces; growing at least one conductive nanowire substantially perpendicularly to the major surfaces; a gate region of conductive material insulated from the nanowires and arranged adjacent to a body region of the nanowires and spaced from a drift region end of the nanowires to control conduction in the nanowires in the body region of the nanowires.
- In another aspect there is provided a semiconductor device comprising: a semiconductor substrate having opposed first and second major surfaces; at least one trench extending from the first major surface of the substrate towards the second major surface through the semiconductor substrate; a first contact at the first major surface of the substrate; and a plurality of conductive nanowires extending from the first contact to the base of the trench through the trench.
- Note that in the present specification the term “trench” is not intended to be limited to elongate forms and is specifically intended to include a contact hole in a dielectric.
- By growing nanowires in a trench in a semiconductor substrate nanowires can be used where they are grown. The nanowires can easily be integrated with other components formed on the substrate.
- The invention provides freedom to use a variety of different materials to grow the nanowire.
- In another aspect, there is provided a semiconductor device comprising:
- a metal plate;
- an insulating layer on the metal plate;
- at least one trench extending through the insulating layer;
- a first contact at the top of the trench;
- a second contact at the base of the trench; and
- conductive nanowires extending from the first contact to the second contact through the trench.
- The metal plate may be aluminium and the insulating layer aluminium oxide.
- In another aspect, the invention relates to a method of manufacturing a semiconductor device having first and second contacts, comprising:
- providing a substrate having opposed first and second major surfaces;
- forming a trench extending from the first major surface towards the second major surface;
- forming a second contact at the base of the trench;
- forming insulator on the sidewalls of the trench;
- depositing catalyst in the base of the trench on the second contact;
- growing nanowires from the catalyst extending from the base of the trench to the top of the trench; and
- forming a first contact in contact with the nanowires at the top of the trench.
- The method may further comprise depositing insulator on top of the first major surface of the substrate; and depositing a gate layer on the insulator.
- The method may readily provide nanowires with a first material adjacent to the gate layer and a second material not adjacent to the gate layer by:
- supplying a precursor of the second material layer when initially growing the nanowire from the catalyst; and subsequently
- supplying a precursor of the first material layer.
- It is convenient to grow the nanowires using a VLS process. In another aspect, there is provided a method of manufacturing a semiconductor device comprising:
- depositing catalyst on a substrate having a first major surface in electrical connection with a second contact;
- growing a plurality of nanowires;
- depositing dielectric around the nanowires leaving the tops of the nanowires exposed; and
- forming a first contact in contact with the tops of the nanowires.
- The method may include:
- depositing gate insulator on at least part of the exposed tops of the nanowires;
- depositing a gate layer on the dielectric;
- depositing an upper insulating layer on the gate layer, and
- forming the first contact to the nanowires on the upper insulating layer.
- The dielectric deposited around the nanowires may be formed from a tetraethylorthosilicate (TEOS) precursor.
- For a better understanding of the invention embodiments will now be described with reference to the accompanying drawings in which:
-
FIG. 1 illustrates growth of nanowires. -
FIG. 2 shows a first embodiment of the invention; -
FIG. 3 shows a second embodiment of the invention; -
FIG. 4 shows a third embodiment of the invention; -
FIG. 5 shows a fourth embodiment of the invention; -
FIG. 6 shows a fifth embodiment of the invention; and -
FIG. 7 shows a sixth embodiment of the invention. - Like components are given like reference numerals in the different embodiments and the description relating to each reference numeral is not always repeated with reference to each figure. The figures are not to scale and in particular the full substrate thickness is generally not shown.
-
FIG. 1 illustrates nanowire growth on ametal electrode 12. A metal film of catalyst is deposited by a technique such as evaporation. The metal may be for example nickel, cobalt, iron or gold. The film thickness may be in the range 0.2 nm to 5 nm. This deposition will deposit film both on the top surface of the device and on the base of the trench. The film at the top surface can be removed at this stage, e.g. using lift-off or Chemical-Mechanical Polishing - An alternative approach to depositing the metal is by electrodeposition applying a cathodic potential to the
electrode 12. - In alternate arrangements small colloidal particles may be deposited, directly or by electrophoresis.
- Next, the substrate is heated in a reaction chamber (not shown) which forms
small metal droplets 14 of the metal catalyst ondrain contact 12. - The material of the nanowire grown depends on the precursor, and the skilled person will be familiar with suitable precursors for growing a number of types of nanowires, for example from the articles and patents referred to above. A suitable precursor is introduced into the reaction chamber and the precursor forms the chosen semiconductor preferentially under the
catalyst 14. As semiconductor continues to be deposited, the semiconductor formsthin nanowires 16. - The nanowires may in alternative embodiments and under suitable conditions be nanotubes.
- Further details of nanowire growth can be found in the articles and patents referred to above.
- A first embodiment will now be described referring to
FIG. 2 . Asilicon substrate 2 doped to be conductive has opposed first and secondmajor surfaces trench 8 is etched to extend between the surfaces. Although only one trench is shown there will generally in practice be many more.Dielectric 10 is coated on the sidewalls of thetrench 8 as well as on the firstmajor surface 4. Any dielectric is then removed from the base of the trench. - Next, the vapour liquid solid (VLS) method is used to grow a nanotube in the trench. The catalyst is heated until it form small droplets, also known as clusters, and then precursor is provided in vapour form which grows preferentially at the clusters to provide
nanowires 16. - Note that in this example a single nanowire is formed in each trench.
- Any nanowires deposited on the top surface can easily be wiped/polished off.
- A
source contact 18 is provided on the first major surface to connect to the top of the nanowires and agate contact 20 is provided to connect to the substrate. - A
drain contact 12 is deposited on the second major surface and a catalyst deposited on the drain contact in the trench to provide the device illustrated inFIG. 2 . Thedrain contact 12 may be deposited at this late stage because the drain metal's presence can be incompatible with the wire growth and much of the subsequent processing. - In use, voltage can be applied to the gate contact to control conduction between source and drain contacts.
- In an alternative arrangement the gate is omitted and the nanowire is formed to be a diode. This is achieved in a like manner to that described below.
- In alternative arrangements the nanowire is formed in a trench through an epilayer, as in the subsequent embodiments.
-
FIG. 3 shows an alternative arrangement. A highly dopedsemiconductor substrate 2 is provided having a lowerdoped epilayer 3 on top. Atrench 8 is formed inepilayer 3, dielectric 10 deposited on the sidewalls of thetrench 8, catalyst is deposited at the base of the trench and a number ofnanowires 16 are formed in each trench by growing them from the catalyst. In this example, the depth of thetrench 8 is the same as the thickness of theepilayer 3, though this is not essential as long as connection can be made to both ends of the nanowire. - Note that the term “substrate” is often used in this specification to refer to the substrate and the epilayer.
- In this instance the
nanowires 16 are diodes having one end doped n-type and one end doped p-type. - A
region 28 of the nanowire adjacent to thesubstrate 2 is grown using a p-type dopant in the gas mixture used to grow a p-type length 28 of nanowire. After a length of nanowire is grown, the dopant is changed to an n-type dopant and growth continued of an n-type length ofnanowire 29. A p-n junction formed at the boundary between thelengths - Therefore, the
upper contact 18 is in this instance an anode contact, not a source contact, andlower contact 12 is in this instance a cathode contact, not a drain contact. - The processing can also start with n-type and then p-type.
- The invention can also provide a Schottky diode by using a
nanowire 29 of a single conductivity type and using the Schottky barrier withupper contact 18 to act as the rectifier. -
FIG. 4 shows an alternative arrangement, again using asubstrate 2 andepilayer 3 combination, wherein a transistor is formed not a diode. In this instance,conductive gate 22 is deposited on the dielectric 10 on the first major surface, followed by the deposition of a layer that formsgate insulator 24 between thegate 22 and thetrench 8 as well as an insulatinglayer 26 above thegate 22. Thegate contact 20 is connected to gate through a via 27 in the insulatinglayer 26.Source contact 18 is formed over insulatinglayer 26. - In this example, the material of the nanowire is not the same along the whole length of the nanowire. A
drift region 28 of the nanowire adjacent to thesubstrate 2 is grown using GaN precursor. When the length of the nanowire reaches the top of the substrate, the precursor used in the VLS growth process is changed to a precursor for growing silicon andbody region 29 is grown. Therefore, thebody region 29 of the nanowire adjacent to thegate 22 is of silicon. - In this way, GaN is used in the region of the nanowire that acts as a drift region to support voltage when the device is off, and silicon is used in the region controlled by the gate. In this way, the improved breakdown performance of the GaN can be used to enhance the breakdown voltage for a given specific on-resistance
- This is just one example. Other combinations of materials are also possible, as well as doping profile variations.
- In preferred embodiments the nanowire is attached to the sidewalls. This may be done, for example, by applying a voltage between nanowire and substrate to electrostatically attract the nanowire to the sidewalls.
- In a further approach, illustrated in
FIG. 5 , aconductive substrate 30 is used as drain contact.Nanowires 16 are grown on the conductive substrate using the VLS process. Then, a dielectric 32 is deposited around the nanowires leaving their tops exposed. In the embodiment described a spin-on process is used. The deposited dielectric may be, for example tetraethylorthosilicate (TEOS), though other materials can be used instead if required. - Next, a
gate dielectric 34 is deposited around the exposed tops of thenanowires 16 and aconductive gate 22 deposited. An upper insulatinglayer 26 is formed to insulate thegate 22 from thesource contact 18 which is formed over upper insulatinglayer 26 in contact with the top of thenanowires 16. Contact to thegate layer 22 is made at the perimeter of the device. -
FIG. 6 shows a further development which essentially forms the structure ofFIG. 5 inside a trench as shown in FIGS. 1 to 4. In this case, the method used to manufacture the device ofFIG. 5 is used after forming a trench or trenches in a substrate as used to make the device ofFIG. 1 . - Note in this case that
gate electrode 22 is inside thetrench 8 and may be contacted for example at one or both ends of the trench. - In a variation of the approach of
FIG. 4 , illustrated inFIG. 7 , analuminium plate 12 is used and an insulating aluminium oxide (Al2O3)layer 36 grown on top of the aluminium. This combination is suitable for growing nanowires. Note that although theplate 12 is shown as thinner than thelayer 2 inFIG. 7 this is simply to show the nanotube region more clearly and in practical arrangements thelayer 36 will in general be thinner than the plate. Thealuminium plate 12 can be used as thedrain contact 12. A trench is formed through thealuminium oxide layer 2 and insulated. Nanowires are then grown by the VLS process followed by the formation of thegate 22 andsource contact 18 as above. - Other materials can be used for
substrate 2 and draincontact 12 if convenient. - The features of the various embodiments described above may be combined. For example, the feature of a nanowire filling a narrow trench, described above in the embodiment of
FIG. 2 in which the trench passes through the full thickness of the substrate, can just as well be implemented in an embodiment in which the trench is formed only at the top of the substrate as in the embodiments ofFIGS. 3 and 4 . Other combinations of features will be apparent to those skilled in the art. - From reading the present disclosure, other variations and modifications will be apparent to persons skilled in the art. Such variations and modifications may involve equivalent and other features which are already known in the design, manufacture and use of semiconductor devices and nanowires and which may be used in addition to or instead of features described herein. Although claims have been formulated in this application to particular combinations of features, it should be understood that the scope of disclosure also includes any novel feature or any novel combination of features disclosed herein either explicitly or implicitly or any generalisation thereof, whether or not it mitigates any or all of the same technical problems as does the present invention. The applicants hereby give notice that new claims may be formulated to any such features and/or combinations of such features during the prosecution of the present application or of any further applications derived therefrom.
Claims (28)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GBGB0413310.4A GB0413310D0 (en) | 2004-06-15 | 2004-06-15 | Nanowire semiconductor device |
GB0413310.4 | 2004-06-15 | ||
PCT/IB2005/051843 WO2005124872A1 (en) | 2004-06-15 | 2005-06-07 | Nanowire semiconductor device |
Publications (2)
Publication Number | Publication Date |
---|---|
US20080029909A1 true US20080029909A1 (en) | 2008-02-07 |
US7538337B2 US7538337B2 (en) | 2009-05-26 |
Family
ID=32732518
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/629,657 Active 2025-12-10 US7538337B2 (en) | 2004-06-15 | 2005-06-07 | Nanowire semiconductor device |
Country Status (6)
Country | Link |
---|---|
US (1) | US7538337B2 (en) |
EP (1) | EP1759417A1 (en) |
JP (1) | JP2008503081A (en) |
CN (1) | CN100557814C (en) |
GB (1) | GB0413310D0 (en) |
WO (1) | WO2005124872A1 (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080150152A1 (en) * | 2006-12-21 | 2008-06-26 | Commissariat A L'energie Atomique | Carbon nanotube-based interconnection element |
US8125075B2 (en) * | 2005-12-16 | 2012-02-28 | Intel Corporation | Carbon nanotube micro-chimney and thermo siphon die-level cooling |
JP2016009869A (en) * | 2014-06-25 | 2016-01-18 | インフィネオン テクノロジーズ アーゲーInfineon Technologies Ag | Insulated gate bipolar transistor device, semiconductor device and method for forming the insulated gate bipolar transistor device or the semiconductor device |
US9397187B2 (en) | 2008-06-18 | 2016-07-19 | Micron Technology, Inc. | Methods of forming diodes |
US20170148950A1 (en) * | 2014-07-02 | 2017-05-25 | Aledia | Optoelectronic device having semiconductor elements and method for manufacturing same |
US9825183B2 (en) | 2016-02-26 | 2017-11-21 | Samsung Electronics Co., Ltd. | Semiconductor device including gate electrode extending between nanosheets |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2007086008A1 (en) * | 2006-01-25 | 2007-08-02 | Nxp B.V. | Tunneling transistor with barrier |
JP2009524924A (en) | 2006-01-25 | 2009-07-02 | エヌエックスピー ビー ヴィ | Nanowire tunnel transistor |
US7858918B2 (en) * | 2007-02-05 | 2010-12-28 | Ludwig Lester F | Molecular transistor circuits compatible with carbon nanotube sensors and transducers |
US7838809B2 (en) * | 2007-02-17 | 2010-11-23 | Ludwig Lester F | Nanoelectronic differential amplifiers and related circuits having carbon nanotubes, graphene nanoribbons, or other related materials |
EP2147461A1 (en) * | 2007-04-19 | 2010-01-27 | Nxp B.V. | Nonvolatile memory cell comprising a nanowire and manufacturing method thereof |
CA2702851A1 (en) | 2007-09-10 | 2009-03-19 | University Of Florida Research Foundation, Inc. | Nanotube enabled, gate-voltage controlled light emitting diodes |
KR101539669B1 (en) * | 2008-12-16 | 2015-07-27 | 삼성전자주식회사 | Method of forming core-shell type structure and method of manufacturing transistor using the same |
EP2412028A4 (en) | 2009-03-25 | 2014-06-18 | Qunano Ab | A schottky device |
FR2962595B1 (en) * | 2010-07-06 | 2015-08-07 | Commissariat Energie Atomique | MICROELECTRONIC DEVICE WITH METALLIC INTERCONNECTION LEVELS CONNECTED BY PROGRAMMABLE VIAS |
DE102010038287B4 (en) | 2010-07-22 | 2019-04-04 | Robert Bosch Gmbh | Magnetic field sensor device, corresponding manufacturing method and magnetic field measuring method |
US9536737B2 (en) * | 2012-01-01 | 2017-01-03 | Tracense Systems Ltd. | Nanostructure and process of fabricating same |
DE202012102039U1 (en) | 2012-06-04 | 2013-02-08 | Ramot At Tel Aviv University Ltd. | nanostructure |
JP6426102B2 (en) | 2012-11-05 | 2018-11-21 | ユニバーシティー オブ フロリダ リサーチ ファウンデーション,インコーポレイテッドUniversity Of Florida Research Foundation,Inc. | Brightness compensation in a display |
CN110116987A (en) * | 2019-03-15 | 2019-08-13 | 大连理工大学 | A kind of semiconductor nanowires sensor |
CN113594004B (en) * | 2021-07-29 | 2022-07-08 | 中国科学院上海微***与信息技术研究所 | Vacuum channel transistor and preparation method thereof |
Citations (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020175408A1 (en) * | 2001-03-30 | 2002-11-28 | The Regents Of The University Of California | Methods of fabricating nanostructures and nanowires and devices fabricated therefrom |
US20030227015A1 (en) * | 2000-06-27 | 2003-12-11 | Samsung Electronics Co., Ltd | Vertical nano-size transistor using carbon nanotubes and manufacturing method thereof |
US20050060884A1 (en) * | 2003-09-19 | 2005-03-24 | Canon Kabushiki Kaisha | Fabrication of nanoscale thermoelectric devices |
US7012441B2 (en) * | 2003-04-24 | 2006-03-14 | Industrial Technology Research Institute | High conducting thin-film nanoprobe card and its fabrication method |
US20060057354A1 (en) * | 2000-05-30 | 2006-03-16 | Penn State Research Foundation | Electronic and opto-electronic devices fabricated from nanostructured high surface to volume ratio thin films |
US7056446B2 (en) * | 2003-02-14 | 2006-06-06 | Communications Research Laboratory, Independent Administrative Institution | Method of manufacturing nano-gap electrode |
US7084507B2 (en) * | 2001-05-02 | 2006-08-01 | Fujitsu Limited | Integrated circuit device and method of producing the same |
US7132677B2 (en) * | 2004-02-13 | 2006-11-07 | Dongguk University | Super bright light emitting diode of nanorod array structure having InGaN quantum well and method for manufacturing the same |
US7157990B1 (en) * | 2004-05-21 | 2007-01-02 | Northrop Grumman Corporation | Radio frequency device and method using a carbon nanotube array |
US7217650B1 (en) * | 2003-03-11 | 2007-05-15 | The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration (Nasa) | Metallic nanowire interconnections for integrated circuit fabrication |
US20070218202A1 (en) * | 2002-02-11 | 2007-09-20 | Rensselaer Polytechnic Institute | Directed assembly of highly-organized carbon nanotube architectures |
US7274078B2 (en) * | 2001-07-25 | 2007-09-25 | Nantero, Inc. | Devices having vertically-disposed nanofabric articles and methods of making the same |
US7291284B2 (en) * | 2000-05-26 | 2007-11-06 | Northwestern University | Fabrication of sub-50 nm solid-state nanostructures based on nanolithography |
US20080036358A1 (en) * | 2001-06-14 | 2008-02-14 | Hyperion Catalysis International, Inc. | Field Emission Devices Using Ion Bombarded Carbon Nanotubes |
US7335603B2 (en) * | 2000-02-07 | 2008-02-26 | Vladimir Mancevski | System and method for fabricating logic devices comprising carbon nanotube transistors |
US7466523B1 (en) * | 2003-07-10 | 2008-12-16 | Yingjian Chen | Nanotube spin valve and method of producing the same |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE10036897C1 (en) | 2000-07-28 | 2002-01-03 | Infineon Technologies Ag | Field effect transistor used in a switching arrangement comprises a gate region between a source region and a drain region |
DE10250984A1 (en) * | 2002-10-29 | 2004-05-19 | Hahn-Meitner-Institut Berlin Gmbh | Field effect transistor and method for its production |
US7432522B2 (en) * | 2003-04-04 | 2008-10-07 | Qunano Ab | Nanowhiskers with pn junctions, doped nanowhiskers, and methods for preparing them |
-
2004
- 2004-06-15 GB GBGB0413310.4A patent/GB0413310D0/en not_active Ceased
-
2005
- 2005-06-07 WO PCT/IB2005/051843 patent/WO2005124872A1/en not_active Application Discontinuation
- 2005-06-07 CN CN200580019435.XA patent/CN100557814C/en not_active Expired - Fee Related
- 2005-06-07 JP JP2007516090A patent/JP2008503081A/en not_active Withdrawn
- 2005-06-07 US US11/629,657 patent/US7538337B2/en active Active
- 2005-06-07 EP EP05743256A patent/EP1759417A1/en not_active Withdrawn
Patent Citations (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7335603B2 (en) * | 2000-02-07 | 2008-02-26 | Vladimir Mancevski | System and method for fabricating logic devices comprising carbon nanotube transistors |
US7291284B2 (en) * | 2000-05-26 | 2007-11-06 | Northwestern University | Fabrication of sub-50 nm solid-state nanostructures based on nanolithography |
US20060057354A1 (en) * | 2000-05-30 | 2006-03-16 | Penn State Research Foundation | Electronic and opto-electronic devices fabricated from nanostructured high surface to volume ratio thin films |
US20030227015A1 (en) * | 2000-06-27 | 2003-12-11 | Samsung Electronics Co., Ltd | Vertical nano-size transistor using carbon nanotubes and manufacturing method thereof |
US20020175408A1 (en) * | 2001-03-30 | 2002-11-28 | The Regents Of The University Of California | Methods of fabricating nanostructures and nanowires and devices fabricated therefrom |
US7084507B2 (en) * | 2001-05-02 | 2006-08-01 | Fujitsu Limited | Integrated circuit device and method of producing the same |
US20080036358A1 (en) * | 2001-06-14 | 2008-02-14 | Hyperion Catalysis International, Inc. | Field Emission Devices Using Ion Bombarded Carbon Nanotubes |
US7274078B2 (en) * | 2001-07-25 | 2007-09-25 | Nantero, Inc. | Devices having vertically-disposed nanofabric articles and methods of making the same |
US20070218202A1 (en) * | 2002-02-11 | 2007-09-20 | Rensselaer Polytechnic Institute | Directed assembly of highly-organized carbon nanotube architectures |
US7056446B2 (en) * | 2003-02-14 | 2006-06-06 | Communications Research Laboratory, Independent Administrative Institution | Method of manufacturing nano-gap electrode |
US7217650B1 (en) * | 2003-03-11 | 2007-05-15 | The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration (Nasa) | Metallic nanowire interconnections for integrated circuit fabrication |
US7012441B2 (en) * | 2003-04-24 | 2006-03-14 | Industrial Technology Research Institute | High conducting thin-film nanoprobe card and its fabrication method |
US7466523B1 (en) * | 2003-07-10 | 2008-12-16 | Yingjian Chen | Nanotube spin valve and method of producing the same |
US20050060884A1 (en) * | 2003-09-19 | 2005-03-24 | Canon Kabushiki Kaisha | Fabrication of nanoscale thermoelectric devices |
US7132677B2 (en) * | 2004-02-13 | 2006-11-07 | Dongguk University | Super bright light emitting diode of nanorod array structure having InGaN quantum well and method for manufacturing the same |
US7157990B1 (en) * | 2004-05-21 | 2007-01-02 | Northrop Grumman Corporation | Radio frequency device and method using a carbon nanotube array |
Cited By (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8125075B2 (en) * | 2005-12-16 | 2012-02-28 | Intel Corporation | Carbon nanotube micro-chimney and thermo siphon die-level cooling |
US20080150152A1 (en) * | 2006-12-21 | 2008-06-26 | Commissariat A L'energie Atomique | Carbon nanotube-based interconnection element |
US8598708B2 (en) * | 2006-12-21 | 2013-12-03 | Commissariat A L'energie Atomique | Carbon nanotube-based interconnection element |
US11916129B2 (en) | 2008-06-18 | 2024-02-27 | Micron Technology, Inc. | Methods of forming diodes |
US9397187B2 (en) | 2008-06-18 | 2016-07-19 | Micron Technology, Inc. | Methods of forming diodes |
US9520478B2 (en) * | 2008-06-18 | 2016-12-13 | Micron Technology, Inc. | Methods of forming diodes |
US10388734B2 (en) | 2014-06-25 | 2019-08-20 | Infineon Technologies Ag | Insulated gate bipolar transistor device having a fin structure |
US9978837B2 (en) | 2014-06-25 | 2018-05-22 | Infineon Technologies Ag | Insulated gate bipolar transistor device having a fin structure |
US9525029B2 (en) | 2014-06-25 | 2016-12-20 | Infineon Technologies Ag | Insulated gate bipolar transistor device, semiconductor device and method for forming said devices |
US10748995B2 (en) | 2014-06-25 | 2020-08-18 | Infineon Technologies Ag | Insulated gate bipolar Transistor device having a fin structure |
US11038016B2 (en) | 2014-06-25 | 2021-06-15 | Infineon Technologies Ag | Insulated gate bipolar transistor device having a fin structure |
JP2016009869A (en) * | 2014-06-25 | 2016-01-18 | インフィネオン テクノロジーズ アーゲーInfineon Technologies Ag | Insulated gate bipolar transistor device, semiconductor device and method for forming the insulated gate bipolar transistor device or the semiconductor device |
US20170148950A1 (en) * | 2014-07-02 | 2017-05-25 | Aledia | Optoelectronic device having semiconductor elements and method for manufacturing same |
US10026870B2 (en) * | 2014-07-02 | 2018-07-17 | Aledia | Optoelectronic device having semiconductor elements |
US9825183B2 (en) | 2016-02-26 | 2017-11-21 | Samsung Electronics Co., Ltd. | Semiconductor device including gate electrode extending between nanosheets |
US9985141B2 (en) | 2016-02-26 | 2018-05-29 | Samsung Electronics Co., Ltd. | Semiconductor device |
US10818802B2 (en) | 2016-02-26 | 2020-10-27 | Samsung Electronics Co., Ltd. | Semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
US7538337B2 (en) | 2009-05-26 |
GB0413310D0 (en) | 2004-07-14 |
EP1759417A1 (en) | 2007-03-07 |
CN100557814C (en) | 2009-11-04 |
WO2005124872A1 (en) | 2005-12-29 |
JP2008503081A (en) | 2008-01-31 |
CN1977385A (en) | 2007-06-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7538337B2 (en) | Nanowire semiconductor device | |
US8564060B2 (en) | Semiconductor device with large blocking voltage and manufacturing method thereof | |
EP2367204A2 (en) | Semiconductor element | |
KR20100047822A (en) | Schottky barrier diode | |
EP1733431A1 (en) | Trench semiconductor device and method of manufacturing it | |
US10410911B2 (en) | Buried insulator regions and methods of formation thereof | |
EP1807913A1 (en) | Semiconductor device with tunable energy band gap | |
KR100514398B1 (en) | Silicon carbide field controlled bipolar switch | |
CN106575654B (en) | simple charge balance in semiconductor device | |
WO2010110733A1 (en) | A schottky device | |
US20170092777A1 (en) | Semiconductor Device and Method | |
CN103996623B (en) | Super junction-semiconductor device with overcompensation area | |
CN102969288B (en) | With the semiconductor device of imbedded electrode | |
US20100273317A1 (en) | Method of growing, on a dieletric material, nanowires made of semi-conductor materials connecting two electrodes | |
KR20000025576A (en) | Single electron transistor using schottky tunnel barrier and method for fabricating the same | |
US7868424B2 (en) | Semiconductor device and method of manufacturing the same | |
CN104916694A (en) | Semiconductor device | |
US20220246744A1 (en) | Transistor device and method of manufacturing | |
US20030030488A1 (en) | Trench bipolar transistor | |
CN101501826A (en) | Method of manufacturing a semiconductor device and semiconductor device obtained with such a method | |
JP2002237592A (en) | Semiconductor device and method for manufacturing the same | |
US20130005101A1 (en) | Method for producing a semiconductor device including a dielectric layer | |
EP4297067A1 (en) | Manufacturing method for a power semiconductor device and power semiconductor device | |
KR20130101075A (en) | Field-effect transistor on a self-assembled semiconductor well | |
CN114220863A (en) | Semiconductor device and method for manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: KONINKLIJKE PHILIPS ELECTRONICS N.V., NETHERLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HIJZEN, ERWIN A.;BAKKERS, ERIK P., A., M.;HUETING, RAYMOND J., E.;AND OTHERS;REEL/FRAME:018725/0670 Effective date: 20061010 |
|
AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KONINKLIJKE PHILIPS ELECTRONICS N.V.;REEL/FRAME:019719/0843 Effective date: 20070704 Owner name: NXP B.V.,NETHERLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KONINKLIJKE PHILIPS ELECTRONICS N.V.;REEL/FRAME:019719/0843 Effective date: 20070704 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: III HOLDINGS 6, LLC, DELAWARE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NXP B.V.;REEL/FRAME:036304/0330 Effective date: 20150730 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |