US20020111012A1 - Partially-overlapped interconnect structure and method of making - Google Patents
Partially-overlapped interconnect structure and method of making Download PDFInfo
- Publication number
- US20020111012A1 US20020111012A1 US10/117,613 US11761302A US2002111012A1 US 20020111012 A1 US20020111012 A1 US 20020111012A1 US 11761302 A US11761302 A US 11761302A US 2002111012 A1 US2002111012 A1 US 2002111012A1
- Authority
- US
- United States
- Prior art keywords
- aluminum
- contact
- interconnect
- copper
- alloy film
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000004519 manufacturing process Methods 0.000 title claims description 10
- 238000000034 method Methods 0.000 claims abstract description 61
- 229910052782 aluminium Inorganic materials 0.000 claims abstract description 45
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims abstract description 45
- WPPDFTBPZNZZRP-UHFFFAOYSA-N aluminum copper Chemical compound [Al].[Cu] WPPDFTBPZNZZRP-UHFFFAOYSA-N 0.000 claims abstract description 33
- 239000004065 semiconductor Substances 0.000 claims abstract description 19
- 238000004891 communication Methods 0.000 claims abstract description 17
- 229910000881 Cu alloy Inorganic materials 0.000 claims abstract description 11
- 229910045601 alloy Inorganic materials 0.000 claims description 33
- 239000000956 alloy Substances 0.000 claims description 33
- 239000010949 copper Substances 0.000 claims description 31
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 26
- 229910052802 copper Inorganic materials 0.000 claims description 26
- 238000005530 etching Methods 0.000 claims description 17
- 239000007769 metal material Substances 0.000 claims description 14
- 238000000137 annealing Methods 0.000 claims description 6
- 238000000151 deposition Methods 0.000 claims description 5
- 229910000838 Al alloy Inorganic materials 0.000 claims description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 4
- 239000011810 insulating material Substances 0.000 claims description 4
- 229910052710 silicon Inorganic materials 0.000 claims description 4
- 239000010703 silicon Substances 0.000 claims description 4
- 229910001316 Ag alloy Inorganic materials 0.000 claims description 3
- 229910001020 Au alloy Inorganic materials 0.000 claims description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 3
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 claims description 3
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 claims description 3
- 229910052737 gold Inorganic materials 0.000 claims description 3
- 239000010931 gold Substances 0.000 claims description 3
- 239000003353 gold alloy Substances 0.000 claims description 3
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 3
- 229910052709 silver Inorganic materials 0.000 claims description 3
- 239000004332 silver Substances 0.000 claims description 3
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 2
- 229920000642 polymer Polymers 0.000 claims description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 2
- 239000010410 layer Substances 0.000 description 40
- 229910052751 metal Inorganic materials 0.000 description 20
- 239000002184 metal Substances 0.000 description 20
- 229910016343 Al2Cu Inorganic materials 0.000 description 11
- 238000001020 plasma etching Methods 0.000 description 11
- 238000000206 photolithography Methods 0.000 description 7
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 6
- 229910052721 tungsten Inorganic materials 0.000 description 6
- 239000010937 tungsten Substances 0.000 description 6
- 238000001039 wet etching Methods 0.000 description 4
- JPVYNHNXODAKFH-UHFFFAOYSA-N Cu2+ Chemical compound [Cu+2] JPVYNHNXODAKFH-UHFFFAOYSA-N 0.000 description 3
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 3
- 229910001431 copper ion Inorganic materials 0.000 description 3
- 238000009413 insulation Methods 0.000 description 3
- 239000010936 titanium Substances 0.000 description 3
- 229910052719 titanium Inorganic materials 0.000 description 3
- MAKDTFFYCIMFQP-UHFFFAOYSA-N titanium tungsten Chemical compound [Ti].[W] MAKDTFFYCIMFQP-UHFFFAOYSA-N 0.000 description 3
- ZAMOUSCENKQFHK-UHFFFAOYSA-N Chlorine atom Chemical compound [Cl] ZAMOUSCENKQFHK-UHFFFAOYSA-N 0.000 description 2
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 2
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 2
- 239000000460 chlorine Substances 0.000 description 2
- 229910052801 chlorine Inorganic materials 0.000 description 2
- 229910052804 chromium Inorganic materials 0.000 description 2
- 239000011651 chromium Substances 0.000 description 2
- 230000006378 damage Effects 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 238000001465 metallisation Methods 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 239000000758 substrate Substances 0.000 description 2
- GRYLNZFGIOXLOG-UHFFFAOYSA-N Nitric acid Chemical compound O[N+]([O-])=O GRYLNZFGIOXLOG-UHFFFAOYSA-N 0.000 description 1
- 239000002253 acid Substances 0.000 description 1
- 230000002378 acidificating effect Effects 0.000 description 1
- 238000007792 addition Methods 0.000 description 1
- 238000005275 alloying Methods 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 230000009286 beneficial effect Effects 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000002349 favourable effect Effects 0.000 description 1
- 239000011229 interlayer Substances 0.000 description 1
- 230000000155 isotopic effect Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 229910017604 nitric acid Inorganic materials 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 238000007517 polishing process Methods 0.000 description 1
- 230000009528 severe injury Effects 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000012876 topography Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53214—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being aluminium
- H01L23/53219—Aluminium alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
- H01L23/53233—Copper alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53242—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being a noble metal, e.g. gold
- H01L23/53247—Noble-metal alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the present invention generally relates to an interconnect structure and more particularly, relates to an interconnect structure consisting of a contact and an interconnect line having an alloy film formed thereinbetween as an etch-stop during the interconnect line forming process.
- the fabrication of a metal interconnect generally involves the blanket deposition of a metal conductive layer over the devices to be connected and then photomasking and etching the metal layer to form the interconnects. Both wet etching and reactive ion etching (RIE) techniques are used in etching the metal interconnects.
- RIE reactive ion etching
- the wet etching technique provides a desirable etch rate ratio (ERR) or a high selectivity for the metal not to be etched such that minimal damage is done to the underlying features on the chip. Since wet etching is isotopic in nature, the precise control of a submicron-level etching in high density integrated circuits is difficult.
- the reactive ion etching technique is anisotropic in nature and therefore is more preferred in forming interconnects and studs in VLSI or ULSI devices.
- the RIE technique is more effective in controlling submicron dimensions on high density devices.
- FIG. 1 where an enlarged, cross-sectional view of a conventional interconnect structure 10 of a semiconductor device is shown.
- the interconnect structure 10 is built on a silicon substrate 12 which has active regions 14 and 16 of either P or N type.
- the device is similar to a field-effect-transistor (FET) formed on a gate oxide insulation layer 22 on silicon substrate 12 .
- FET field-effect-transistor
- a first level contact studs 18 and 20 are formed on the active regions 14 and 16 in the thick oxide insulation layer 24 .
- the contact studs 18 and 20 connect the semiconductor device to first level metal lines 26 and 28 that are formed in a first level metalization layer (not shown).
- the contact studs 18 and 20 can be formed of tungsten with titanium or titanium/titanium nitride layers surrounding the studs.
- contact holes are opened through a photolithography and an etching process to form second level contact studs 34 and 36 .
- second level interconnect lines (or plugs) 42 and 44 can be built onto the device.
- a currently used interconnect structure such as that shown in FIG. 1 can be formed by an aluminum-based metalization process consisting of titanium layers over and under, titanium nitride cap lines and tungsten studs.
- the illustrated interconnect structure has a number of disadvantages of which most notably is the low electromigration resistance of the Al lines adjacent to the tungsten studs. Since tungsten studs act as a complete barrier to copper and aluminum transport, this results in copper depletion in Al areas adjacent to the studs. The copper depletion in turn leads to an electromigration open failure in the Al. To avoid this problem, a set of down stream ground rules that are based on reliability data are required. These rules limit the performance of advanced CMOS logic chips.
- a solution to this interconnect problem is therefore to replace the tungsten stud with a low resistivity material, such as aluminum, through which aluminum or copper can diffuse.
- a misalignment in the photomasking process may result in partially covered studs which during the etching process, can be etched away by the etchant used for etching the interconnect line. This creates voids in the aluminum studs and will possibly lead to the failure of the studs.
- U.S. Pat. No. 4,925,524 to Beatty discloses a method of using a chromium layer as an etch stop.
- the chromium layer is removed with an oxygen/chlorine plasma which has high selectivity to silicon oxide.
- chlorine is highly effective in etching away aluminum.
- U.S. Pat. No. 4,668,335 to Mockler, et al concerns an aluminum reactive ion etching technique that stops at a layer of titanium tungsten. The etch stop layer of titanium tungsten is then removed in a wet etching process.
- the method has the drawback that, for submicron dimensions in high density devices, lateral etching of titanium tungsten by a wet etch method can result in severe damage to the metal interconnect lines.
- U.S. Pat. No. 5,256,597 to Gambino et al. discloses the use of a self aligned conducting etch-stop for interconnect patterning.
- a sacrificial alloying layer must first be deposited on a conductive etch-stop layer before an interconnect layer can be deposited and thus requiring an extra processing step which is costly and time-consuming.
- an interconnect structure for an integrated circuit for resisting electromigration when high current densities pass through the interlayer contact regions of the structure is disclosed.
- the structure includes interconnect lines formed of a metal of copper, copper alloys, aluminum or aluminum alloys over a via or stud formed of an aluminum-copper alloy.
- An aluminum-copper alloy is used in the stud in order to (1) avoid the etching away of the stud during an etching process for the interconnect lines overlying the stud when the stud is only partially covered by the line, (2) eliminate the highly resistive tungsten vias, and (3) allow for diffusion of aluminum and copper through the Al 2 Cu via (stud). It would be more desirable if aluminum can be used in the stud based on its lower resistivity characteristics.
- an interconnect structure which has an interconnect that only partially overlaps a contact in a semiconductor structure and a method of making such interconnect structure are provided.
- an interconnect structure for providing electrical communication between an interconnect and a contact in a semiconductor device which includes a contact made of a first metallic material, an alloy film which substantially covers the contact, and an interconnect line of a second metallic material which at least partially covers the alloy film.
- the first and the second metallic materials can be selected from aluminum, aluminum alloys, copper, copper alloys, gold, gold alloys, silver and silver alloys.
- a suitable alloy film to be used over an aluminum or aluminum-copper stud is an aluminum-copper film.
- the contact fabricated in the semiconductor device is generally a via or a stud connecting between two interconnect lines.
- the interconnect line and the contact are generally formed in a layer of insulating material such as silicon oxide, silicon nitride, low dielectric constant polymer or silicon oxynitride.
- the alloy film of aluminum-copper can be formed by first blanket depositing a copper layer on the device covering an aluminum stud and then annealing to form the alloy layer overlying the stud. Utilizing the high etch rate ratio (ERR) of a wet etchant to remove the unreacted copper layer, the alloy film of aluminum-copper substantially prevents an aluminum stud from being etched by the etchant in a subsequent interconnect forming process.
- ERP etch rate ratio
- the present invention allows an interconnect line to only partially covers an alloy film that overlies a stud sufficient to provide electrical communication between the interconnect line and the stud.
- the present invention further provides a method for fabricating an interconnect line on a contact in a semiconductor device by the steps of first forming a contact of a first metallic material, then forming an alloy film to substantially cover the contact where the alloy film is capable of preventing the contact from being etched by an etchant in a subsequent interconnect line forming process, and forming an interconnect line of a second metallic material to at least partially cover the alloy film sufficient to provide electrical communication between the contact and the interconnect line.
- FIG. 1 is an enlarged, cross-sectional view of a conventional semiconductor device having multiple layers of interconnect structure.
- FIG. 2A is an enlarged, cross-sectional view of the present invention interconnect structure prior to the deposition of a copper layer.
- FIG. 2B is an enlarged, cross-sectional view of the present invention interconnect structure having a copper layer deposited on top and annealed to form a self-aligned aluminum-copper alloy.
- FIG. 2C is an enlarged, cross-sectional view of the present invention interconnect structure having an aluminum blanket layer deposited on top.
- FIG. 2D is an enlarged, cross-sectional view of the present invention interconnect structure wherein the aluminum layer is etched to form an interconnect line which partially overlaps the alloy layer.
- the present invention provides an interconnect structure for providing electrical connection between an interconnect and a contact in a semiconductor device and a method of making such structure.
- the structure allows a partially-overlapped metal line to be formed on a metal stud without the disadvantage of letting the metal stud be etched away in a subsequent etching process for forming the interconnect lines.
- the present invention is a self-aligned method of forming an alloy film on a metal stud such that the metal stud is completely covered by the alloy film which is subsequently used as an etch-stop.
- Chip real estate savings can be realized since only the top surface of the metal stud needs to be covered by the etch-stop layer and one does not have to enlarge the stud and line intersection areas in order to avoid partial overlap.
- the alloy etch-stop layer can also be used to aid in subsequent photolithography processes for forming the interconnect lines since the alloy etch-stop layer provides enhanced contrast due to slight local topography differences.
- the aluminum stud and an aluminum interconnect line subsequently formed on top of the etch-stop layer can both be doped by copper ions to provide improved electromigration and stress voiding resistance.
- the interconnect structure shown in FIG. 1 is an ideal structure that cannot normally be obtained in a semiconductor fabrication process. In a real fabrication process, there is always misalignment during the photolithography process and therefore, a stud and an interconnect line are not perfectly aligned. As shown in FIG. 2A, stud 52 and line 54 are misaligned due to misalignment in the photolithography process.
- the present invention interconnect structure consists of a layer of self-aligned Al 2 Cu layer on top of an aluminum or aluminum-copper stud to serve as an effective etch-stop in a reactive ion etching (RIE) process.
- RIE reactive ion etching
- the process can be carried out by the following steps. First, as shown in FIG. 2A, after an aluminum or aluminum-copper stud fill and a chemical mechanical polishing process, a layer of copper having a thickness between about 10 nm and about 50 nm is deposited onto the wafer. This is shown in FIG. 2B. The wafer is then annealed at a temperature between about 250° C. and about 350° C., and preferably between about 280° C. and about 320° C.
- the present invention process provides a self-aligned method to form an etch-stop film on top of the stud.
- the unreacted copper is removed by a wet etch method with an acid solution such as HNO 3 /H 2 O of approximately 10% concentration.
- the specific etchant solution has a high selectivity for copper, i.e., the etch rate ratios (ERR) are very favorable.
- the ERR for Cu/Al is approximately 150 to 1 and for Cu/Al 2 Cu is approximately 35 to 1.
- the unreacted copper layer can be completely removed with minimal or no damage to the etch-stop layer of Al 2 Cu.
- Other acidic based etchant systems used in wet etch or a RIE process may also work satisfactorily in the present invention method.
- a second level interconnect line is built on top of stud 52 and the etch-stop film 56 .
- Aluminum layer 62 is blanket deposited on top of the wafer 50 and then patterned by a photolithography process and etched in a reactive ion etching process. This is shown in FIGS. 2C and 2D. It is seen in FIG. 2D that even though there is a misalignment in the photolithography process for laying out the interconnect line 66 , the misalignment 68 would not cause any etching of the aluminum or the aluminum-copper stud 52 underneath.
- the ERR of the reactive ion etching process is very high between Al 2 Cu/Al, and therefore, the aluminum of the interconnect layer is removed without etching the stud 52 which is shielded by the etch-stop layer 56 of A 1 2 Cu.
- the interconnect line 66 therefore forms even for the case of a partially overlapped stud 52 , however this is sufficient to provide electrical communication between the interconnect and the stud.
- an annealing process conducted at a temperature range between about 310° C. and about 450° C., preferably between about 380° C. and 420° C. disperses the Al 2 Cu into both the underlying stud and the patterned metal interconnect line 66 on top to produce a homogeneous aluminum-copper alloy.
- the copper ions dispersed into the aluminum phase greatly enhance the electromigration resistance of the alloy.
- the presence of copper ions in aluminum also improves the stress voiding resistance of the alloyed stud and interconnect line.
- the etch-stop layer of Al 2 Cu can also be used as an anti-reflection coating over the aluminum stud 52 .
- the present invention method therefore provides a stud that is covered with a A 1 2 Cu cap layer as a source of copper for the stud and for the interconnect line formed on top.
- the method increases the electromigration lifetimes of both the studs and the lines.
- the copper concentration in the line levels is limited to less than 2 wt % in fabrication, due to the difficulty of removing Al 2 Cu particles which is present in aluminum-copper alloys with larger than 0.5 wt % copper solute additions by a reactive ion etching process.
- the present invention interconnect structure allows for improved alignment to subsequent levels because of the local topology differences between the Al 2 Cu coated vias and the planarized dielectric.
- the theta-phase Al 2 Cu can be in equilibrium with the aluminum at less than 2 wt % concentration in copper interconnect lines and therefore will dissolve to satisfy the aluminum-copper solubility requirement. This is found to be beneficial since the theta-phase Al 2 Cu will serve as a copper source for the aluminum-copper studs and lines to result in enhanced electromigration behavior.
- the self-aligned feature of the present invention interconnect structure further allows one skilled in the art to greatly improve the design rules since fully covered studs are no longer necessary.
Abstract
The present invention is concerned with an interconnect structure for providing electrical communication between an interconnect and a contact in a semiconductor device which includes a contact formed of aluminum or aluminum-copper, an aluminum-copper alloy film which is capable of substantially preventing the contact from being etched by an etchant and which covers substantially the contact, and an interconnect line formed of aluminum or aluminum-copper which at least partially covers the aluminum-copper film sufficient to provide electrical communication between the interconnect line and the contact. The present invention also provides a method for fabricating such interconnect structure.
Description
- The present invention generally relates to an interconnect structure and more particularly, relates to an interconnect structure consisting of a contact and an interconnect line having an alloy film formed thereinbetween as an etch-stop during the interconnect line forming process.
- In modern VLSI and ULSI semiconductor devices, the dimensions of the devices are continuing to shrink. In order to allow more devices to be built on the same size real estate, the vertical dimension of the semiconductor devices has been increased. The increasing vertical dimension of the devices requires more levels of metal interconnection to be built in order to connect the various devices on a chip. These metal interconnections, for instance, include local interconnects or straps which electrically connect closely spaced devices. The technology for fabricating multiple levels of metal interconnects therefore has become more important.
- The fabrication of a metal interconnect generally involves the blanket deposition of a metal conductive layer over the devices to be connected and then photomasking and etching the metal layer to form the interconnects. Both wet etching and reactive ion etching (RIE) techniques are used in etching the metal interconnects. The wet etching technique provides a desirable etch rate ratio (ERR) or a high selectivity for the metal not to be etched such that minimal damage is done to the underlying features on the chip. Since wet etching is isotopic in nature, the precise control of a submicron-level etching in high density integrated circuits is difficult. The reactive ion etching technique, on the other hand, is anisotropic in nature and therefore is more preferred in forming interconnects and studs in VLSI or ULSI devices. The RIE technique is more effective in controlling submicron dimensions on high density devices.
- Referring initially to FIG. 1, where an enlarged, cross-sectional view of a conventional interconnect structure10 of a semiconductor device is shown. The interconnect structure 10 is built on a
silicon substrate 12 which hasactive regions oxide insulation layer 22 onsilicon substrate 12. A firstlevel contact studs active regions oxide insulation layer 24. Thecontact studs level metal lines 26 and 28 that are formed in a first level metalization layer (not shown). Thecontact studs interconnect lines 26 and 28 are covered by a second thickoxide insulation layer 32, contact holes are opened through a photolithography and an etching process to form secondlevel contact studs 34 and 36. After a planarization process is carried out to form a smooth surface 38, second level interconnect lines (or plugs) 42 and 44 can be built onto the device. - A currently used interconnect structure such as that shown in FIG. 1 can be formed by an aluminum-based metalization process consisting of titanium layers over and under, titanium nitride cap lines and tungsten studs. The illustrated interconnect structure has a number of disadvantages of which most notably is the low electromigration resistance of the Al lines adjacent to the tungsten studs. Since tungsten studs act as a complete barrier to copper and aluminum transport, this results in copper depletion in Al areas adjacent to the studs. The copper depletion in turn leads to an electromigration open failure in the Al. To avoid this problem, a set of down stream ground rules that are based on reliability data are required. These rules limit the performance of advanced CMOS logic chips.
- A solution to this interconnect problem is therefore to replace the tungsten stud with a low resistivity material, such as aluminum, through which aluminum or copper can diffuse. An obvious problem in using aluminum studs is that during a subsequent etching step for forming the interconnect lines overlying the studs, a misalignment in the photomasking process may result in partially covered studs which during the etching process, can be etched away by the etchant used for etching the interconnect line. This creates voids in the aluminum studs and will possibly lead to the failure of the studs.
- Others have attempted to solve the problem by proposing various solutions. For instance, U.S. Pat. No. 4,925,524 to Beatty discloses a method of using a chromium layer as an etch stop. The chromium layer is removed with an oxygen/chlorine plasma which has high selectivity to silicon oxide. However, it is also known that chlorine is highly effective in etching away aluminum. U.S. Pat. No. 4,668,335 to Mockler, et al concerns an aluminum reactive ion etching technique that stops at a layer of titanium tungsten. The etch stop layer of titanium tungsten is then removed in a wet etching process. The method has the drawback that, for submicron dimensions in high density devices, lateral etching of titanium tungsten by a wet etch method can result in severe damage to the metal interconnect lines. U.S. Pat. No. 5,256,597 to Gambino et al. discloses the use of a self aligned conducting etch-stop for interconnect patterning. However, in this method, a sacrificial alloying layer must first be deposited on a conductive etch-stop layer before an interconnect layer can be deposited and thus requiring an extra processing step which is costly and time-consuming.
- In a copending application Ser. No. 08/332,328 assigned to the common assignee of the present invention which is incorporated here in its entirety by reference, an interconnect structure for an integrated circuit for resisting electromigration when high current densities pass through the interlayer contact regions of the structure is disclosed. The structure includes interconnect lines formed of a metal of copper, copper alloys, aluminum or aluminum alloys over a via or stud formed of an aluminum-copper alloy. An aluminum-copper alloy is used in the stud in order to (1) avoid the etching away of the stud during an etching process for the interconnect lines overlying the stud when the stud is only partially covered by the line, (2) eliminate the highly resistive tungsten vias, and (3) allow for diffusion of aluminum and copper through the Al2Cu via (stud). It would be more desirable if aluminum can be used in the stud based on its lower resistivity characteristics.
- It is therefore an object of the present invention to provide an interconnect structure for providing electrical communication between an interconnect and a contact that does not have the drawbacks and shortcomings of conventional interconnect structures.
- It is another object of the present invention to provide an interconnect structure for providing electrical communication between an interconnect and a contact that allows a metal line to only partially overlap a metal stud during the fabrication process.
- It is a further object of the present invention to provide an interconnect structure for providing electrical communication between an interconnect and a contact that can be fabricated by a self-aligning method in which an etch-stop layer is built on an aluminum stud.
- It is another further object of the present invention to provide an interconnect structure for providing electrical communication between an interconnect and a contact wherein a complete overlap of the contact by the interconnect is not necessary.
- It is yet another object of the present invention to provide an interconnect structure for providing electrical communication between an interconnect and a contact wherein an undesirable etching of the contact by an interconnect etching process can be avoided.
- It is still another object of the present invention to provide an interconnect structure for providing electrical communication between an interconnect and a contact wherein an alloy film of aluminum-copper is formed to substantially cover the upper surface of the contact.
- It is still another further object of the present invention to provide a semiconductor structure consisting of a contact formed of aluminum or aluminum-copper, an aluminum-copper film that substantially covers the contact, and an interconnect line formed of aluminum or aluminum-copper which at least partially covers the aluminum-copper film.
- It is yet another further object of the present invention to provide a method for fabricating an interconnect line on a contact in a semiconductor device by first forming an alloy film to substantially cover the contact such that the contact aluminum will not be etched by an etchant in a subsequent process for forming the interconnect line.
- In accordance with the present invention, an interconnect structure which has an interconnect that only partially overlaps a contact in a semiconductor structure and a method of making such interconnect structure are provided.
- In a preferred embodiment, an interconnect structure for providing electrical communication between an interconnect and a contact in a semiconductor device is provided which includes a contact made of a first metallic material, an alloy film which substantially covers the contact, and an interconnect line of a second metallic material which at least partially covers the alloy film. In the structure, the first and the second metallic materials can be selected from aluminum, aluminum alloys, copper, copper alloys, gold, gold alloys, silver and silver alloys. A suitable alloy film to be used over an aluminum or aluminum-copper stud is an aluminum-copper film. The contact fabricated in the semiconductor device is generally a via or a stud connecting between two interconnect lines. The interconnect line and the contact are generally formed in a layer of insulating material such as silicon oxide, silicon nitride, low dielectric constant polymer or silicon oxynitride. The alloy film of aluminum-copper can be formed by first blanket depositing a copper layer on the device covering an aluminum stud and then annealing to form the alloy layer overlying the stud. Utilizing the high etch rate ratio (ERR) of a wet etchant to remove the unreacted copper layer, the alloy film of aluminum-copper substantially prevents an aluminum stud from being etched by the etchant in a subsequent interconnect forming process. The present invention allows an interconnect line to only partially covers an alloy film that overlies a stud sufficient to provide electrical communication between the interconnect line and the stud.
- The present invention further provides a method for fabricating an interconnect line on a contact in a semiconductor device by the steps of first forming a contact of a first metallic material, then forming an alloy film to substantially cover the contact where the alloy film is capable of preventing the contact from being etched by an etchant in a subsequent interconnect line forming process, and forming an interconnect line of a second metallic material to at least partially cover the alloy film sufficient to provide electrical communication between the contact and the interconnect line.
- These and other objects, features and advantages of the present invention will become apparent from the following detailed description and the appended drawings in which:
- FIG. 1 is an enlarged, cross-sectional view of a conventional semiconductor device having multiple layers of interconnect structure.
- FIG. 2A is an enlarged, cross-sectional view of the present invention interconnect structure prior to the deposition of a copper layer.
- FIG. 2B is an enlarged, cross-sectional view of the present invention interconnect structure having a copper layer deposited on top and annealed to form a self-aligned aluminum-copper alloy.
- FIG. 2C is an enlarged, cross-sectional view of the present invention interconnect structure having an aluminum blanket layer deposited on top.
- FIG. 2D is an enlarged, cross-sectional view of the present invention interconnect structure wherein the aluminum layer is etched to form an interconnect line which partially overlaps the alloy layer.
- The present invention provides an interconnect structure for providing electrical connection between an interconnect and a contact in a semiconductor device and a method of making such structure. There are several benefits made possible by the present invention structure and method, Firstly, the structure allows a partially-overlapped metal line to be formed on a metal stud without the disadvantage of letting the metal stud be etched away in a subsequent etching process for forming the interconnect lines. Secondly, the present invention is a self-aligned method of forming an alloy film on a metal stud such that the metal stud is completely covered by the alloy film which is subsequently used as an etch-stop. Chip real estate savings can be realized since only the top surface of the metal stud needs to be covered by the etch-stop layer and one does not have to enlarge the stud and line intersection areas in order to avoid partial overlap. Thirdly, the alloy etch-stop layer can also be used to aid in subsequent photolithography processes for forming the interconnect lines since the alloy etch-stop layer provides enhanced contrast due to slight local topography differences. Fourthly, when an aluminum-copper alloy is used as the etch-stop layer on an aluminum stud, the aluminum stud and an aluminum interconnect line subsequently formed on top of the etch-stop layer can both be doped by copper ions to provide improved electromigration and stress voiding resistance.
- It should be noted that the interconnect structure shown in FIG. 1 is an ideal structure that cannot normally be obtained in a semiconductor fabrication process. In a real fabrication process, there is always misalignment during the photolithography process and therefore, a stud and an interconnect line are not perfectly aligned. As shown in FIG. 2A,
stud 52 andline 54 are misaligned due to misalignment in the photolithography process. - The present invention interconnect structure consists of a layer of self-aligned Al2Cu layer on top of an aluminum or aluminum-copper stud to serve as an effective etch-stop in a reactive ion etching (RIE) process. In a preferred embodiment, the process can be carried out by the following steps. First, as shown in FIG. 2A, after an aluminum or aluminum-copper stud fill and a chemical mechanical polishing process, a layer of copper having a thickness between about 10 nm and about 50 nm is deposited onto the wafer. This is shown in FIG. 2B. The wafer is then annealed at a temperature between about 250° C. and about 350° C., and preferably between about 280° C. and about 320° C. for an annealing time of approximately 0.5˜3 hours. Copper is alloyed with the aluminum or the aluminum-copper stud underneath to form A1 2Cu in the annealing process. Since only the copper film that is immediately adjacent to the stud is transformed into an alloy, the present invention process provides a self-aligned method to form an etch-stop film on top of the stud. Next, the unreacted copper is removed by a wet etch method with an acid solution such as HNO3/H2O of approximately 10% concentration. The specific etchant solution has a high selectivity for copper, i.e., the etch rate ratios (ERR) are very favorable. For instance, the ERR for Cu/Al is approximately 150 to 1 and for Cu/Al2Cu is approximately 35 to 1.The unreacted copper layer can be completely removed with minimal or no damage to the etch-stop layer of Al2Cu. Other acidic based etchant systems used in wet etch or a RIE process may also work satisfactorily in the present invention method.
- In the next fabrication step, a second level interconnect line is built on top of
stud 52 and the etch-stop film 56.Aluminum layer 62 is blanket deposited on top of thewafer 50 and then patterned by a photolithography process and etched in a reactive ion etching process. This is shown in FIGS. 2C and 2D. It is seen in FIG. 2D that even though there is a misalignment in the photolithography process for laying out theinterconnect line 66, themisalignment 68 would not cause any etching of the aluminum or the aluminum-copper stud 52 underneath. This is because the ERR of the reactive ion etching process is very high between Al2Cu/Al, and therefore, the aluminum of the interconnect layer is removed without etching thestud 52 which is shielded by the etch-stop layer 56 of A1 2Cu. Theinterconnect line 66 therefore forms even for the case of a partially overlappedstud 52, however this is sufficient to provide electrical communication between the interconnect and the stud. - Finally, an annealing process conducted at a temperature range between about 310° C. and about 450° C., preferably between about 380° C. and 420° C., disperses the Al2Cu into both the underlying stud and the patterned
metal interconnect line 66 on top to produce a homogeneous aluminum-copper alloy. The copper ions dispersed into the aluminum phase greatly enhance the electromigration resistance of the alloy. The presence of copper ions in aluminum also improves the stress voiding resistance of the alloyed stud and interconnect line. It should be noted that during the photolithography process for patterning theinterconnect line 66, the etch-stop layer of Al2Cu can also be used as an anti-reflection coating over thealuminum stud 52. - The present invention method therefore provides a stud that is covered with a A1 2Cu cap layer as a source of copper for the stud and for the interconnect line formed on top. The method increases the electromigration lifetimes of both the studs and the lines. Presently, the copper concentration in the line levels is limited to less than 2 wt % in fabrication, due to the difficulty of removing Al2Cu particles which is present in aluminum-copper alloys with larger than 0.5 wt % copper solute additions by a reactive ion etching process. Moreover, the present invention interconnect structure allows for improved alignment to subsequent levels because of the local topology differences between the Al2Cu coated vias and the planarized dielectric. The theta-phase Al2Cu can be in equilibrium with the aluminum at less than 2 wt % concentration in copper interconnect lines and therefore will dissolve to satisfy the aluminum-copper solubility requirement. This is found to be beneficial since the theta-phase Al2Cu will serve as a copper source for the aluminum-copper studs and lines to result in enhanced electromigration behavior. The self-aligned feature of the present invention interconnect structure further allows one skilled in the art to greatly improve the design rules since fully covered studs are no longer necessary.
- While the present invention has been described in an illustrative manner, it should be understood that the terminology used is intended to be in a nature of words of description rather than a limitation.
- Furthermore, while the present invention has been described in terms of a preferred embodiment, it is to be appreciated that those skilled in the art will readily apply these teachings to other possible variations of the inventions.
- The embodiment of the invention in which an exclusive property or privilege is claimed are defined as follows:
Claims (20)
1. An interconnect structure for providing electrical communication between an interconnect and a contact in a semiconductor device comprising:
a contact of a first metallic material;
an alloy film covers substantially said contact, and
an interconnect line of a second metallic material at least partially covers said alloy film.
2. An interconnect structure according to claim 1 , wherein said first and said second metallic materials are selected from the group consisting of aluminum, aluminum alloys, copper, copper alloys, gold, gold alloys, silver and silver alloys.
3. An interconnect structure according to claim 1 , wherein said first and said second metallic materials are the same.
4. An interconnect structure according to claim 1 , wherein said first and said second metallic materials are aluminum and said alloy film is aluminum-copper.
5. An interconnect structure according to claim 1 , wherein said contact is a stud providing electrical communication between two interconnect lines.
6. An interconnect structure according to claim 1 , wherein said interconnect line and said contact are formed in an insulating material.
7. An interconnect structure according to claim 1 , wherein said alloy film is formed by first depositing a copper layer on an aluminum contact and then annealing to form an alloy.
8. An interconnect structure according to claim 1 , wherein said alloy film is capable of substantially preventing the contact from being etched by an etchant.
9. An interconnect structure according to claim 1 , wherein said interconnect line at least partially covers the alloy film sufficient to provide electrical communication between said interconnect line and said contact.
10. A semiconductor structure comprising.
a contact formed of aluminum or aluminum-copper,
an aluminum-copper film capable of substantially preventing the contact from being etched by an etchant covers substantially said contact, and
an interconnect line formed of aluminum or aluminum-copper at least partially covers said aluminum-copper film sufficient to provide electrical communication between said interconnect line and said contact.
11. A semiconductor structure according to claim 10 , wherein said contact and said interconnect line are formed of aluminum.
12. A semiconductor structure according to claim 10 , wherein said aluminum-copper film is an etch-stop film sufficient to prevent said contact from being etched by an etchant during an etching process for said interconnect line.
13. A method of fabricating an interconnect line on a contact in a semiconductor device comprising the steps of:
forming a contact of a first metallic material,
forming an alloy film to substantially cover said contact, said alloy film is capable of substantially preventing said contact from being etched by an etchant in a process for forming said interconnect line, and
forming an interconnect line of a second metallic material to at least partially cover said alloy film sufficient to provide electrical communication between said contact and said interconnect line.
14. A method according to claim 13 , wherein said first and said second metallic materials are selected from the group consisting of aluminum, aluminum alloys, copper, copper alloys, gold, gold alloys, silver and silver alloys.
15. A method according to claim 13 , wherein said first and said second metallic materials are aluminum and said alloy film is aluminum-copper.
16. A method according to claim 13 , wherein said contact is a stud connecting electrically between two interconnect lines.
17. A method according to claim 13 , wherein said interconnect line and said contact are formed in an insulating material.
18. A method according to claim 17 , wherein said insulating material is selected from the group consisting of silicon oxide, silicon nitride silicon oxynitride and low dielectric constant polymers.
19. A method according to claim 13 , wherein said forming step for said alloy film further comprising the steps of first depositing a layer of copper on an aluminum stud and then annealing to form an aluminum-copper layer overlying said stud.
20. A method according to claim 13 , wherein said forming step for said alloy film is a self-aligned forming method.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/117,613 US20020111012A1 (en) | 1996-06-11 | 2002-04-04 | Partially-overlapped interconnect structure and method of making |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US66150696A | 1996-06-11 | 1996-06-11 | |
US09/027,041 US6396151B1 (en) | 1996-06-11 | 1998-02-20 | Partially-overlapped interconnect structure and method of making |
US10/117,613 US20020111012A1 (en) | 1996-06-11 | 2002-04-04 | Partially-overlapped interconnect structure and method of making |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/027,041 Division US6396151B1 (en) | 1996-06-11 | 1998-02-20 | Partially-overlapped interconnect structure and method of making |
Publications (1)
Publication Number | Publication Date |
---|---|
US20020111012A1 true US20020111012A1 (en) | 2002-08-15 |
Family
ID=24653889
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/027,041 Expired - Lifetime US6396151B1 (en) | 1996-06-11 | 1998-02-20 | Partially-overlapped interconnect structure and method of making |
US10/117,613 Abandoned US20020111012A1 (en) | 1996-06-11 | 2002-04-04 | Partially-overlapped interconnect structure and method of making |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/027,041 Expired - Lifetime US6396151B1 (en) | 1996-06-11 | 1998-02-20 | Partially-overlapped interconnect structure and method of making |
Country Status (3)
Country | Link |
---|---|
US (2) | US6396151B1 (en) |
JP (1) | JPH1070190A (en) |
KR (1) | KR100270593B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI508295B (en) * | 2012-05-01 | 2015-11-11 | Taiwan Semiconductor Mfg Co Ltd | Semiconductor device and method of fabricating a semiconductor device |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6620721B1 (en) * | 2002-06-04 | 2003-09-16 | United Microelectronics Corp. | Method of forming a self-aligning pad |
US8835319B2 (en) * | 2012-03-02 | 2014-09-16 | Infineon Technologies Ag | Protection layers for conductive pads and methods of formation thereof |
US9136166B2 (en) * | 2013-03-08 | 2015-09-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect structure and methods of making same |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS60245252A (en) * | 1984-05-21 | 1985-12-05 | Hitachi Ltd | Multilayer interconnection member |
US4668335A (en) * | 1985-08-30 | 1987-05-26 | Advanced Micro Devices, Inc. | Anti-corrosion treatment for patterning of metallic layers |
US4925524A (en) * | 1987-06-12 | 1990-05-15 | Hewlett-Packard Company | Method for forming tungsten structures in a semiconductor |
US5071714A (en) * | 1989-04-17 | 1991-12-10 | International Business Machines Corporation | Multilayered intermetallic connection for semiconductor devices |
US5143820A (en) * | 1989-10-31 | 1992-09-01 | International Business Machines Corporation | Method for fabricating high circuit density, self-aligned metal linens to contact windows |
US5225040A (en) * | 1990-04-16 | 1993-07-06 | Raytheon Company | Process for patterning metal connections in small-geometry semiconductor structures |
TW520072U (en) * | 1991-07-08 | 2003-02-01 | Samsung Electronics Co Ltd | A semiconductor device having a multi-layer metal contact |
JPH0547760A (en) | 1991-08-12 | 1993-02-26 | Hitachi Ltd | Semiconductor integrated circuit device and its manufacture and sputtering target for the manufacture |
US5256597A (en) * | 1992-09-04 | 1993-10-26 | International Business Machines Corporation | Self-aligned conducting etch stop for interconnect patterning |
JPH08102463A (en) | 1994-09-30 | 1996-04-16 | Mitsubishi Electric Corp | Integrated circuit, its manufacture and its thin film forming equipment |
US5565707A (en) * | 1994-10-31 | 1996-10-15 | International Business Machines Corporation | Interconnect structure using a Al2 Cu for an integrated circuit chip |
JP3391933B2 (en) | 1995-04-27 | 2003-03-31 | 沖電気工業株式会社 | Semiconductor device and manufacturing method thereof |
DE69637333T2 (en) | 1995-06-27 | 2008-10-02 | International Business Machines Corp. | Copper alloys for chip connections and manufacturing processes |
KR0179795B1 (en) | 1995-12-28 | 1999-04-15 | 문정환 | Method of diffusion barrier film |
JPH10223635A (en) | 1997-02-12 | 1998-08-21 | Hitachi Ltd | Semiconductor device and manufacture thereof |
US6387805B2 (en) | 1997-05-08 | 2002-05-14 | Applied Materials, Inc. | Copper alloy seed layer for copper metallization |
-
1997
- 1997-05-21 KR KR1019970019767A patent/KR100270593B1/en not_active IP Right Cessation
- 1997-06-04 JP JP9146821A patent/JPH1070190A/en active Pending
-
1998
- 1998-02-20 US US09/027,041 patent/US6396151B1/en not_active Expired - Lifetime
-
2002
- 2002-04-04 US US10/117,613 patent/US20020111012A1/en not_active Abandoned
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI508295B (en) * | 2012-05-01 | 2015-11-11 | Taiwan Semiconductor Mfg Co Ltd | Semiconductor device and method of fabricating a semiconductor device |
US9716032B2 (en) | 2012-05-01 | 2017-07-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Via-free interconnect structure with self-aligned metal line interconnections |
Also Published As
Publication number | Publication date |
---|---|
KR100270593B1 (en) | 2000-12-01 |
US6396151B1 (en) | 2002-05-28 |
JPH1070190A (en) | 1998-03-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6445073B1 (en) | Damascene metallization process and structure | |
US6713875B2 (en) | Barrier layer associated with a conductor layer in damascene structures | |
US6406994B1 (en) | Triple-layered low dielectric constant dielectric dual damascene approach | |
US6103629A (en) | Self-aligned interconnect using high selectivity metal pillars and a via exclusion mask | |
US4436582A (en) | Multilevel metallization process for integrated circuits | |
US6472317B1 (en) | Dual damascene arrangement for metal interconnection with low k dielectric constant materials in dielectric layers | |
US20100219529A1 (en) | Method and apparatus for forming metal-metal oxide etch stop/barrier for integrated circuit interconnects | |
US6191484B1 (en) | Method of forming planarized multilevel metallization in an integrated circuit | |
US6383911B2 (en) | Semiconductor device and method for making the same | |
JPH09199443A (en) | Method for manufacturing landing pad structure body in integrated circuit | |
EP0534631B1 (en) | Method of forming vias structure obtained | |
US6603206B2 (en) | Slot via filled dual damascene interconnect structure without middle etch stop layer | |
KR100860133B1 (en) | Locally increasing sidewall density by ion implantation | |
US6348734B1 (en) | Self-aligned copper interconnect architecture with enhanced copper diffusion barrier | |
US6522013B1 (en) | Punch-through via with conformal barrier liner | |
KR100554210B1 (en) | Dual damascene with self aligned via interconnects | |
US6501180B1 (en) | Structure and method for controlling copper diffusion and for utilizing low K materials for copper interconnects in integrated circuit structures | |
US20020192937A1 (en) | Method for manufacturing semiconductor devices having copper interconnect and low-K dielectric layer | |
US6682999B1 (en) | Semiconductor device having multilevel interconnections and method of manufacture thereof | |
US6396151B1 (en) | Partially-overlapped interconnect structure and method of making | |
US6429116B1 (en) | Method of fabricating a slot dual damascene structure without middle stop layer | |
US6465340B1 (en) | Via filled dual damascene structure with middle stop layer and method for making the same | |
US6200890B1 (en) | Method of fabricating copper damascene | |
US20020106895A1 (en) | Method for forming copper interconnect and enhancing electromigration resistance | |
US6833316B2 (en) | Semiconductor device including a pad and a method of manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION |