JPS6343349A - Multilayer thin-film interconnection - Google Patents

Multilayer thin-film interconnection

Info

Publication number
JPS6343349A
JPS6343349A JP18712286A JP18712286A JPS6343349A JP S6343349 A JPS6343349 A JP S6343349A JP 18712286 A JP18712286 A JP 18712286A JP 18712286 A JP18712286 A JP 18712286A JP S6343349 A JPS6343349 A JP S6343349A
Authority
JP
Japan
Prior art keywords
layer
film
wiring
deposited
insulating film
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP18712286A
Other languages
Japanese (ja)
Other versions
JP2511892B2 (en
Inventor
Hiroshi Yamamoto
浩 山本
Tsutomu Fujita
勉 藤田
Takao Kakiuchi
垣内 孝夫
Kosaku Yano
矢野 航作
Shoichi Tanimura
谷村 彰一
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Panasonic Holdings Corp
Original Assignee
Matsushita Electric Industrial Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Matsushita Electric Industrial Co Ltd filed Critical Matsushita Electric Industrial Co Ltd
Priority to JP61187122A priority Critical patent/JP2511892B2/en
Publication of JPS6343349A publication Critical patent/JPS6343349A/en
Application granted granted Critical
Publication of JP2511892B2 publication Critical patent/JP2511892B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Landscapes

  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

PURPOSE:To reduce inter-layer contact resistance, and to shorten the wiring delay time by using a multilayer film, in which Al is employed as one layer in a wiring layer and the one layer and high melting-point metallic layers are deposited alternately, and forming a wiring layer as the next layer through a layer insulating film. CONSTITUTION:A CVD-SiO2 film is deposited on the surface of a semiconductor substrate 1, to which various structure required is manufactured completely, as a layer insulating film 2, a contact-hole is shaped, and Ti films 3a and Al.Si films 3b are each deposited continuously through a sputtering method in the same vacuum in three layers and two layers. The pattern of Ti/Al.Si/Ti/Al-Si/ Ti multilayer film is formed, thus shaping a wiring layer 3. An SiO2 film is deposited as a layer insulating film 4 through a plasma CVD method, an inter- layer contact hole 5 is shaped, and a metal is deposited selectively only in the hole 5, and used as a contact-hole burying material 6. Lastly, a wiring layer 7 and a surface protective film 12 are manufactured respectively through the same method as the wiring layer 3 and the layer insulating film 4.

Description

【発明の詳細な説明】 産業上の利用分野 本発明は、半導体装置等において用いられる多層薄膜配
線に関するものであり、特に、層間コンタクト抵抗およ
び配線抵抗が低い多層薄膜配線に関する。
DETAILED DESCRIPTION OF THE INVENTION Field of the Invention The present invention relates to multilayer thin film interconnects used in semiconductor devices and the like, and particularly relates to multilayer thin film interconnects with low interlayer contact resistance and low interconnect resistance.

従来の技術 従来、半導体装置における多層薄膜配線は、(1)Al
  もしくはM合金、(2)貴金属もしくは貴金属合金
、(■高融点金属もしくは高融点金属合金、(4)多結
晶シリコンなどの材料を単独で用いるかもしくは複数組
み合わせて形成されていた。
Conventional technology Conventionally, multilayer thin film wiring in semiconductor devices is made of (1) Al
Or M alloy, (2) noble metal or noble metal alloy, (■ high melting point metal or high melting point metal alloy, (4) polycrystalline silicon, etc. materials were used alone or in combination.

発明が解決しようとする問題点 Al  もしくはAI 合金は大気中で容易に強固なA
12o3 絶縁層をその表面に形成するため、それを最
上層以外の配線層の材料として用いる場合、次層との層
間コンタクト抵抗を低くするためには、次層の配線材料
もしくはコンタクト孔埋込み材料の堆積の直前にたとえ
ばAr  イオンによるスパッタを行ない表面A12o
3層を除去する工程を追加する必要があった。しかも、
今後半導体装置の微細化が進むにつれて、コンタクトホ
ール側壁からスパッタされた物質の両付着などの現象に
より、この様な方法で層間コンタクト抵抗を十分に抵く
するとこが困難になることに加え、スパッタダメージに
よって半導体装置の電気特性の劣化も大きくなる。
Problems to be Solved by the Invention Al or AI alloys easily become strong in the atmosphere.
12o3 When an insulating layer is formed on the surface and is used as a material for a wiring layer other than the top layer, in order to lower the interlayer contact resistance with the next layer, it is necessary to use the wiring material of the next layer or the contact hole filling material. Immediately before the deposition, sputtering using Ar ions, for example, is performed to form the surface A12o.
It was necessary to add a step to remove three layers. Moreover,
As the miniaturization of semiconductor devices progresses in the future, it will become difficult to sufficiently reduce the interlayer contact resistance using this method due to phenomena such as the adhesion of materials sputtered from the sidewalls of contact holes. The damage also increases the deterioration of the electrical characteristics of the semiconductor device.

一方、前記(勢〜(4)の材料を用いた場合には上記の
様なAlもしくはAI 合金を用いた場合の間眺点は解
決されるが、それらの)材料はAl、A1合金に比較し
て高い抵抗率を持つため、配線抵抗の増加および配線遅
延時間の増大の問題が発生した。
On the other hand, when using the materials listed in (4) above, the problem with using Al or AI alloys as described above is solved, but these materials are compared to Al and Al alloys. Since the wire has a high resistivity, problems such as an increase in wiring resistance and an increase in wiring delay time have arisen.

問題点全解決するための手段 本発明の多層薄膜配線は、最上層を除く配線層の内の少
くとも一層はAlもしくはA1合金よりなる第1層と高
融点金属もしくは高融点金属合金よりなる第2層とをそ
れぞれ一層以上最上層に第2層がくる様に交互に堆積し
た多層膜を用いて形成される。続いて必要位置に層間コ
ンタクト孔を形成した層間絶縁膜をその上に被覆した後
かもしくはさらにコンタクト孔埋込み材料の堆積を行な
った後に第二の金属薄膜を堆積し次層の配線層を形成す
る。
Means for Solving All Problems In the multilayer thin film wiring of the present invention, at least one of the wiring layers except the top layer includes a first layer made of Al or an A1 alloy and a first layer made of a high melting point metal or a high melting point metal alloy. It is formed using a multilayer film in which two or more layers are alternately deposited such that the second layer is the top layer. Subsequently, after coating the interlayer insulating film with interlayer contact holes formed at necessary positions, or after depositing a contact hole filling material, a second metal thin film is deposited to form the next wiring layer. .

作   用 高融点金属もしくは高融点金属合金層を表面に持つ多層
膜の表面には、Al、ke  合金の場合の#203の
様な強固な絶縁膜層が容易に形成されることはない。従
ってArスパッタ等の工程を追加することなく次層の金
属膜の堆積を行っても低い層間コンタクト抵抗を得るこ
とができる。しかも、高1散点金属、高融点金属合金層
は多層膜全体の膜厚に比してはるかに薄くしても上記の
作用は得られるため、多層膜の抵抗率をAI、A1合合
金膜それと同程度に寸で沃<シ、それを用いて作製した
配線の抵抗をM、M合金を用いて作製した場合と同程度
に1で低くして、配属遅延時間を短くすることができる
Function: On the surface of a multilayer film having a high melting point metal or high melting point metal alloy layer on the surface, a strong insulating film layer like #203 in the case of Al, ke alloy is not easily formed. Therefore, low interlayer contact resistance can be obtained even if the next layer of metal film is deposited without adding a process such as Ar sputtering. Moreover, the above effect can be obtained even if the high-1 dissipation point metal or high-melting point metal alloy layer is made much thinner than the thickness of the entire multilayer film, so the resistivity of the multilayer film can be reduced by the AI or A1 alloy film. The resistance of wiring made using it can be made as low as 1 to the same extent as when made using M and M alloys, and the placement delay time can be shortened.

実施例 以下、図面に基づいて本発明について更に詳しく説明す
る。
EXAMPLES The present invention will be explained in more detail below based on the drawings.

第1図は本発明にかかる多層薄膜配線の一実施例の部分
拡大断面図を示す。図では省略されているが半導体基板
1は半導体装置として必要な各種構造のほとんどを含ん
でいる。ただし配線については一部のみしか含んでいな
い。第1層間絶縁膜2には熱酸化膜%CV D  S 
102膜(HT○、NSG。
FIG. 1 shows a partially enlarged sectional view of an embodiment of multilayer thin film wiring according to the present invention. Although not shown in the figure, the semiconductor substrate 1 includes most of the various structures necessary for a semiconductor device. However, only part of the wiring is included. The first interlayer insulating film 2 has a thermal oxide film %CV D S
102 membrane (HT○, NSG.

P SG 、BPSG等)、CV D −Si3N4膜
、プラズマS i02 tプラズマSiN 膜等を使用
し、やはり図では省略されているが、必要な位置にコン
タクト孔を形成する。第1配線層3および第2配線層7
を構成するTi 膜:pa、7a、Al−5i膜sb、
7bは真空蒸着法、スパッタ法、CVD法などによって
堆積する。それぞれの膜厚は、たとえばAl−3iが4
60 nm、Tiが30nm程度である。本例で(佳い
ずれの配線層にもTi /Al −3i /Ti /l
’J・St/Tiの5層膜を使用したが、当然、第1配
線層3にTi、/Al−5i(15J!・Si上にTi
を堆積する)に2層膜を使用するのみで、第2配線層7
には通常のAl−8i合金膜を使用した場合においても
層間コンタクト抵抗および配線抵抗が低い多層薄膜配線
を得ることができる。しかし本例の様な多層膜を利用す
ることによって、エレクトロマイグレーションによる断
線の発生や熱処理中のヒーロック成長によるリークの発
生を防止することも可能になる。また、Al−3i合金
膜のかわりに純Al膜やAl−8i−Cu。
PSG, BPSG, etc.), CVD-Si3N4 film, plasma Si02t plasma SiN film, etc., and contact holes are formed at required positions, although these are also omitted in the figure. First wiring layer 3 and second wiring layer 7
Ti film constituting: pa, 7a, Al-5i film sb,
The layer 7b is deposited by vacuum evaporation, sputtering, CVD, or the like. The thickness of each film is, for example, 4 for Al-3i.
60 nm, and Ti is about 30 nm. In this example, Ti /Al -3i /Ti /l is used in any wiring layer.
'A five-layer film of J.St/Ti was used, but of course Ti was used on the first wiring layer 3, and Ti/Al-5i (15J!/Ti on Si) was used.
By using only a two-layer film for the second wiring layer 7
Even when a normal Al-8i alloy film is used, a multilayer thin film wiring with low interlayer contact resistance and low wiring resistance can be obtained. However, by using a multilayer film like the one in this example, it is also possible to prevent wire breakage due to electromigration and leakage due to heelock growth during heat treatment. Also, instead of the Al-3i alloy film, a pure Al film or Al-8i-Cu is used.

A4・5i−Ttなどの合金膜を用いても、Ti膜のか
わりにMo、Wなどの他の高融点合金膜やT I S 
12 t T iNなどの高融点金属合金膜を用いても
同様の効果を得ることができる。第2層間絶縁膜4およ
び表面保護膜12にはLTO,PSG、BPSG、プラ
ズマS 102 tプラズマSiNなどの低温で堆積で
きる絶縁膜を使用する。コンタクト孔埋込み材料6には
、たとえば選択CVD法によるwl、バイアススパッタ
法によるAIまたはMo膜などを使用する。
Even if an alloy film such as A4/5i-Tt is used, other high melting point alloy films such as Mo or W or TIS are used instead of the Ti film.
A similar effect can be obtained by using a high melting point metal alloy film such as 12 t TiN. For the second interlayer insulating film 4 and the surface protection film 12, an insulating film that can be deposited at a low temperature, such as LTO, PSG, BPSG, or plasma S102t plasma SiN, is used. As the contact hole filling material 6, for example, wl formed by selective CVD, AI or Mo film formed by bias sputtering, etc. is used.

なお、この埋込み材料は本例の様にコンタクト孔のアス
ペクト比が高い場合は必要だが、低い場合には必ずしも
必要ではない。
Note that this filling material is necessary when the aspect ratio of the contact hole is high as in this example, but is not necessarily necessary when the aspect ratio is low.

以上の様な構成の多層薄膜配線は例えば次の様にして作
成される。すなわちまず、半導体装置として必要な各種
構造の作製を既に終えた半導体基板1の表面に第1層間
絶縁膜2としてCVD−3102膜を堆積し、必要な位
置にコンタクトホールを形成し必要ならばコンタクト埋
込材料を堆積した後にTi膜3aおよびAl−8i膜3
bをそれぞれ3層および2層、同一真空中で連続的にス
パッタ法によって堆積する(第2図a参照)。次にTi
 /Al −St /Ti /JJ−Si /Ti多層
膜のパターンをフォトレジスト法$・よび乾式蝕刻法に
よって形成し、第1配線層3とする。続いてプラズマC
VD法で5IOlを第1層間絶縁膜4を堆積し、フォト
レジスト法および乾式蝕刻法によって第1層間コンタク
ト孔5を形成する(第2図す参照)。次に減圧CVD法
によってタングステン等の金属をコンタクト孔の内部に
のみ選択的に堆積し、コンタクト孔埋込み材料6とする
(第2図C参照)この工程において、第1配線層3が従
来のA1合金であった場合には表面A4203層の存在
によって選択性が悪化する可能性があり、まだ、たとえ
ば金属フッ化物ガスも用いたCVDを行なった場合、界
面にA111!フツ化物が残留する問題があるが本発明
の構造においては、配線層最上部の高融点金属もしくは
高融点金属合金の種類を適当に選定することにより、そ
の様な問題の発生を防止することができ、その効果が犬
である。最後に第2配線層7および表面保護膜12をそ
れぞれ第1配線層3および第2層間絶縁膜と同様の方法
にて作製する(第2図C参照)。
The multilayer thin film wiring having the above-mentioned configuration is produced, for example, in the following manner. That is, first, a CVD-3102 film is deposited as a first interlayer insulating film 2 on the surface of a semiconductor substrate 1 on which various structures necessary for a semiconductor device have already been fabricated, and contact holes are formed at required positions to make contacts if necessary. After depositing the embedding material, a Ti film 3a and an Al-8i film 3 are deposited.
3 and 2 layers of each of B are deposited successively in the same vacuum by sputtering (see FIG. 2a). Next, Ti
A pattern of /Al-St/Ti/JJ-Si/Ti multilayer film is formed by a photoresist method and a dry etching method to form a first wiring layer 3. Then plasma C
A first interlayer insulating film 4 of 5IOl is deposited by a VD method, and a first interlayer contact hole 5 is formed by a photoresist method and a dry etching method (see FIG. 2). Next, a metal such as tungsten is selectively deposited only inside the contact hole using a low pressure CVD method to form a contact hole filling material 6 (see FIG. 2C). In the case of an alloy, the selectivity may deteriorate due to the presence of the A4203 layer on the surface, and if CVD is also performed using metal fluoride gas, for example, A111! Although there is a problem that fluorides remain, in the structure of the present invention, such a problem can be prevented by appropriately selecting the type of high melting point metal or high melting point metal alloy at the top of the wiring layer. You can, and the effect is a dog. Finally, the second wiring layer 7 and the surface protection film 12 are formed in the same manner as the first wiring layer 3 and the second interlayer insulating film, respectively (see FIG. 2C).

第3図は本発明にかかる多層薄膜配線の第2の実施例の
部分拡大断面図を示す。ここでは第1図の例の場合より
もさらに工程を進めて3層多層配線構造をとっている。
FIG. 3 shows a partially enlarged sectional view of a second embodiment of the multilayer thin film wiring according to the present invention. Here, the process is further advanced than in the case of the example shown in FIG. 1, and a three-layer multilayer wiring structure is obtained.

轟然のことながら、さらに配線店数の多い構造において
本発明を実施することも可能である。
Of course, it is also possible to implement the present invention in a structure with an even greater number of wiring outlets.

また第3図においては第1配線層3/は多結晶Si膜3
’a上にCVD法によってタングステン膜3′bを堆積
した材料を用いて作製している。この様に本発明を実施
する際には、すべての配線層にAI もしくはA1合金
層と高融点金属もしくは高融点金属合金層との多層膜を
使用する必要はないのであって、目的に応じて他の材料
を使用することが可能である。
In addition, in FIG. 3, the first wiring layer 3/ is a polycrystalline Si film 3.
It is fabricated using a material in which a tungsten film 3'b is deposited on 'a by CVD. In this manner, when carrying out the present invention, it is not necessary to use a multilayer film of an AI or A1 alloy layer and a high melting point metal or high melting point metal alloy layer for all wiring layers, and depending on the purpose, It is possible to use other materials.

最後に第4図に従来の技術を用いて2層多層配線を作製
した場合の実施例の部分拡大断面図を示す。第1配線層
3“にAlaSL膜を用いており、コンタクト孔埋込み
材料堆積前にへτスパッタ処理を行ってはいるのだが、
第1層間コンタクト孔6が微細で高アスペクト比を持っ
ているためAe−Si表面のA4202層除去が完全に
は行えず、層間コンタクト抵抗が高くなっている。
Finally, FIG. 4 shows a partially enlarged cross-sectional view of an example in which a two-layer multilayer interconnection is fabricated using a conventional technique. Although the AlaSL film is used for the first wiring layer 3'' and τ sputtering is performed before depositing the contact hole filling material,
Since the first interlayer contact hole 6 is minute and has a high aspect ratio, the A4202 layer on the Ae-Si surface cannot be completely removed, resulting in high interlayer contact resistance.

発明の効果 本発明による多層薄膜配線は以上の様な構成よりなるも
のであシ、配線層を形成する金属薄膜の表面にはM合金
の場合のAl2O3の様な強固な絶縁膜が形成されるこ
とがないため、 Arスバフタなどの処理を行わなくて
も層間コンタクト抵抗を低くすることが可能である。ま
た、配線層はその厚さの大部分をAl  もしくはA1
合金がしめる多層金属薄膜によって作製するため、配線
抵抗を従来のA1合金配線とほぼ同一の低い値に抑える
ことができる。従って本発明にかかる多層薄膜配線は極
めヤ産業上価値の高いものである。
Effects of the Invention The multilayer thin film wiring according to the present invention has the above-mentioned structure, and a strong insulating film such as Al2O3 in the case of M alloy is formed on the surface of the metal thin film forming the wiring layer. Therefore, it is possible to lower the interlayer contact resistance without performing a process such as Ar buffing. In addition, most of the thickness of the wiring layer is made of Al or A1.
Since it is manufactured using a multilayer metal thin film made of an alloy, the wiring resistance can be suppressed to a low value that is almost the same as that of conventional A1 alloy wiring. Therefore, the multilayer thin film wiring according to the present invention is of extremely high industrial value.

【図面の簡単な説明】[Brief explanation of the drawing]

第1図は本発明にかかる多層薄膜配線の一実施例の部分
拡大断面図、第2図は同多層薄膜配線を製造する工程の
一部を示す部分拡大断面図を、第3図は本発明の多層薄
膜配線の第2の実施例の部分拡大断面図、第4図は従来
の多層薄膜配線の一例の部分拡大断面図である。 1・・・・・・半導体基板、2・・・・・・第1層間絶
縁膜、3゜3′、3″−・・・・・第1配線層、3−1
・・・・・・Ti膜、3−2゜3L1・−・・・・Al
・Si[,3′−1・・・・・・多結晶Si膜。 3/−2・・・・・・CVDタングステン膜、4・・・
・・・第2,1間絶縁膜、6・・・・・・第1層間コン
タクト孔、6,10・・・・・・コンタクト孔埋込み材
料、7.7′−一第2配線層、7−1・・・・・・Ti
膜、7−2.7”−1・・・・・・M・Si膜、8・・
・・・・第2層間絶縁膜、9・・・・・・第2層間コン
タクト孔、11・・・・・・第3配線層、11−1・・
・・・・Ti膜、11−2・山・・AlllSi膜、1
2・・・・・・表面保護膜。 代理人の氏名 弁理士 中 尾 敏 男 ほか1名1−
−−4町丁、1枚 ?−名1冴開V昧朕 3−  不1配線量 36.1a−−−−Ti 騰 5−−−4(4r:Iコ>f71−E r−−−、ンク2と島15八と1■斗 7− 茶2鵠憾1 f’1−−−fz順千遵朕 t、IQ−−・jンタへ)乙;テJピ!と不・)ざ+7
b、 11b−A45μ裏 8−第3,4間馳′Pk換 派 d           −ロ
FIG. 1 is a partially enlarged sectional view of an embodiment of a multilayer thin film wiring according to the present invention, FIG. 2 is a partially enlarged sectional view showing a part of the process for manufacturing the same multilayer thin film wiring, and FIG. FIG. 4 is a partial enlarged sectional view of an example of a conventional multilayer thin film wiring. DESCRIPTION OF SYMBOLS 1... Semiconductor substrate, 2... First interlayer insulating film, 3°3', 3''-... First wiring layer, 3-1
...Ti film, 3-2゜3L1...Al
-Si[,3'-1... Polycrystalline Si film. 3/-2...CVD tungsten film, 4...
...Second and first interlayer insulating film, 6...First interlayer contact hole, 6,10...Contact hole filling material, 7.7'-1 second wiring layer, 7 -1...Ti
Membrane, 7-2.7"-1... M.Si film, 8...
...Second interlayer insulating film, 9...Second interlayer contact hole, 11...Third wiring layer, 11-1...
...Ti film, 11-2 Mountain...AllSi film, 1
2...Surface protective film. Name of agent: Patent attorney Toshio Nakao and 1 other person1-
--4 towns, 1 piece? -Name 1 Clearance V Mechanism 3- Un1 wiring amount 36.1a----Ti rise 5---4 (4r: I > f71-E r---, Nku 2 and Island 158 and 1 ■斗7- 茶2鵠憾1 f'1---fz溭子朕t、IQ--・Junita)Otsu; TeJpi! Tofu・)za+7
b, 11b-A45μ back 8-3rd and 4th space 'Pk replacement d-ro

Claims (1)

【特許請求の範囲】[Claims] AlもしくはAl合金よりなる第1層と、高融点金属も
しくは高融点金属合金よりなる第2層とをそれぞれ一層
以上、最上層に第2層がくる様交互に堆積した多層膜を
用いて形成した薄膜金続配線層上に、必要な位置に層間
コンタクト孔を形成した層間絶縁膜層を形成し、第2の
薄膜金属配線層を形成した構造を有してなる多層薄膜配
線。
Formed using a multilayer film in which a first layer made of Al or an Al alloy and a second layer made of a high melting point metal or a high melting point metal alloy are deposited alternately such that the second layer is the top layer. A multilayer thin film wiring having a structure in which an interlayer insulating film layer with interlayer contact holes formed at required positions is formed on a thin film metal wiring layer, and a second thin film metal wiring layer is formed.
JP61187122A 1986-08-08 1986-08-08 Multilayer thin film wiring and method for forming the same Expired - Fee Related JP2511892B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP61187122A JP2511892B2 (en) 1986-08-08 1986-08-08 Multilayer thin film wiring and method for forming the same

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP61187122A JP2511892B2 (en) 1986-08-08 1986-08-08 Multilayer thin film wiring and method for forming the same

Publications (2)

Publication Number Publication Date
JPS6343349A true JPS6343349A (en) 1988-02-24
JP2511892B2 JP2511892B2 (en) 1996-07-03

Family

ID=16200496

Family Applications (1)

Application Number Title Priority Date Filing Date
JP61187122A Expired - Fee Related JP2511892B2 (en) 1986-08-08 1986-08-08 Multilayer thin film wiring and method for forming the same

Country Status (1)

Country Link
JP (1) JP2511892B2 (en)

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63314851A (en) * 1987-06-17 1988-12-22 Nec Corp Semiconductor device
JPS648645A (en) * 1987-06-30 1989-01-12 Nec Corp Semiconductor integrated circuit
JPH01255250A (en) * 1988-04-05 1989-10-12 Fujitsu Ltd Forming method for multilayer interconnection
JPH0235753A (en) * 1988-07-26 1990-02-06 Matsushita Electric Ind Co Ltd Manufacture of semiconductor device
JPH02181920A (en) * 1989-01-09 1990-07-16 Hitachi Ltd Semiconductor integrated circuit device
JPH02278827A (en) * 1989-04-20 1990-11-15 Nec Corp Wiring structure of semiconductor integrated circuit device and its formation
JPH039522A (en) * 1989-06-07 1991-01-17 Nec Corp Manufacture of semiconductor device
JPH03116932A (en) * 1989-09-29 1991-05-17 Sharp Corp Formation of multilayer wiring
JPH03129755A (en) * 1989-07-14 1991-06-03 Hitachi Ltd Semiconductor device and manufacture thereof
US5128744A (en) * 1988-09-12 1992-07-07 Hitachi, Ltd. Semiconductor integrated circuit and method of manufacturing same
JPH0594990A (en) * 1991-10-01 1993-04-16 Nec Corp Manufacture of multilayer interconnection
JPH05251567A (en) * 1992-03-09 1993-09-28 Nec Corp Semiconductor device
JPH09298198A (en) * 1996-05-02 1997-11-18 Nec Corp Semiconductor device
US5877082A (en) * 1996-06-14 1999-03-02 Nec Corporation Method of manufacturing semiconductor device without plasma damage
JP2009044194A (en) * 1994-04-28 2009-02-26 Xerox Corp Thin film structure having multilayer metal line
JP2010141144A (en) 2008-12-11 2010-06-24 Cree Inc Metallized structure for high electric power micro electronic device
US9024327B2 (en) 2007-12-14 2015-05-05 Cree, Inc. Metallization structure for high power microelectronic devices

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5950544A (en) * 1982-09-17 1984-03-23 Hitachi Ltd Formation of multi-layer wiring
JPS59202666A (en) * 1983-05-04 1984-11-16 Hitachi Ltd Aluminum alloy wiring
JPS6186943U (en) * 1984-11-13 1986-06-07

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5950544A (en) * 1982-09-17 1984-03-23 Hitachi Ltd Formation of multi-layer wiring
JPS59202666A (en) * 1983-05-04 1984-11-16 Hitachi Ltd Aluminum alloy wiring
JPS6186943U (en) * 1984-11-13 1986-06-07

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63314851A (en) * 1987-06-17 1988-12-22 Nec Corp Semiconductor device
JPS648645A (en) * 1987-06-30 1989-01-12 Nec Corp Semiconductor integrated circuit
JPH01255250A (en) * 1988-04-05 1989-10-12 Fujitsu Ltd Forming method for multilayer interconnection
JPH0235753A (en) * 1988-07-26 1990-02-06 Matsushita Electric Ind Co Ltd Manufacture of semiconductor device
US5128744A (en) * 1988-09-12 1992-07-07 Hitachi, Ltd. Semiconductor integrated circuit and method of manufacturing same
JPH02181920A (en) * 1989-01-09 1990-07-16 Hitachi Ltd Semiconductor integrated circuit device
JPH02278827A (en) * 1989-04-20 1990-11-15 Nec Corp Wiring structure of semiconductor integrated circuit device and its formation
JPH039522A (en) * 1989-06-07 1991-01-17 Nec Corp Manufacture of semiconductor device
JPH03129755A (en) * 1989-07-14 1991-06-03 Hitachi Ltd Semiconductor device and manufacture thereof
JPH03116932A (en) * 1989-09-29 1991-05-17 Sharp Corp Formation of multilayer wiring
JPH0594990A (en) * 1991-10-01 1993-04-16 Nec Corp Manufacture of multilayer interconnection
JPH05251567A (en) * 1992-03-09 1993-09-28 Nec Corp Semiconductor device
JP2009044194A (en) * 1994-04-28 2009-02-26 Xerox Corp Thin film structure having multilayer metal line
JPH09298198A (en) * 1996-05-02 1997-11-18 Nec Corp Semiconductor device
US5877082A (en) * 1996-06-14 1999-03-02 Nec Corporation Method of manufacturing semiconductor device without plasma damage
US9024327B2 (en) 2007-12-14 2015-05-05 Cree, Inc. Metallization structure for high power microelectronic devices
JP2010141144A (en) 2008-12-11 2010-06-24 Cree Inc Metallized structure for high electric power micro electronic device

Also Published As

Publication number Publication date
JP2511892B2 (en) 1996-07-03

Similar Documents

Publication Publication Date Title
JPS6343349A (en) Multilayer thin-film interconnection
JP2000195864A (en) Semiconductor device and its manufacture
KR100303221B1 (en) Semiconductor devices
JP3244058B2 (en) Method for manufacturing semiconductor device
JPH07307385A (en) Formation of multilayer metal wiring of semiconductor element
JPH0212859A (en) Formation of multilayer interconnection
JP2001053151A (en) Semiconductor integrated circuit device and manufacturing method of the same
JP3099406B2 (en) Multilayer wiring structure of integrated circuit
JPH01255249A (en) Semiconductor integrated circuit device
JPH0418760A (en) Semiconductor device
JPH0669205A (en) Semiconductor device and manufacture thereof
JPH02186634A (en) Manufacture of integrated circuit device
KR930011896B1 (en) Multi-layer wiring method of semiconductor device
JP3237917B2 (en) Method for manufacturing semiconductor device
JPS62291948A (en) Metal thin film miring and manufacture thereof
JP3340578B2 (en) Multilayer wiring of semiconductor device and method of manufacturing the same
JP2998454B2 (en) Method for manufacturing semiconductor device
JP2000323477A (en) Wiring structure of semiconductor device
JPS62241373A (en) Semiconductor device
JP3154433B2 (en) Multilayer metal wiring structure and method of forming the same
JPH0567686A (en) Semiconductor device wiring
JPS61196554A (en) Semiconductor integrated circuit device
JP2002124567A (en) Interconnection structure of semiconductor integrated circuit and method for forming interconnection
JPH06163720A (en) Semiconductor device and manufacture thereof
JPH08222629A (en) Wiring structure and manufacture thereof

Legal Events

Date Code Title Description
LAPS Cancellation because of no payment of annual fees