JPH05103460A - Semiconductor integrated circuit - Google Patents

Semiconductor integrated circuit

Info

Publication number
JPH05103460A
JPH05103460A JP3257376A JP25737691A JPH05103460A JP H05103460 A JPH05103460 A JP H05103460A JP 3257376 A JP3257376 A JP 3257376A JP 25737691 A JP25737691 A JP 25737691A JP H05103460 A JPH05103460 A JP H05103460A
Authority
JP
Japan
Prior art keywords
transistors
resistors
power supply
potential
signal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP3257376A
Other languages
Japanese (ja)
Other versions
JP3036917B2 (en
Inventor
Rou Fujitani
郎 藤谷
Akiyoshi Kanda
明美 神田
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC IC Microcomputer Systems Co Ltd
Original Assignee
NEC IC Microcomputer Systems Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC IC Microcomputer Systems Co Ltd filed Critical NEC IC Microcomputer Systems Co Ltd
Priority to JP3257376A priority Critical patent/JP3036917B2/en
Publication of JPH05103460A publication Critical patent/JPH05103460A/en
Application granted granted Critical
Publication of JP3036917B2 publication Critical patent/JP3036917B2/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Landscapes

  • Control Of Voltage And Current In General (AREA)
  • Dc-Dc Converters (AREA)
  • Dram (AREA)

Abstract

PURPOSE:To make it possible to follow up the variation of the potential of a power supply in a short time, by connecting respectively the one sided terminals of two resistors having low resistance values with both the ends of the series circuit comprising two transistors, and by connecting respectively the other terminals of the two resistors with the terminal of the potential of the power supply and the terminal of a ground potential. CONSTITUTION:In a block 10, one sided terminals of two resistors R1, R2 having large resistance values are connected respectively with both the ends of the series circuit comprising transistors Q1, Q2, and the other terminals of the resistors R1, R2 are connected respectively with the terminal of the potential of a power supply and the terminal of a ground potential. Further, to the respective gate electrodes of the transistors Q1, Q2, inputted is a signal phi3, which is changed into a high level in the case of an ordinary operation, and an output signal 1 is generated. On the other hand, in a block 20, one sided terminals of two resistors R3, R4 having small resistance values are connected respectively with both the ends of the series circuit comprising transistors Q3, Q4, and the other terminals of the resistors R3, R4 are connected respectively with the terminal of the potential of the power supply and the terminal of the ground potential. Further, to the respective gate electrodes of the transistors Q3, Q4, inputted is a signal phi4, which is changed into the high level only when the the potential of the power supply is varied, and an output signal 2 is generated.

Description

【発明の詳細な説明】Detailed Description of the Invention

【0001】[0001]

【産業上の利用分野】本発明は半導体集積回路に関し、
特にVcc/2回路に関する。
BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates to a semiconductor integrated circuit,
In particular, it relates to the Vcc / 2 circuit.

【0002】[0002]

【従来の技術】図3に、従来のVcc/2回路の一例を
示す。
2. Description of the Related Art FIG. 3 shows an example of a conventional Vcc / 2 circuit.

【0003】図3において、電源電位と接地電位との間
に2つの抵抗R5,R6を直列に接続したもので、抵抗
R5,R6の接続点より、出力信号3が出力される。
In FIG. 3, two resistors R5 and R6 are connected in series between a power source potential and a ground potential, and an output signal 3 is output from the connection point of the resistors R5 and R6.

【0004】通常動作時、Vcc/2回路の出力信号3
は、抵抗R5,R6の抵抗比で出力レベルが決定され
る。また、消費電流を低減させるために、抵抗R5,R
6の抵抗値は大きい方が望ましい。
Output signal 3 of Vcc / 2 circuit during normal operation
The output level is determined by the resistance ratio of the resistors R5 and R6. Further, in order to reduce the current consumption, the resistors R5 and R
It is desirable that the resistance value of 6 is large.

【0005】データリテンション動作時に、電源電位が
変動し、低電源電位になった場合に、出力信号3も変動
するが、抵抗R5,R6の抵抗値が大きい為、電源電位
の変動に対して出力信号3は追従しなくなり、安定した
電位になるまで長い時間を必要とする。
In the data retention operation, when the power supply potential fluctuates and becomes a low power supply potential, the output signal 3 also fluctuates, but since the resistance values of the resistors R5 and R6 are large, the output signal 3 is output in response to the fluctuation of the power supply potential. The signal 3 stops following and requires a long time to reach a stable potential.

【0006】[0006]

【発明が解決しようとする課題】前述した従来のVcc
/2回路では、出力信号3が電源電位の変動に対して追
従するのに、長い時間を必要とする欠点があった。
DISCLOSURE OF THE INVENTION Problems to be Solved by the Invention
The / 2 circuit has a drawback that it takes a long time for the output signal 3 to follow the fluctuation of the power supply potential.

【0007】そこで、本発明の目的は、前記欠点を解決
し、電源電位の変動に対して短い時間で追従する半導体
集積回路を提供することにある。
Therefore, an object of the present invention is to solve the above-mentioned drawbacks and to provide a semiconductor integrated circuit which follows fluctuations in the power supply potential in a short time.

【0008】[0008]

【課題を解決するための手段】本発明の半導体集積回路
の構成は、電源電位と接地電位との間に2つの抵抗値の
大きい抵抗を直列接続し、前記抵抗の間に2つのトラン
ジスタを直列接続し、前記2つのトランジスタのゲート
電極に通常動作時にはハイレベルになる信号を与える手
段を設け、前記2つのトランジスタの共通接続点より出
力信号を得、前記電源電位と前記接地電位との間に2つ
の抵抗値の小さい抵抗を直列接続し、この抵抗の間に2
つのトランジスタを直列接続し、この2つのトランジス
タのゲート電極に前記電源電位の変動時にハイレベルと
なる信号を与える手段と、このトランジスタの接続点よ
り出力信号を得るように構成したことを特徴とする。
According to the structure of a semiconductor integrated circuit of the present invention, two resistors having a large resistance value are connected in series between a power supply potential and a ground potential, and two transistors are connected in series between the resistors. A means for connecting the gate electrodes of the two transistors and providing a signal that becomes a high level in normal operation is provided, and an output signal is obtained from a common connection point of the two transistors, and is provided between the power supply potential and the ground potential. Connect two resistors with small resistance values in series, and connect 2 resistors between these resistors.
It is characterized in that two transistors are connected in series, and a means for applying a signal that becomes a high level to the gate electrodes of the two transistors when the power supply potential changes and an output signal from the connection point of the transistors are obtained. ..

【0009】[0009]

【実施例】図1は本発明の一実施例の半導体集積回路を
示す回路図である。
1 is a circuit diagram showing a semiconductor integrated circuit according to an embodiment of the present invention.

【0010】図2は図1の動作を示す波形図である。図
2において、図1の信号φ1,φ2,φ3,φ4の各波
形が示され、さらに出力信号1,2の各波形が示されて
おり、ノーマル期間,データ・リテンション期間,セル
フ・リフレッシュ期間,さらにノーマル期間に分けられ
る。
FIG. 2 is a waveform diagram showing the operation of FIG. In FIG. 2, the waveforms of the signals φ1, φ2, φ3, and φ4 of FIG. 1 are shown, and the waveforms of the output signals 1 and 2 are also shown. The normal period, the data retention period, the self refresh period, Furthermore, it is divided into normal periods.

【0011】図1において、本発明の一実施例のVcc
/2回路は、ブロック10では、電源電位と接地電位と
の間に2つの抵抗値の大きい抵抗R1,R2を直列接続
し、さらに抵抗R1,R2の間に2つのトランジスタQ
1,Q2を直列接続し、トランジスタQ1,Q2の夫々
のゲート電極に通常動作時にはハイレベルになる信号φ
3を入力し、出力信号1を発生させる回路と、またブロ
ック20では、電源電位と接地電位との間に2つの抵抗
値の小さい抵抗R3,R4を直列接続し、さらに抵抗R
3,R4の間に2つのトランジスタQ3,Q4を直列接
続し、トランジスタQ3,Q4の夫々のゲート電極に電
源電位の変動時のみハイレベルになる信号φ4を入力
し、出力信号2を発生させる回路とを含む構成となって
いる。
Referring to FIG. 1, Vcc of one embodiment of the present invention.
In the / 2 circuit, in the block 10, two resistors R1 and R2 having a large resistance value are connected in series between the power supply potential and the ground potential, and two transistors Q are provided between the resistors R1 and R2.
1 and Q2 are connected in series to the gate electrodes of the transistors Q1 and Q2.
In the circuit for inputting 3 and generating the output signal 1, and in the block 20, two resistors R3 and R4 having a small resistance value are connected in series between the power source potential and the ground potential, and the resistor R
A circuit in which two transistors Q3 and Q4 are connected in series between R3 and R4, and a signal φ4 that becomes a high level only when the power supply potential changes is input to the gate electrodes of the transistors Q3 and Q4 to generate an output signal 2. It is configured to include and.

【0012】次に、本実施例の動作を図2の動作波形図
を参照して説明する。
Next, the operation of this embodiment will be described with reference to the operation waveform diagram of FIG.

【0013】図1,図2において、まず、メモリリフレ
ッシュ信号φ1がハイ又はロウ,データリテンション信
号φ2がハイの通常動作時は、信号φ3がハイレベルと
なり、トランジスタQ1,Q2がONし、出力信号1が
出力されるが、抵抗R1,R2の抵抗値が大きい為、消
費電流は少なくすることができる。
In FIGS. 1 and 2, first, during normal operation in which the memory refresh signal φ1 is high or low and the data retention signal φ2 is high, the signal φ3 becomes high level, the transistors Q1 and Q2 are turned on, and the output signal is output. Although 1 is output, the consumption current can be reduced because the resistance values of the resistors R1 and R2 are large.

【0014】また、通常動作時からデータリテンション
動作時に電源電位が変動した場合に信号φ2に同期して
時間tの間信号φ3がロウレベルになり、トランジスタ
Q1,Q2がOFFし、出力信号(VR1)のリセット
を行ない、同時に時間tの間、信号φ4がハイレベルに
なり、トランジスタQ3,Q4がONし、出力信号(V
R2)が出力され、さらに抵抗R3,R4の抵抗値が小
さい為、電源電位の変動に対して、Vcc/2回路の出
力(VR2)が短い時間で追従する。
Further, when the power supply potential changes from the normal operation to the data retention operation, the signal φ3 becomes low level during the time t in synchronization with the signal φ2, the transistors Q1 and Q2 are turned off, and the output signal (VR1). , And at the same time, during time t, the signal φ4 becomes high level, the transistors Q3 and Q4 are turned on, and the output signal (V
Since R2) is output and the resistance values of the resistors R3 and R4 are small, the output (VR2) of the Vcc / 2 circuit follows the fluctuation of the power supply potential in a short time.

【0015】[0015]

【発明の効果】以上説明したように、本発明は、電源電
位の変動時のみ特にトランジスタQ3,Q4に信号φ4
を入力し、且つ抵抗値の小さい抵抗R3,R4にするこ
とで、電源電位の変動に短い時間で追従できるという効
果がある。
As described above, according to the present invention, the signal φ4 is applied to the transistors Q3 and Q4 only when the power supply potential changes.
By inputting and inputting resistances R3 and R4 having small resistance values, it is possible to follow fluctuations in the power supply potential in a short time.

【図面の簡単な説明】[Brief description of drawings]

【図1】本発明の一実施例の半導体集積回路を示す回路
図である。
FIG. 1 is a circuit diagram showing a semiconductor integrated circuit according to an embodiment of the present invention.

【図2】図1の各部の動作を示す波形図である。FIG. 2 is a waveform diagram showing an operation of each unit of FIG.

【図3】従来のVcc/2回路を示す回路図である。FIG. 3 is a circuit diagram showing a conventional Vcc / 2 circuit.

【符号の説明】[Explanation of symbols]

1 通常動作時の出力信号 2 電源電位の変動時の出力信号 3 従来の出力信号 Q1〜Q4 NチャネルMOSトランジスタ R1,R2,R5,R6 抵抗値の大きい抵抗 R3,R4 抵抗値の小さい抵抗 φ1 メモリリフレッシュの外部信号 φ2 外部のデータリテンション信号 φ3,φ4 外部信号に同期する信号 VDR データリテーション時の電源電圧 10,20 ブロック 1 Output signal during normal operation 2 Output signal when power supply potential fluctuates 3 Conventional output signal Q1 to Q4 N-channel MOS transistors R1, R2, R5, R6 Resistors with large resistance R3, R4 Resistors with small resistance φ1 memory External signal for refresh φ2 External data retention signal φ3, φ4 Signal synchronized with external signal VDR Power supply voltage during data rotation 10, 20 blocks

Claims (2)

【特許請求の範囲】[Claims] 【請求項1】 電源電位と接地電位との間に2つの抵抗
値の大きい抵抗を直列接続し、前記抵抗の間に2つのト
ランジスタを直列接続し、前記2つのトランジスタのゲ
ート電極に通常動作時にはハイレベルになる信号を与え
る手段を設け、前記2つのトランジスタの共通接続点よ
り出力信号を得、前記電源電位と前記接地電位との間に
2つの抵抗値の小さい抵抗を直列接続し、この抵抗の間
に2つのトランジスタを直列接続し、この2つのトラン
ジスタのゲート電極に前記電源電位の変動時にハイレベ
ルとなる信号を与える手段と、このトランジスタの接続
点より出力信号を得るように構成したことを特徴とする
半導体集積回路。
1. A resistor having a large resistance value is connected in series between a power supply potential and a ground potential, two transistors are connected in series between the resistors, and the gate electrodes of the two transistors are connected in normal operation. A means for giving a high level signal is provided, an output signal is obtained from a common connection point of the two transistors, and two resistors having a small resistance value are connected in series between the power supply potential and the ground potential. Between the two transistors in series, a means for applying a signal that becomes a high level to the gate electrodes of the two transistors when the power supply potential changes, and an output signal from the connection point of the transistors And a semiconductor integrated circuit.
【請求項2】 トランジスタが、すべてNチャネル型電
界効果トランジスタである請求項1記載の半導体集積回
路。
2. The semiconductor integrated circuit according to claim 1, wherein the transistors are all N-channel field effect transistors.
JP3257376A 1991-10-04 1991-10-04 Semiconductor integrated circuit Expired - Lifetime JP3036917B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP3257376A JP3036917B2 (en) 1991-10-04 1991-10-04 Semiconductor integrated circuit

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP3257376A JP3036917B2 (en) 1991-10-04 1991-10-04 Semiconductor integrated circuit

Publications (2)

Publication Number Publication Date
JPH05103460A true JPH05103460A (en) 1993-04-23
JP3036917B2 JP3036917B2 (en) 2000-04-24

Family

ID=17305531

Family Applications (1)

Application Number Title Priority Date Filing Date
JP3257376A Expired - Lifetime JP3036917B2 (en) 1991-10-04 1991-10-04 Semiconductor integrated circuit

Country Status (1)

Country Link
JP (1) JP3036917B2 (en)

Also Published As

Publication number Publication date
JP3036917B2 (en) 2000-04-24

Similar Documents

Publication Publication Date Title
JP2001175340A (en) Potential generation circuit
JPH05103460A (en) Semiconductor integrated circuit
JPH0116051B2 (en)
JP2581851B2 (en) Fuse detection circuit
JPH04154216A (en) Semiconductor integrated circuit
JPH0595259A (en) Staircase generating circuit
JP2789746B2 (en) Ternary logic circuit
JP3294909B2 (en) Electronic switch circuit
JP2680940B2 (en) D / A converter
JP2573583B2 (en) Bridge excitation circuit and its driving method
JPS6217755B2 (en)
JP2547791B2 (en) Voltage comparison circuit
JP2827311B2 (en) Input circuit
JPS59219014A (en) Logical circuit
JPS6342747Y2 (en)
JPH0119472Y2 (en)
KR950014152B1 (en) Power-on reset circuit
JPH02213219A (en) Logic circuit having reset pulse generating function
JPH06180990A (en) Flip-flop circuit and memory using the same
JPH086654A (en) Constant voltage circuit and liquid crystal driving device using the same
JPH0588566B2 (en)
JPS6316714A (en) Differential current switching circuit
JPH0697740A (en) Reference voltage generating circuit
JPH04334113A (en) Semiconductor integrated circuit
JPH053929B2 (en)

Legal Events

Date Code Title Description
A01 Written decision to grant a patent or to grant a registration (utility model)

Free format text: JAPANESE INTERMEDIATE CODE: A01

Effective date: 20000201