DE69218270D1 - Ausgangskontroll-Schaltkreis - Google Patents

Ausgangskontroll-Schaltkreis

Info

Publication number
DE69218270D1
DE69218270D1 DE69218270T DE69218270T DE69218270D1 DE 69218270 D1 DE69218270 D1 DE 69218270D1 DE 69218270 T DE69218270 T DE 69218270T DE 69218270 T DE69218270 T DE 69218270T DE 69218270 D1 DE69218270 D1 DE 69218270D1
Authority
DE
Germany
Prior art keywords
control circuit
output control
output
circuit
control
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE69218270T
Other languages
English (en)
Other versions
DE69218270T2 (de
Inventor
Sheffield S Eaton
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Ramtron International Corp
Original Assignee
Ramtron International Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Ramtron International Corp filed Critical Ramtron International Corp
Publication of DE69218270D1 publication Critical patent/DE69218270D1/de
Application granted granted Critical
Publication of DE69218270T2 publication Critical patent/DE69218270T2/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
    • G11C7/1057Data output buffers, e.g. comprising level conversion circuits, circuits for adapting load
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/409Read-write [R-W] circuits 
    • G11C11/4096Input/output [I/O] data management or control circuits, e.g. reading or writing circuits, I/O drivers or bit-line switches 
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits

Landscapes

  • Engineering & Computer Science (AREA)
  • Databases & Information Systems (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Dram (AREA)
  • Logic Circuits (AREA)
  • Read Only Memory (AREA)
  • Static Random-Access Memory (AREA)
DE69218270T 1991-01-23 1992-01-20 Ausgangskontroll-Schaltkreis Expired - Fee Related DE69218270T2 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US07/644,902 US5255222A (en) 1991-01-23 1991-01-23 Output control circuit having continuously variable drive current

Publications (2)

Publication Number Publication Date
DE69218270D1 true DE69218270D1 (de) 1997-04-24
DE69218270T2 DE69218270T2 (de) 1997-09-25

Family

ID=24586820

Family Applications (1)

Application Number Title Priority Date Filing Date
DE69218270T Expired - Fee Related DE69218270T2 (de) 1991-01-23 1992-01-20 Ausgangskontroll-Schaltkreis

Country Status (4)

Country Link
US (1) US5255222A (de)
EP (1) EP0496320B1 (de)
JP (1) JP3136424B2 (de)
DE (1) DE69218270T2 (de)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5399920A (en) * 1993-11-09 1995-03-21 Texas Instruments Incorporated CMOS driver which uses a higher voltage to compensate for threshold loss of the pull-up NFET
US5453705A (en) * 1993-12-21 1995-09-26 International Business Machines Corporation Reduced power VLSI chip and driver circuit
AUPN215995A0 (en) * 1995-04-04 1995-04-27 Ciba-Geigy Ag Novel materials
EP0982733B1 (de) * 1998-08-19 2006-03-22 Texas Instruments Incorporated Ausgangspuffer
US6295233B1 (en) * 1999-07-19 2001-09-25 Hynix Semiconductor Current controlled open-drain output driver
US6483879B1 (en) 1999-08-27 2002-11-19 Lsi Logic Corporation Compensating for initial signal interference exhibited by differential transmission lines

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4057789A (en) * 1974-06-19 1977-11-08 International Business Machines Corporation Reference voltage source for memory cells
US4595844A (en) * 1984-01-16 1986-06-17 Itt Corporation CMOS high current output driver
US4855623A (en) * 1987-11-05 1989-08-08 Texas Instruments Incorporated Output buffer having programmable drive current
JPH0752583B2 (ja) * 1987-11-30 1995-06-05 株式会社東芝 半導体メモリ
US4857770A (en) * 1988-02-29 1989-08-15 Advanced Micro Devices, Inc. Output buffer arrangement for reducing chip noise without speed penalty
JPH01286614A (ja) * 1988-05-13 1989-11-17 Ricoh Co Ltd 出力バッファ回路
US4961010A (en) * 1989-05-19 1990-10-02 National Semiconductor Corporation Output buffer for reducing switching induced noise
JPH0344890A (ja) * 1989-07-12 1991-02-26 Toshiba Corp 半導体記憶装置のデータ出力制御回路
JP2534782B2 (ja) * 1989-11-10 1996-09-18 株式会社東芝 半導体装置
US5045772A (en) * 1990-10-01 1991-09-03 Altera Corporation Reference voltage generator

Also Published As

Publication number Publication date
EP0496320A3 (en) 1992-12-30
EP0496320B1 (de) 1997-03-19
DE69218270T2 (de) 1997-09-25
US5255222A (en) 1993-10-19
JPH0581861A (ja) 1993-04-02
JP3136424B2 (ja) 2001-02-19
EP0496320A2 (de) 1992-07-29

Similar Documents

Publication Publication Date Title
DE69225508D1 (de) Ausgangsschaltung
DE69117553D1 (de) Ausgangsschaltung
DE69216773D1 (de) Ausgangspufferschaltung
DE69213986D1 (de) Schaltungsanordnung
DE69206651D1 (de) Schaltungsanordnung
DE59108303D1 (de) Stromregelschaltung
DE69229315D1 (de) Ausgangs-Schaltkreis
DE69216663D1 (de) Schaltkreis
DE59307183D1 (de) Steuerschaltung
DE69123179D1 (de) Lautstärke-Regelschaltung
DE69220456D1 (de) Schaltungsanordnung
DE69223676D1 (de) Ausgangspufferschaltung
DE69128652D1 (de) Steuerschaltung
DE69218270D1 (de) Ausgangskontroll-Schaltkreis
DE69031019D1 (de) Ausgangssteuerungsschaltung
DE59206075D1 (de) Elektronisches Steuergerät
DE69216036D1 (de) Bussteuerungsschaltung
ATA135092A (de) Digitaler regelkreis
KR920022313U (ko) 멀티 플렉서의 출력 제어장치
DE69320631D1 (de) Cmos stromsteuerschaltung
DE69314379D1 (de) Steuerschaltung
DE69202675D1 (de) Spannungsregelschaltung.
DE69318777D1 (de) Kontraststeuerschaltung
KR930007224U (ko) 전원 제어회로
KR930007577U (ko) 출력회로

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee