CN113432727A - Non-refrigeration solid focal plane detector - Google Patents

Non-refrigeration solid focal plane detector Download PDF

Info

Publication number
CN113432727A
CN113432727A CN202110711257.8A CN202110711257A CN113432727A CN 113432727 A CN113432727 A CN 113432727A CN 202110711257 A CN202110711257 A CN 202110711257A CN 113432727 A CN113432727 A CN 113432727A
Authority
CN
China
Prior art keywords
layer
cmos
focal plane
dielectric layer
infrared
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN202110711257.8A
Other languages
Chinese (zh)
Other versions
CN113432727B (en
Inventor
翟光杰
潘辉
武佩
翟光强
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Beijing North Gaoye Technology Co ltd
Original Assignee
Beijing North Gaoye Technology Co ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Beijing North Gaoye Technology Co ltd filed Critical Beijing North Gaoye Technology Co ltd
Priority to CN202110711257.8A priority Critical patent/CN113432727B/en
Publication of CN113432727A publication Critical patent/CN113432727A/en
Application granted granted Critical
Publication of CN113432727B publication Critical patent/CN113432727B/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01JMEASUREMENT OF INTENSITY, VELOCITY, SPECTRAL CONTENT, POLARISATION, PHASE OR PULSE CHARACTERISTICS OF INFRARED, VISIBLE OR ULTRAVIOLET LIGHT; COLORIMETRY; RADIATION PYROMETRY
    • G01J5/00Radiation pyrometry, e.g. infrared or optical thermometry
    • G01J5/10Radiation pyrometry, e.g. infrared or optical thermometry using electric radiation detectors
    • G01J5/20Radiation pyrometry, e.g. infrared or optical thermometry using electric radiation detectors using resistors, thermistors or semiconductors sensitive to radiation, e.g. photoconductive devices
    • G01J5/22Electrical features thereof
    • G01J5/24Use of specially adapted circuits, e.g. bridge circuits
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02PCLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
    • Y02P70/00Climate change mitigation technologies in the production process for final industrial or consumer products
    • Y02P70/50Manufacturing or production processes characterised by the final manufactured product

Landscapes

  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Spectroscopy & Molecular Physics (AREA)
  • Photometry And Measurement Of Optical Pulse Characteristics (AREA)

Abstract

The utility model relates to a solid focal plane detector of uncooled, CMOS measurement circuitry and the infrared sensing structure of CMOS in the solid focal plane detector of uncooled all use CMOS technology preparation, among the infrared focal plane detector, unsettled microbridge structure is including closing on the first dielectric layer that CMOS measurement circuitry set up, columnar structure is solid columnar structure, columnar structure includes solid construction, at least solid construction's lateral wall cladding has first dielectric layer and solid construction and the setting of first dielectric layer contact, the material that constitutes solid construction includes tungsten, at least one in copper or the aluminium. Through the technical scheme, the problems of low performance, low pixel scale, low yield, poor consistency and the like of the infrared focal plane detector in the traditional MEMS process are solved, the structural stability of the infrared focal plane detector is improved, the infrared focal plane detector is favorably miniaturized, and the preparation difficulty of the infrared focal plane detector is favorably reduced.

Description

Non-refrigeration solid focal plane detector
Technical Field
The present disclosure relates to the field of infrared detection technology, and in particular, to an uncooled solid focal plane detector.
Background
The fields of monitoring markets, vehicle and auxiliary markets, home markets, intelligent manufacturing markets, mobile phone applications and the like have strong demands on uncooled high-performance chips, certain requirements are provided for the performance of the chips, the performance consistency and the product price, the potential demands of more than one hundred million chips are expected every year, and the current process scheme and architecture cannot meet the market demands.
At present, an infrared focal plane detector adopts a mode of combining a measuring circuit and an infrared sensing structure, the measuring circuit is prepared by adopting a Complementary Metal-Oxide-Semiconductor (CMOS) process, and the infrared sensing structure is prepared by adopting a Micro-Electro-Mechanical System (MEMS) process, so that the following problems are caused:
(1) the infrared sensing structure is prepared by adopting an MEMS (micro-electromechanical systems) process, polyimide is used as a sacrificial layer, and the infrared sensing structure is incompatible with a CMOS (complementary metal oxide semiconductor) process.
(2) Polyimide is used as a sacrificial layer, so that the problem that the vacuum degree of a detector chip is influenced due to incomplete release exists, the growth temperature of a subsequent film is limited, and the selection of materials is not facilitated.
(3) Polyimide can cause the height of the resonant cavity to be inconsistent, and the working dominant wavelength is difficult to guarantee.
(4) The control of the MEMS process is far worse than that of the CMOS process, and the performance consistency and the detection performance of the chip are restricted.
(5) MEMS has low productivity, low yield and high cost, and can not realize large-scale batch production.
(6) The existing process capability of the MEMS is not enough to support the preparation of a detector with higher performance, and the MEMS has smaller line width and thinner film thickness, thereby being not beneficial to realizing the miniaturization of a chip.
Disclosure of Invention
In order to solve the technical problem or at least partially solve the technical problem, the present disclosure provides an uncooled solid focal plane detector, which solves the problems of low performance, low pixel scale, low yield, poor consistency and the like of the infrared focal plane detector in the conventional MEMS process, improves the structural stability of the infrared focal plane detector, is beneficial to realizing the miniaturization of the infrared focal plane detector, and is beneficial to reducing the difficulty in preparing the infrared focal plane detector.
The present disclosure provides an uncooled solid focal plane detector, including:
the CMOS infrared sensing structure comprises a CMOS measuring circuit system and a CMOS infrared sensing structure, wherein the CMOS measuring circuit system and the CMOS infrared sensing structure are both prepared by using a CMOS process, and the CMOS infrared sensing structure is directly prepared on the CMOS measuring circuit system;
the CMOS measurement circuit system comprises at least one layer of closed release isolation layer above the CMOS measurement circuit system, wherein the closed release isolation layer is used for protecting the CMOS measurement circuit system from being influenced by a process in the release etching process of manufacturing the CMOS infrared sensing structure;
the CMOS manufacturing process of the CMOS infrared sensing structure comprises a metal interconnection process, a through hole process, an IMD (in-mold decoration) process and an RDL (remote description language) process, wherein the CMOS infrared sensing structure comprises at least two metal interconnection layers, at least two dielectric layers and a plurality of interconnection through holes, the metal interconnection layers at least comprise a reflecting layer and an electrode layer, and the dielectric layers at least comprise a sacrificial layer and a heat-sensitive dielectric layer; the thermal sensitive medium layer is used for converting temperature change corresponding to infrared radiation absorbed by the thermal sensitive medium layer into resistance change, and further converting an infrared target signal into a signal capable of realizing electric reading through the CMOS measuring circuit system;
the CMOS infrared sensing structure comprises a resonant cavity formed by the reflecting layer and the heat sensitive medium layer, a suspended micro-bridge structure for controlling heat transfer and a columnar structure with electric connection and support functions, wherein the suspended micro-bridge structure comprises a first medium layer arranged close to the CMOS measuring circuit system, the columnar structure is a solid columnar structure, the columnar structure comprises a solid structure, at least the side wall of the solid structure is coated with the first medium layer, the solid structure is arranged in contact with the first medium layer, and the material for forming the solid structure comprises at least one of tungsten, copper or aluminum;
the CMOS measuring circuit system is used for measuring and processing an array resistance value formed by one or more CMOS infrared sensing structures and converting an infrared signal into an image electric signal; the CMOS measuring circuit system comprises a bias voltage generating circuit, a column-level analog front-end circuit and a row-level circuit, wherein the input end of the bias voltage generating circuit is connected with the output end of the row-level circuit, the input end of the column-level analog front-end circuit is connected with the output end of the bias voltage generating circuit, the row-level circuit comprises row-level mirror image pixels and row selection switches, and the column-level analog front-end circuit comprises blind pixels; the row-level circuit is distributed in each pixel, selects a signal to be processed according to a row strobe signal of the time sequence generating circuit, and outputs a current signal to the column-level analog front-end circuit under the action of the bias voltage generating circuit so as to perform current-voltage conversion and output;
the column-level analog front-end circuit obtains two paths of currents according to the first bias voltage and the second bias voltage, performs transimpedance amplification on the difference between the two paths of generated currents and outputs the amplified current as an output voltage.
Optionally, the CMOS infrared sensing structure is fabricated on an upper layer or a same layer of a metal interconnection layer of the CMOS measurement circuitry.
Optionally, the sacrificial layer is used for enabling the CMOS infrared sensing structure to form a hollow structure, the material forming the sacrificial layer is silicon oxide, and the sacrificial layer is etched by a post-CMOS process.
Optionally, the suspended microbridge structure includes a beam structure and an absorption plate, the absorption plate is configured to absorb the infrared target signal and convert the infrared target signal into an electrical signal, the beam structure and the pillar structure are configured to transmit the electrical signal and support and connect the absorption plate, the reflection layer is configured to reflect the infrared signal and form the resonant cavity with the thermal sensitive dielectric layer, the reflection layer includes at least one metal interconnection layer, and the pillar structure connects the beam structure and the CMOS measurement circuit system by using the metal interconnection process and the via process;
the absorption plate and the film layer of the beam structure are the same in composition, the absorption plate and the corresponding film layer of the beam structure are manufactured at the same time, the absorption plate sequentially comprises a first dielectric layer, an electrode layer and a second dielectric layer along the direction far away from the CMOS measuring circuit system, the material for forming the first dielectric layer comprises at least one of materials with the resistance temperature coefficient larger than a set value and prepared by amorphous silicon, amorphous germanium silicon or amorphous carbon, and the material for forming the second dielectric layer comprises at least one of materials with the resistance temperature coefficient larger than the set value and prepared by amorphous silicon, amorphous germanium silicon or amorphous carbon; alternatively, the first and second electrodes may be,
the beam structure sequentially comprises a first dielectric layer, an electrode layer and a second dielectric layer along the direction far away from the CMOS measuring circuit system, the absorption plate sequentially comprises the first dielectric layer, the electrode layer, the heat sensitive dielectric layer and the second dielectric layer or the absorption plate sequentially comprises the first dielectric layer, the heat sensitive dielectric layer, the electrode layer and the second dielectric layer, the first dielectric layer is made of at least one of amorphous silicon, amorphous germanium, amorphous silicon germanium, aluminum oxide or amorphous carbon, the second dielectric layer is made of at least one of amorphous silicon, amorphous germanium, amorphous silicon germanium, aluminum oxide or amorphous carbon, and the heat sensitive dielectric layer is made of titanium oxide, vanadium oxide, amorphous silicon, amorphous germanium, amorphous silicon germanium oxide, graphene, strontium barium titanate film, silicon oxide, germanium oxide, silicon, germanium oxide, silicon oxide, germanium oxide, graphene, barium strontium titanate film and barium titanate film, At least one of materials with a temperature coefficient of resistance greater than a set value, which are made of copper or platinum;
the electrode layer is made of at least one of titanium, titanium nitride, tantalum nitride, titanium-tungsten alloy, nickel-chromium alloy, nickel-platinum alloy, nickel-silicon alloy, nickel, chromium, platinum, tungsten, aluminum and copper.
Optionally, at least one hole-shaped structure is formed on the absorption plate, and the hole-shaped structure at least penetrates through the medium layer in the absorption plate; and/or at least one hole-shaped structure is formed on the beam structure, and the hole-shaped structure at least penetrates through the medium layer in the beam structure.
Optionally, the infrared detector further includes a reinforcing structure, the reinforcing structure is disposed at a position corresponding to the position of the columnar structure and located at a side of the columnar structure away from the CMOS measurement circuit system, the reinforcing structure is configured to enhance the connection stability between the columnar structure and the beam structure, and the reinforcing structure includes a weighted block structure.
Optionally, the weighted bulk structure is located on a side of the beam structure away from the CMOS measurement circuitry and the weighted bulk structure is disposed in contact with the beam structure; alternatively, the first and second electrodes may be,
the beam structure is provided with a through hole corresponding to the position of the columnar structure, at least part of the columnar structure is exposed out of the through hole, the weighting block structure comprises a first part and a second part, the first part is filled in the through hole, the second part is located outside the through hole, and the orthographic projection of the second part covers the orthographic projection of the first part.
Optionally, the hermetic release barrier is located at an interface between the CMOS measurement circuitry and the CMOS infrared sensing structure and/or in the CMOS infrared sensing structure.
Optionally, the closed release isolation layer is located on the reflection layer and is disposed in contact with the reflection layer, and the solid structure is electrically connected to the reflection layer through a through hole penetrating through the closed release isolation layer;
the closed release isolation layer comprises at least one dielectric layer, and the material for forming the closed release isolation layer comprises at least one of silicon carbide, silicon carbonitride, silicon nitride, amorphous silicon, amorphous germanium-silicon, germanium, silicon-germanium alloy, amorphous carbon or aluminum oxide.
Optionally, the infrared detector is based on a 3nm, 7nm, 10nm, 14nm, 22nm, 28nm, 32nm, 45nm, 65nm, 90nm, 130nm, 150nm, 180nm, 250nm or 350nm CMOS process;
the metal connecting wire material forming the metal interconnection layer comprises at least one of aluminum, copper, tungsten, titanium, nickel, chromium, platinum, silver, ruthenium or cobalt.
Compared with the prior art, the technical scheme provided by the embodiment of the disclosure has the following advantages:
the CMOS process is utilized to realize the integrated preparation of the CMOS measuring circuit system and the CMOS infrared sensing structure on the CMOS production line, compared with the MEMS process, the CMOS has no process compatibility problem, the technical difficulty of the MEMS process is solved, the transportation cost can be reduced by adopting the CMOS process production line process to prepare the infrared focal plane detector, and the risk caused by the transportation problem and the like is reduced; the infrared focal plane detector takes silicon oxide as a sacrificial layer, the silicon oxide is completely compatible with a CMOS (complementary metal oxide semiconductor) process, the preparation process is simple and easy to control, the CMOS process does not have the problem that the vacuum degree of a detector chip is influenced due to incomplete release of polyimide of the sacrificial layer, the subsequent film growth temperature is not limited by the material of the sacrificial layer, the multilayer process design of the sacrificial layer can be realized, the process is not limited, the planarization can be easily realized by using the sacrificial layer, and the process difficulty and the possible risks are reduced; the infrared focal plane detector prepared by the integrated CMOS process can realize the aims of high yield, low cost, high yield and large-scale integrated production of chips, and provides a wider application market for the infrared focal plane detector; the infrared focal plane detector based on the CMOS process can realize smaller size and thinner film thickness of a characteristic structure, and has larger duty ratio, lower thermal conductivity and smaller thermal capacity, thereby having higher detection sensitivity, longer detection distance and better detection performance; the infrared focal plane detector based on the CMOS process can make the size of the detector pixel smaller, realize smaller chip area under the same array pixel, and is more beneficial to realizing the miniaturization of the chip; the infrared focal plane detector based on the CMOS process has the advantages of mature process production line, higher process control precision, better meeting design requirements, better product consistency, more contribution to circuit chip adjustment performance and more contribution to industrialized batch production. In addition, solid columnar structure's setting has improved infrared focal plane detector's structural stability, be favorable to reducing the signal loss of carrying out the signal transmission in-process between unsettled microbridge structure and the CMOS measurement circuitry, infrared detection performance of infrared focal plane detector has been promoted, be favorable to satisfying littleer chip size demand, realize infrared focal plane detector's miniaturization, and the lateral wall cladding that sets up solid structure has first dielectric layer and the solid structure contact setting in the unsettled microbridge structure, make columnar structure's preparation technology comparatively simple and easily realize, be favorable to reducing whole infrared focal plane detector's the preparation degree of difficulty, can prevent that solid structure from exposing the outer metal and taking place the electric breakdown simultaneously.
Drawings
The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate embodiments consistent with the present disclosure and together with the description, serve to explain the principles of the disclosure.
In order to more clearly illustrate the embodiments or technical solutions in the prior art of the present disclosure, the drawings used in the description of the embodiments or prior art will be briefly described below, and it is obvious for those skilled in the art that other drawings can be obtained according to the drawings without inventive exercise.
Fig. 1 is a schematic perspective structure diagram of an infrared focal plane detector pixel provided in an embodiment of the present disclosure;
fig. 2 is a schematic cross-sectional structure diagram of an infrared focal plane detector pixel provided in an embodiment of the present disclosure;
FIG. 3 is a schematic cross-sectional structure diagram of another infrared focal plane detector pixel provided in the embodiment of the present disclosure;
FIG. 4 is a schematic cross-sectional structure diagram of another infrared focal plane detector pixel provided in the embodiment of the present disclosure;
FIG. 5 is a schematic cross-sectional structure diagram of another infrared focal plane detector pixel provided in the embodiment of the present disclosure;
FIG. 6 is a schematic cross-sectional structure diagram of another infrared focal plane detector pixel provided in the embodiment of the present disclosure;
FIG. 7 is a schematic cross-sectional structure diagram of another infrared focal plane detector pixel provided in the embodiment of the present disclosure;
fig. 8 is a schematic structural diagram of a CMOS measurement circuitry provided in an embodiment of the present disclosure;
FIG. 9 is a schematic cross-sectional structure diagram of another infrared focal plane detector pixel provided in the embodiments of the present disclosure;
FIG. 10 is a schematic cross-sectional structure diagram of another infrared focal plane detector pixel provided by the embodiment of the present disclosure;
fig. 11 is a schematic perspective view of another infrared focal plane detector pixel provided in the embodiment of the present disclosure;
fig. 12 is a schematic perspective view of another infrared focal plane detector pixel provided in the embodiment of the present disclosure;
fig. 13 is a schematic perspective structure diagram of another infrared focal plane detector pixel provided in the embodiment of the present disclosure;
fig. 14 is a schematic perspective structure diagram of another infrared focal plane detector pixel provided by the embodiment of the present disclosure;
FIG. 15 is a schematic diagram illustrating a top view of a polarization structure provided in an embodiment of the present disclosure;
FIG. 16 is a schematic diagram illustrating a top view of another polarization structure provided in an embodiment of the present disclosure;
FIG. 17 is a schematic diagram illustrating a top view of another polarization structure provided in an embodiment of the present disclosure;
fig. 18 is a schematic perspective structure diagram of another infrared focal plane detector pixel provided in the embodiment of the present disclosure.
Detailed Description
In order that the above objects, features and advantages of the present disclosure may be more clearly understood, aspects of the present disclosure will be further described below. It should be noted that the embodiments and features of the embodiments of the present disclosure may be combined with each other without conflict.
In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present disclosure, but the present disclosure may be practiced in other ways than those described herein; it is to be understood that the embodiments disclosed in the specification are only a few embodiments of the present disclosure, and not all embodiments.
Fig. 1 is a schematic perspective structure diagram of an infrared focal plane detector pixel provided in an embodiment of the present disclosure, and fig. 2 is a schematic cross-sectional structure diagram of an infrared focal plane detector pixel provided in an embodiment of the present disclosure. With reference to fig. 1 and 2, the infrared focal plane detector includes a plurality of infrared focal plane detector pixels arranged in an array, the CMOS process-based infrared focal plane detector includes a CMOS measurement circuit system 1 and a CMOS infrared sensing structure 2, both the CMOS measurement circuit system 1 and the CMOS infrared sensing structure 2 are manufactured by using a CMOS process, and the CMOS infrared sensing structure 2 is directly manufactured on the CMOS measurement circuit system 1.
Specifically, the CMOS infrared sensing structure 2 is configured to convert an external infrared signal into an electrical signal and transmit the electrical signal to the CMOS measurement circuit system 1, and the CMOS measurement circuit system 1 reflects temperature information corresponding to the infrared signal according to the received electrical signal, thereby implementing a temperature detection function of the infrared focal plane detector. The CMOS measuring circuit system 1 and the CMOS infrared sensing structure 2 are both prepared by using a CMOS process, and the CMOS infrared sensing structure 2 is directly prepared on the CMOS measuring circuit system 1, namely, the CMOS measuring circuit system 1 is prepared by using the CMOS process, and then the CMOS infrared sensing structure 2 is continuously prepared by using the CMOS process by using the CMOS production line and parameters of various processes compatible with the production line.
Therefore, the CMOS measurement circuit system 1 and the CMOS infrared sensing structure 2 are integrally prepared on the CMOS production line by utilizing the CMOS process, compared with the MEMS process, the CMOS process does not have the process compatibility problem, the technical difficulty of the MEMS process is solved, the transportation cost can be reduced by adopting the CMOS production line process to prepare the infrared focal plane detector, and the risk caused by the problems of transportation and the like is reduced; the infrared focal plane detector takes silicon oxide as a sacrificial layer, the silicon oxide is completely compatible with a CMOS (complementary metal oxide semiconductor) process, the preparation process is simple and easy to control, the CMOS process does not have the problem that the vacuum degree of a detector chip is influenced due to incomplete release of polyimide of the sacrificial layer, the subsequent film growth temperature is not limited by the material of the sacrificial layer, the multilayer process design of the sacrificial layer can be realized, the process is not limited, the planarization can be easily realized by using the sacrificial layer, and the process difficulty and the possible risks are reduced; the infrared focal plane detector prepared by the integrated CMOS process can realize the aims of high yield, low cost, high yield and large-scale integrated production of chips, and provides a wider application market for the infrared focal plane detector; the infrared focal plane detector based on the CMOS process can realize smaller size and thinner film thickness of a characteristic structure, and has larger duty ratio, lower thermal conductivity and smaller thermal capacity, thereby having higher detection sensitivity, longer detection distance and better detection performance; the infrared focal plane detector based on the CMOS process can make the size of the detector pixel smaller, realize smaller chip area under the same array pixel, and is more beneficial to realizing the miniaturization of the chip; the infrared focal plane detector based on the CMOS process has the advantages of mature process production line, higher process control precision, better meeting design requirements, better product consistency, more contribution to circuit chip adjustment performance and more contribution to industrialized batch production.
Referring to fig. 1 and 2, the CMOS infrared sensing structure 2 includes a resonant cavity formed by a reflective layer 4 and a heat sensitive dielectric layer, a suspended microbridge structure 40 controlling heat transfer, and a pillar structure 6 having electrical connection and support functions, and the suspended microbridge structure 40 includes an absorption plate 10 and a plurality of beam structures 11. Specifically, the CMOS infrared sensing structure 2 includes a reflective layer 4, a suspended micro-bridge structure 40 and a columnar structure 6 which are located on the CMOS measurement circuit system 1, the columnar structure 6 is located between the reflective layer 4 and the suspended micro-bridge structure 40, the reflective layer 4 includes a reflective plate 41 and a supporting base 42, and the suspended micro-bridge structure 40 is electrically connected with the CMOS measurement circuit system 1 through the columnar structure 6 and the supporting base 42.
Specifically, the columnar structure 6 is located between the reflective layer 4 and the suspended microbridge structure 40, and is configured to support the suspended microbridge structure 40 after a sacrificial layer on the CMOS measurement circuit system 1 is released, the sacrificial layer is located between the reflective layer 4 and the suspended microbridge structure 40, the suspended microbridge structure 40 transmits an electrical signal converted from an infrared signal to the CMOS measurement circuit system 1 through the corresponding columnar structure 6 and the corresponding support base 42, and the CMOS measurement circuit system 1 processes the electrical signal to reflect temperature information, thereby implementing non-contact infrared temperature detection of the infrared focal plane detector. The CMOS infrared sensing structure 2 outputs positive electric signals and grounding electric signals through different electrode structures, the positive electric signals and the grounding electric signals are transmitted to a supporting base 42 electrically connected with the columnar structures 6 through different columnar structures 6, fig. 1 and 2 exemplarily show that along the direction parallel to the CMOS measuring circuit system 1, the CMOS infrared sensing structure 2 comprises two columnar structures 6, one of the columnar structures 6 can be arranged for transmitting positive electric signals, the other columnar structure 6 is arranged for transmitting grounding electric signals, the CMOS infrared sensing structure 2 also comprises four columnar structures 6, the four columnar structures 6 can be arranged in a group of two to two and respectively transmit positive electric signals and grounding electric signals, as the infrared focal plane detector comprises a plurality of infrared focal plane detector pixels arranged in an array, the four columnar structures 6 can also select two of the columnar structures 6 to respectively transmit positive electric signals and grounding electric signals, and the other two columnar structures 6 are used for transmitting electric signals to the adjacent infrared focal plane detector pixels. In addition, the reflection layer 4 includes a reflection plate 41 and a supporting base 42, a part of the reflection layer 4 is used as a dielectric medium electrically connected to the column structure 6 and the CMOS measurement circuit system 1, that is, the supporting base 42, the reflection plate 41 is used for reflecting infrared rays to the suspended microbridge structure 40, and the secondary absorption of the infrared rays is realized by matching with a resonant cavity formed between the reflection layer 4 and the suspended microbridge structure 40, so as to improve the infrared absorption rate of the infrared focal plane detector and optimize the infrared detection performance of the infrared focal plane detector.
Referring to fig. 1 and fig. 2, the suspended microbridge structure 40 includes a first dielectric layer 13 disposed adjacent to the CMOS measurement circuit system 1, the pillar structure 6 is a solid pillar structure, that is, a solid metal structure is formed at a position of the pillar structure 6, the pillar structure 6 includes a solid structure 601, at least a sidewall of the solid structure 601 is coated with the first dielectric layer 13, and the solid structure 601 is disposed in contact with the first dielectric layer 13, that is, the outermost dielectric layer of the pillar structure 6 and the first dielectric layer 13 in the suspended microbridge structure 40 are simultaneously fabricated, a material forming the solid structure 601 includes at least one of tungsten, copper, or aluminum, that is, the pillar structure 6 includes a solid tungsten pillar, a copper pillar, or an aluminum pillar. In addition, fig. 2 exemplarily provides that the first dielectric layer 13 covers the sidewalls of the solid structure 601 and a portion of the bottom surface of the solid structure 601.
Specifically, the first dielectric layer 13 covering the solid structure 601 can play a role of electrical insulation, and when the solid structure 601 is protected by the first dielectric layer 13 to prevent the solid structure 601 from being corroded by external materials, the first dielectric layer 13 can serve as an auxiliary supporting structure of the columnar structure 6, and supports the suspended micro-bridge structure 40 together with the solid structure 601, so that the mechanical stability of the columnar structure 6 is improved, and the structural stability of the infrared sensor is improved. In addition, solid columnar structure's mechanical stability is better, improved the support connection stability between columnar structure 6 and unsettled microbridge structure 40, and then improved infrared focal plane detector pixel and the infrared focal plane detector's that includes infrared focal plane detector pixel structural stability, and the resistance of the solid columnar structure of metal is less, be favorable to reducing the signal loss who carries out the signal transmission in-process between unsettled microbridge structure 40 and the CMOS measurement circuitry 1, infrared detection performance of infrared focal plane detector has been promoted, and the size of the solid columnar structure of metal is changeed accurate control, solid columnar structure can realize the columnar structure of smaller size promptly, be favorable to satisfying littleer chip size demand, realize infrared focal plane detector's miniaturization. In addition, the side wall of the solid structure 601 is covered with the first dielectric layer 13 in the suspension microbridge structure 40, and the solid structure 601 is in contact with the first dielectric layer 13, so that the preparation process of the columnar structure 6 is simple and easy to realize, the preparation difficulty of the whole infrared focal plane detector is favorably reduced, and meanwhile, the metal of the solid structure 601 exposed outside can be prevented from being electrically broken down.
Referring to fig. 1 and 2, the suspended microbridge structure 40 may include an absorption plate 10 and a plurality of beam structures 11, and fig. 1 and 2 exemplarily set the suspended microbridge structure 40 to include two beam structures 11. Exemplarily, as shown in fig. 2, the absorbing plate 10 and the film layer of the beam structure 11 may be configured to have the same composition, and the absorbing plate 10 and the corresponding film layer of the beam structure 11 are fabricated at the same time, and along the direction away from the CMOS measurement circuit system 1, the absorbing plate 10 is configured to sequentially include a first dielectric layer 13, an electrode layer 14, and a second dielectric layer 15, that is, along the direction away from the CMOS measurement circuit system 1, the beam structure 11 sequentially includes a first dielectric layer 13, an electrode layer 14, and a second dielectric layer 15, the first dielectric layer 13 in the beam structure 11, the first dielectric layer 13 in the columnar structure 6, and the first dielectric layer 13 in the absorbing plate 10 are fabricated at the same time, the second dielectric layer 15 in the beam structure 11 is fabricated at the same time as the second dielectric layer 15 in the absorbing plate 10, the electrode layer 14 in the beam structure 11 is fabricated at the same time as the electrode layer 14 in the absorbing plate 10, so as to simplify the fabrication process of the infrared focal plane detector pixel, thereby simplifying the manufacturing process of the infrared focal plane detector. In addition, the electrode layer 14 in the absorber plate 10 is electrically connected with the electrode layer 14 in the beam structure 11, the solid structure 601 made of metal, and the support pedestal 42 to ensure that the electrical signal generated by the flying micro-bridge structure 40 is transmitted to the CMOS measurement circuitry 1.
The material constituting the first dielectric layer 13 includes at least one of materials having a temperature coefficient of resistance greater than a set value, which are made of amorphous silicon, amorphous germanium, amorphous silicon germanium, or amorphous carbon, and the material constituting the second dielectric layer 15 includes at least one of materials having a temperature coefficient of resistance greater than a set value, which is made of amorphous silicon, amorphous germanium, amorphous silicon germanium, or amorphous carbon, and the set value may be, for example, 0.015/K. Therefore, the first dielectric layer 13 serves as a support layer and a heat sensitive dielectric layer, and the second dielectric layer 15 serves as a passivation layer and a heat sensitive dielectric layer, so that the thickness of the absorption plate 10 is reduced, the heat conductivity of the beam structure 11 is reduced, and the preparation process of the infrared focal plane detector is simplified. Specifically, the supporting layer is used for supporting an upper film layer in the suspended micro-bridge structure 40 after the sacrificial layer is released, the heat sensitive medium layer is used for converting infrared temperature detection signals into infrared detection electric signals, the electrode layer 14 is used for transmitting the infrared detection electric signals converted by the heat sensitive medium layer to the CMOS measurement circuit system 1 through the beam structures 11 on the left side and the right side, the two beam structures 11 respectively transmit positive and negative signals of the infrared detection electric signals, a reading circuit in the CMOS measurement circuit system 1 realizes non-contact infrared temperature detection through analysis of the acquired infrared detection electric signals, and the passivation layer is used for protecting the electrode layer 14 from oxidation or corrosion. In addition, corresponding to the absorption plate 10 and the beam structure 11, the electrode layer 14 is located in a closed space formed by the first dielectric layer 13, namely the support layer, and the second dielectric layer 15, namely the passivation layer, so that the protection of the electrode layer 14 in the absorption plate 10 and the beam structure 11 is realized. In addition, the material forming the first dielectric layer 13 includes at least one of materials having a resistance temperature coefficient greater than a set value, which are made of amorphous silicon, amorphous germanium, amorphous silicon germanium, or amorphous carbon, and the amorphous silicon, the amorphous germanium, the amorphous silicon germanium, and the amorphous carbon are not corroded by the gas-phase hydrogen fluoride, carbon tetrafluoride, or trifluoromethane, so that the first dielectric layer 13 covering the solid structure 601 is not corroded when the sacrificial layer is corroded by the gas-phase hydrogen fluoride, carbon tetrafluoride, and trifluoromethane in the subsequent process steps.
Exemplarily, as shown in fig. 2, the thickness of the first medium layer 13 in the beam structure 11 may be set not more than the thickness of the first medium layer 13 in the absorber plate 10; and/or the thickness of the second medium layer 15 in the beam structure 11 is not greater than the thickness of the second medium layer 15 in the absorption plate 10, that is, the thickness of the first medium layer 13 in the beam structure 11 is set to be less than or equal to the thickness of the first medium layer 13 in the absorption plate 10, or the thickness of the second medium layer 15 in the beam structure 11 is set to be less than or equal to the thickness of the second medium layer 15 in the absorption plate 10, or the thickness of the first medium layer 13 in the beam structure 11 is set to be less than or equal to the thickness of the first medium layer 13 in the absorption plate 10 and the thickness of the second medium layer 15 in the beam structure 11 is set to be less than or equal to the thickness of the second medium layer 15 in the absorption plate 10.
Specifically, the first dielectric layer 13 in the beam structure 11 may be etched more than the first dielectric layer 13 in the absorber plate 10 when etching the first dielectric layer 13 in the beam structure 11, or the first dielectric layer 13 in the beam structure 11 may be made thicker when making the first dielectric layer 13 in the absorber plate 10, so that the thickness of the first dielectric layer 13 in the beam structure 11 is smaller than the thickness of the first dielectric layer 13 in the absorber plate 10. Likewise, the second dielectric layer 15 in the beam structure 11 is etched slightly with respect to the second dielectric layer 15 in the absorber plate 10 when etching the second dielectric layer 15 in the beam structure 11, or the second dielectric layer 15 in the beam structure 11 is made thicker when making the second dielectric layer 15 in the absorber plate 10, so that the thickness of the second dielectric layer 15 in the beam structure 11 is smaller than the thickness of the second dielectric layer 15 in the absorber plate 10. Thus, by setting the thickness of the first medium layer 13 in the beam structure 11 to be not more than the thickness of the first medium layer 13 in the absorber plate 10; and/or, the thickness of second dielectric layer 15 in beam structure 11 is not more than the thickness of second dielectric layer 15 in absorption board 10 for the gross thickness of beam structure 11 is not more than the gross thickness of absorption board 10, is favorable to further reducing the thermal conductance of beam structure 11, and then reduces the influence of the thermal conductance that beam structure 11 produced to the signal of telecommunication that unsettled microbridge structure 40 generated, is favorable to promoting infrared focal plane detector pixel and the infrared detection performance of the infrared focal plane detector including this infrared focal plane detector pixel.
Fig. 3 is a schematic cross-sectional structure diagram of another infrared focal plane detector pixel provided in the embodiment of the present disclosure. Different from the infrared focal plane detector pixel with the structure shown in fig. 2, the infrared focal plane detector pixel with the structure shown in fig. 3 is arranged along the direction far away from the CMOS measurement circuit system 1, the beam structure 11 sequentially comprises a first dielectric layer 13, an electrode layer 14 and a second dielectric layer 15, the absorber plate 10 sequentially comprises the first dielectric layer 13, the electrode layer 14, a sensitive dielectric layer 12 and the second dielectric layer 15, or the absorber plate 10 sequentially comprises the first dielectric layer 13, the heat sensitive dielectric layer 12, the electrode layer 14 and the second dielectric layer 15, that is, the heat sensitive dielectric layer 12 of the absorber plate 10 can be arranged at the side of the electrode layer 14 far away from the CMOS measurement circuit system 1, or the heat sensitive dielectric layer 12 of the absorber plate 10 can be arranged at the side of the electrode layer 14 near the CMOS measurement circuit system 1, fig. 3 is exemplarily arranged along the direction far away from the CMOS measurement circuit system 1, and the absorber plate 10 sequentially comprises the first dielectric layer 13, the second dielectric layer 15, An electrode layer 14, a sensitive medium layer 12 and a second medium layer 15.
For example, as shown in fig. 3, it may also be configured that the first dielectric layer 13 in the beam structure 11, the first dielectric layer 13 in the column structure 6, and the first dielectric layer 13 in the absorption plate 10 are simultaneously fabricated, the second dielectric layer 15 in the beam structure 11 and the second dielectric layer 15 in the absorption plate 10 are simultaneously fabricated, and the electrode layer 14 in the beam structure 11 and the electrode layer 14 in the absorption plate 10 are simultaneously fabricated, so as to simplify a fabrication process of an infrared focal plane detector pixel, and further simplify a fabrication process of the infrared focal plane detector. In addition, the electrode layer 14 in the absorber plate 10 is electrically connected with the electrode layer 14 in the beam structure 11, the solid structure 601 made of metal, and the support pedestal 42 to ensure that the electrical signal generated by the flying micro-bridge structure 40 is transmitted to the CMOS measurement circuitry 1.
As shown in fig. 3, the material forming the first dielectric layer 13 includes at least one of amorphous silicon, amorphous germanium, amorphous silicon germanium, aluminum oxide or amorphous carbon, the material forming the second dielectric layer 15 includes at least one of amorphous silicon, amorphous germanium, amorphous silicon germanium, aluminum oxide or amorphous carbon, the material forming the thermally sensitive dielectric layer 12 includes at least one of materials having a temperature coefficient of resistance greater than a predetermined value, which is prepared from titanium oxide, vanadium oxide, amorphous silicon, amorphous germanium, amorphous silicon germanium oxide, silicon, germanium, silicon germanium oxide, graphene, a barium strontium titanate film, copper or platinum, and the predetermined value may be, for example, 0.015/K. Specifically, the first dielectric layer 13 serves as a supporting layer, the second dielectric layer 15 serves as a passivation layer, the supporting layer is used for supporting an upper film layer in the suspended micro-bridge structure 40 after the sacrificial layer is released, the heat-sensitive dielectric layer 12 is used for converting infrared temperature detection signals into infrared detection electric signals, the electrode layer 14 is used for transmitting the infrared detection electric signals converted from the heat-sensitive dielectric layer 12 to the CMOS measurement circuit system 1 through the beam structures 11 on the left side and the right side, the two beam structures 11 respectively transmit positive and negative signals of the infrared detection electric signals, a reading circuit in the CMOS measurement circuit system 1 realizes non-contact infrared temperature detection through analysis of the acquired infrared detection electric signals, and the passivation layer is used for protecting the electrode layer 14 from oxidation or corrosion. In addition, corresponding to the absorption plate 10 and the beam structure 11, the electrode layer 14 is located in a closed space formed by the first dielectric layer 13, namely the support layer, and the second dielectric layer 15, namely the passivation layer, so that the protection of the electrode layer 14 in the absorption plate 10 and the beam structure 11 is realized. In addition, the material forming the first dielectric layer 13 includes at least one of amorphous silicon oxide, amorphous germanium, amorphous silicon germanium, aluminum oxide, or amorphous carbon, and none of the amorphous silicon, the amorphous germanium, the amorphous silicon germanium, the aluminum oxide, and the amorphous carbon is corroded by the gas phase hydrogen fluoride, carbon tetrafluoride, or trifluoromethane, so that the first dielectric layer 13 covering the solid structure 601 is not corroded when the sacrificial layer is corroded by the gas phase hydrogen fluoride, carbon tetrafluoride, and trifluoromethane in the subsequent process steps.
As shown in fig. 3, since the beam structure 11 includes the first dielectric layer 13, the electrode layer 14 and the second dielectric layer 15, the absorption plate 10 includes the first dielectric layer 13, the electrode layer 14, the heat sensitive dielectric layer 12 and the second dielectric layer 15, and under the condition that the thicknesses of the same films are the same, the total thickness of the beam structure 11 is smaller than the total thickness of the absorption plate 10, which is beneficial to further reducing the thermal conductivity of the beam structure 11, further reducing the influence of the thermal conductivity generated by the beam structure 11 on the electrical signal generated by the suspended microbridge structure 40, and being beneficial to improving the infrared detection performance of the infrared focal plane detector pixel and the infrared focal plane detector including the infrared focal plane detector pixel. Exemplarily, as shown in fig. 3, the thickness of the first medium layer 13 in the beam structure 11 may also be set not greater than the thickness of the first medium layer 13 in the absorber plate 10; and/or the thickness of the second medium layer 15 in the beam structure 11 is not greater than the thickness of the second medium layer 15 in the absorption plate 10, that is, the thickness of the first medium layer 13 in the beam structure 11 is set to be less than or equal to the thickness of the first medium layer 13 in the absorption plate 10, or the thickness of the second medium layer 15 in the beam structure 11 is set to be less than or equal to the thickness of the second medium layer 15 in the absorption plate 10, or the thickness of the first medium layer 13 in the beam structure 11 is set to be less than or equal to the thickness of the first medium layer 13 in the absorption plate 10 and the thickness of the second medium layer 15 in the beam structure 11 is set to be less than or equal to the thickness of the second medium layer 15 in the absorption plate 10. Specifically, the first dielectric layer 13 in the beam structure 11 may be etched more than the first dielectric layer 13 in the absorber plate 10 when etching the first dielectric layer 13 in the beam structure 11, or the first dielectric layer 13 in the beam structure 11 may be made thicker when making the first dielectric layer 13 in the absorber plate 10, so that the thickness of the first dielectric layer 13 in the beam structure 11 is smaller than the thickness of the first dielectric layer 13 in the absorber plate 10. Likewise, the second dielectric layer 15 in the beam structure 11 is etched slightly with respect to the second dielectric layer 15 in the absorber plate 10 when etching the second dielectric layer 15 in the beam structure 11, or the second dielectric layer 15 in the beam structure 11 is made thicker when making the second dielectric layer 15 in the absorber plate 10, so that the thickness of the second dielectric layer 15 in the beam structure 11 is smaller than the thickness of the second dielectric layer 15 in the absorber plate 10. Thereby, the thickness of the first medium layer 13 in the beam structure 11 is set to be not more than the thickness of the first medium layer 13 in the absorber plate 10; and/or, the thickness of second dielectric layer 15 in beam structure 11 is not more than the thickness of second dielectric layer 15 in absorption board 10 to further ensure that the gross thickness of beam structure 11 is less than the gross thickness of absorption board 10, be favorable to further reducing beam structure 11's thermal conductance, and then reduce the influence of the thermal conductance that beam structure 11 produced to the signal of telecommunication that unsettled microbridge structure 40 generated, be favorable to promoting infrared focal plane detector pixel and the infrared detection performance of the infrared focal plane detector including this infrared focal plane detector pixel.
Illustratively, the material constituting the electrode layer 14 may be configured to include at least one of titanium, titanium nitride, tantalum nitride, titanium tungsten alloy, nickel chromium alloy, nickel platinum alloy, nickel silicon alloy, nickel, chromium, platinum, tungsten, aluminum, or copper, and particularly when the material of the electrode layer 14 is at least one of titanium, titanium nitride, tantalum, or tantalum nitride, it is preferable to configure the electrode layer 14 to be coated with the first dielectric layer 13 and the second dielectric layer 15 to prevent the electrode layer 14 from being affected by the etching process.
Alternatively, in conjunction with fig. 1 to 3, at least one hole-shaped structure may be formed on the absorption plate 10, wherein the hole-shaped structure penetrates through at least the medium layer in the absorption plate 10; and/or, at least one hole-shaped structure is formed on the beam structure 11, and the hole-shaped structure at least penetrates through the medium layer in the beam structure 11, that is, only the absorption plate 10, only the beam structure 11, or both the absorption plate 10 and the beam structure 11 may be provided with the hole-shaped structure. For example, whether the hole structures on the absorption plate 10 or the beam structure 11 are hole structures, the hole structures may be circular hole structures, square hole structures, polygonal hole structures, or irregular pattern hole structures, the shape of the hole structures on the absorption plate 10 and the beam structure 11 is not specifically limited by the embodiments of the present disclosure, and the number of the hole structures on the absorption plate 10 and the beam structure 11 is not specifically limited by the embodiments of the present disclosure.
Therefore, at least one hole-shaped structure is formed on the absorption plate 10, the hole-shaped structure at least penetrates through the dielectric layer in the absorption plate 10, and since a sacrificial layer which needs to be released finally is arranged between the reflection layer 4 and the absorption plate 10, and the sacrificial layer needs to be corroded by a chemical reagent at the end of the infrared focal plane detector manufacturing process when the sacrificial layer is released, the hole-shaped structure on the absorption plate 10 is beneficial to increasing the contact area between the chemical reagent for releasing and the sacrificial layer, and the release rate of the sacrificial layer is accelerated. In addition, the area of the absorption plate 10 is larger than that of the beam structure 11, the hole-shaped structure on the absorption plate 10 is beneficial to releasing the internal stress of the absorption plate 10, optimizing the planarization degree of the absorption plate 10, and being beneficial to improving the structural stability of the absorption plate 10, so that the structural stability of the whole infrared focal plane detector is improved. In addition, at least one hole-shaped structure is formed on the beam structure 11, and the hole-shaped structure at least penetrates through the dielectric layer in the beam structure 11, so that the thermal conductance of the beam structure 11 is further reduced, and the infrared detection sensitivity of the infrared focal plane detector is improved.
As shown in fig. 2, for example, a hole structure on the absorber plate 10 may be provided to penetrate through the first medium layer 13 and the second medium layer 15 in the absorber plate 10, or a hole structure on the absorber plate 10 may be provided to penetrate through the first medium layer 13, the electrode layer 14 and the second medium layer 15 in the absorber plate 10, and a hole structure on the beam structure 11 may penetrate through the first medium layer 13 and the second medium layer 15 in the beam structure 11 where the electrode layer 14 is not provided, or a hole structure on the beam structure 11 may penetrate through the first medium layer 13, the electrode layer 14 and the second medium layer 15 in the beam structure 11. As shown in fig. 3, for example, a hole structure on the absorber plate 10 may be arranged to penetrate through the first medium layer 13 and the second medium layer 15 in the absorber plate 10, or a hole structure on the absorber plate 10 may be arranged to penetrate through the first medium layer 13, the electrode layer 14, the heat-sensitive medium layer 12 and the second medium layer 15 in the absorber plate 10, and a hole structure on the beam structure 11 may be arranged to penetrate through the first medium layer 13 and the second medium layer 15 in the beam structure 11 at a position where the electrode layer 14 is not arranged, or a hole structure on the beam structure 11 may penetrate through the first medium layer 13, the electrode layer 14 and the second medium layer 15 in the beam structure 11.
Fig. 4 is a schematic cross-sectional structure view of another infrared focal plane detector pixel provided in the embodiment of the present disclosure, and fig. 5 is a schematic cross-sectional structure view of another infrared focal plane detector pixel provided in the embodiment of the present disclosure. Combine fig. 1 to 5, can set up infrared focal plane detector and still include reinforced structure 16, reinforced structure 16 corresponds the setting of column structure 6 place position and reinforced structure 16 is located one side that CMOS measurement circuitry 1 was kept away from to column structure 6, reinforced structure 16 is including aggravating massive structure, reinforced structure 16 is used for strengthening the connection steadiness between column structure 6 and the beam structure 11, reinforced structure 16 can effectively strengthen the mechanical stability between column structure 6 and the beam structure 11 promptly, thereby promote infrared focal plane detector pixel and the infrared focal plane detector's that includes infrared focal plane detector pixel structural stability, optimize infrared focal plane detector pixel and the electric connection characteristic of the infrared focal plane detector including infrared focal plane detector pixel.
Exemplarily, as shown in fig. 4, a weighted bulk structure may be provided on a side of the beam structure 11 away from the CMOS measurement circuitry 1 and the weighted bulk structure is provided in contact with the beam structure 11. Specifically, the weighting block structure is arranged on one side of the beam structure 11 far away from the CMOS measurement circuit system 1 and is in contact with the beam structure 11, which is equivalent to adding a cover plate at the position of the beam structure 11 corresponding to the columnar structure 6, and pressing the beam structure by using the self weight of the reinforcing structure 16, so as to enhance the mechanical strength between the beam structure 11 and the columnar structure 6 and improve the structural stability of the infrared focal plane detector. Illustratively, as shown in fig. 5, the beam structure 11 may also be provided with a through hole formed at a position corresponding to the position of the columnar structure 6, the through hole exposes at least part of the columnar structure 6, the weighted block structure includes a first portion filling the through hole and a second portion located outside the through hole, and an orthographic projection of the second portion covers an orthographic projection of the first portion. Specifically, a hollow-out area is formed at a position of the beam structure 11 corresponding to the columnar structure 6, that is, a through hole is formed, a second part of the weighting block structure outside the through hole and a first part of the weighting block structure inside the through hole are integrally formed, the first part is filled or embedded into the through hole and is in contact with the columnar structure 6, an orthographic projection of the second part covers an orthographic projection of the first part, that is, the area of the second part is larger than that of the first part. In the infrared focal plane detector pixel, the reinforcing structure 16 is equivalent to a rivet structure formed by a first part and a second part, the bottom surface of the first part is contacted with the top surface of the columnar structure, the side surface of the first part is also contacted with the side surface of a hollow area formed by the beam structure, and the lower surface of the second part is contacted with the outer surface of the through hole. Therefore, when the self gravity of the reinforced structure 16 is utilized to press the beam structure 11, the contact area between the reinforced structure 16 and the columnar structure 6 and the beam structure 11 is increased, the mechanical strength between the beam structure 11 and the columnar structure 6 is further increased, and the structural stability of the infrared focal plane detector is improved.
Illustratively, the material that may be provided to form the reinforcing structure 16, i.e., the weighting block structure, includes at least one of amorphous silicon, amorphous germanium, amorphous silicon germanium, amorphous carbon, silicon carbide, aluminum oxide, silicon nitride, silicon carbonitride, silicon oxide, silicon, germanium, silicon germanium, aluminum, copper, tungsten, gold, platinum, nickel, chromium, titanium tungsten alloy, nickel-chromium alloy, nickel-platinum alloy, or nickel-silicon alloy. Specifically, the reinforcing structure 16 may be a single-layer structure deposited by a dielectric or a metal, or may be a multi-layer structure formed by stacking two, three or more single-layer structures, where amorphous silicon, amorphous germanium, amorphous silicon germanium, amorphous carbon, silicon carbide, aluminum oxide, silicon nitride, silicon carbonitride, silicon, germanium, silicon germanium, aluminum, copper, tungsten, gold, platinum, nickel, chromium, titanium tungsten alloy, nickel-chromium alloy, nickel-platinum alloy, and nickel-silicon alloy are not corroded by gaseous hydrogen fluoride, carbon tetrafluoride, or trifluoromethane, so that the reinforcing structure 16 is not affected in the subsequent process of corroding the sacrificial layer with gaseous hydrogen fluoride, carbon tetrafluoride or trifluoromethane to release the sacrificial layer, thereby ensure that reinforced structure 16 can strengthen the mechanical strength of column structure 6 and beam structure 11 junction, prevent to take place to drop because of being connected insecurely between beam structure 11 and the column structure 6 to promote infrared focal plane detector's structural stability. In addition, when the material constituting the reinforcing structure 16 includes silicon oxide, since silicon oxide may be corroded by gas-phase hydrogen fluoride, carbon tetrafluoride, or trifluoromethane, it is preferable that the reinforcing structure 16 is disposed in a closed space surrounded by the first dielectric layer 13 and the second dielectric layer 15. It should be noted that whether reinforcing structure 16 is a metal structure or a non-metal structure, it is necessary to ensure that the arrangement of reinforcing structure 16 does not affect the electrical connection relationship in the infrared focal plane detector.
With reference to fig. 1 to 5, at least one layer of hermetic release isolation layer 3 may be included above the CMOS measurement circuitry 1, and the hermetic release isolation layer 3 is used to protect the CMOS measurement circuitry 1 from process influence during the release etching process for fabricating the CMOS infrared sensing structure 2. Optionally, the close release isolation layer 3 is located at the interface between the CMOS measurement circuit system 1 and the CMOS infrared sensing structure 2 and/or in the CMOS infrared sensing structure 2, that is, the close release isolation layer 3 may be located at the interface between the CMOS measurement circuit system 1 and the CMOS infrared sensing structure 2, or the close release isolation layer 3 may be located in the CMOS infrared sensing structure 2, or the close release isolation layer 3 may be located at the interface between the CMOS measurement circuit system 1 and the CMOS infrared sensing structure 2, and the close release isolation layer 3 is located in the CMOS infrared sensing structure 2, and the close release isolation layer 3 is used to protect the CMOS measurement circuit system 1 from erosion when the sacrificial layer is released by the etching process, and the close release isolation layer 3 at least includes a dielectric layer, and the dielectric material constituting the close release isolation layer 3 includes silicon carbide, silicon carbonitride, silicon nitride, or silicon carbide, At least one of amorphous silicon, amorphous germanium, amorphous silicon germanium, silicon, germanium, a silicon germanium alloy, amorphous carbon, or aluminum oxide.
Fig. 2 to 5 exemplarily show that the hermetic release insulating layer 3 is disposed in the CMOS infrared sensing structure 2, the hermetic release insulating layer 3 may be, for example, one or more dielectric layers disposed above the metal interconnection layer of the reflective layer 4, where exemplarily the hermetic release insulating layer 3 is disposed as one dielectric layer, the hermetic release insulating layer 3 is disposed on the reflective layer 4 and is in contact with the reflective layer 4, and the solid structure 601 is electrically connected to the reflective layer 4, i.e., the supporting base 42, through a through hole penetrating through the hermetic release insulating layer 3. Illustratively, the material constituting the hermetic release barrier layer 3 may include at least one of silicon carbide, silicon carbonitride, silicon nitride, amorphous silicon, amorphous germanium, amorphous silicon germanium, silicon, germanium, silicon germanium alloy, amorphous carbon, or aluminum oxide, and the thickness of the hermetic release barrier layer 3 is smaller than that of the sacrificial layer. The resonant cavity of the infrared focal plane detector is realized by releasing the vacuum cavity after the silicon oxide sacrificial layer, the reflecting layer 4 is used as the reflecting layer of the resonant cavity, the sacrificial layer is positioned between the reflecting layer 4 and the suspended microbridge structure 40, and when at least one layer of closed release isolating layer 3 positioned on the reflecting layer 4 is arranged to select silicon carbide, silicon carbonitride, silicon nitride, amorphous silicon, amorphous germanium silicon, germanium, silicon germanium alloy, amorphous carbon or aluminum oxide and other materials as one part of the resonant cavity, the reflecting effect of the reflecting layer 4 is not influenced, the height of the resonant cavity can be reduced, the thickness of the sacrificial layer is further reduced, and the release difficulty of the sacrificial layer formed by silicon oxide is reduced. In addition, the sealed release isolation layer 3 and the columnar structure 6 are arranged to form a sealed structure, so that the CMOS measurement circuit system 1 is completely separated from the sacrificial layer, and the CMOS measurement circuit system 1 is protected.
Fig. 6 is a schematic cross-sectional structure diagram of another infrared focal plane detector pixel provided in the embodiment of the present disclosure. On the basis of the above-described embodiment, fig. 6 also arranges the hermetic release barrier layer 3 in the CMOS infrared sensing structure 2, the hermetic release barrier layer 3 may be for example a dielectric layer or layers above the metal interconnect layer of the reflective layer 4, here, the hermetic release barrier layer 3 is exemplarily shown as a dielectric layer, the hermetic release barrier layer 3 is located on the reflective layer 4 and is disposed in contact with the reflective layer 4, the solid structure 601 is connected with the reflective layer 4 through a through hole penetrating through the hermetic release barrier layer 3, that is, the supporting base 42 is electrically connected, and the sealing release isolation layer 3 covers the columnar structure 6, at this time, the material constituting the sealing release isolation layer 3 may include at least one of silicon carbide, silicon carbonitride, silicon nitride, amorphous silicon, amorphous germanium, amorphous silicon germanium, silicon, germanium, silicon germanium alloy, amorphous carbon, or aluminum oxide, and the thickness of the sealing release isolation layer 3 is also smaller than that of the sacrificial layer. Through setting up airtight release insulating layer 3 cladding columnar structure 6, can utilize airtight release insulating layer 3 as the support of columnar structure 6 department on the one hand, improve columnar structure 6's stability, guarantee columnar structure 6 and unsettled microbridge structure 40 and support base 42's electricity and be connected. On the other hand, the airtight release insulating layer 3 coating the columnar structure 6 can reduce the contact between the columnar structure 6 and the external environment, reduce the contact resistance between the columnar structure 6 and the external environment, further reduce the noise of the pixel of the infrared focal plane detector, improve the detection sensitivity of the infrared detection sensor, and simultaneously prevent the electrical breakdown of the exposed metal of the columnar structure 6. Similarly, the resonant cavity of the infrared focal plane detector is realized by releasing the vacuum cavity after the silicon oxide sacrificial layer, the reflective layer 4 is used as the reflective layer of the resonant cavity, the sacrificial layer is positioned between the reflective layer 4 and the suspended microbridge structure 40, and when at least one layer of airtight release isolation layer 3 positioned on the reflective layer 4 is arranged to select silicon carbide, silicon carbonitride, silicon nitride, amorphous silicon, amorphous germanium, amorphous silicon germanium, silicon, germanium, silicon-germanium alloy, amorphous carbon or aluminum oxide and other materials as a part of the resonant cavity, the reflection effect of the reflective layer 4 is not affected, the height of the resonant cavity can be reduced, the thickness of the sacrificial layer is further reduced, and the release difficulty of the sacrificial layer formed by silicon oxide is reduced. In addition, the sealed release isolation layer 3 and the columnar structure 6 are arranged to form a sealed structure, so that the CMOS measurement circuit system 1 is completely separated from the sacrificial layer, and the CMOS measurement circuit system 1 is protected.
Fig. 7 is a schematic cross-sectional structure diagram of another infrared focal plane detector pixel provided in the embodiment of the present disclosure. Unlike the infrared focal plane detector having the structure shown in the above-mentioned embodiment, in the infrared focal plane detector having the structure shown in fig. 7, the hermetic release insulating layer 3 is located at the interface between the CMOS measurement circuit system 1 and the CMOS infrared sensing structure 2, for example, the hermetic release insulating layer 3 is located between the reflective layer 4 and the CMOS measurement circuit system 1, that is, the hermetic release insulating layer 3 is located below the metal interconnection layer of the reflective layer 4, and the supporting base 42 is electrically connected to the CMOS measurement circuit system 1 through a through hole penetrating through the hermetic release insulating layer 3. Specifically, since the CMOS measurement circuit system 1 and the CMOS infrared sensing structure 2 are both formed by using a CMOS process, after the CMOS measurement circuit system 1 is formed, a wafer including the CMOS measurement circuit system 1 is transferred to a next process to form the CMOS infrared sensing structure 2, since silicon oxide is a most commonly used dielectric material in the CMOS process, and silicon oxide is mostly used as an insulating layer between metal layers on the CMOS circuit, if no insulating layer is used as a barrier when silicon oxide with a thickness of about 2um is corroded, the circuit will be seriously affected, and in order to ensure that the silicon oxide medium on the CMOS measurement circuit system is not corroded when the silicon oxide of a sacrificial layer is released, a closed release insulating layer 3 is provided at an interface between the CMOS measurement circuit system 1 and the CMOS infrared sensing structure 2 according to the embodiment of the present disclosure. After the CMOS measuring circuit system 1 is prepared and formed, a closed release isolation layer 3 is prepared and formed on the CMOS measuring circuit system 1, the CMOS measuring circuit system 1 is protected by the closed release isolation layer 3, in order to ensure the electric connection between the support base 42 and the CMOS measuring circuit system 1, after the closed release isolation layer 3 is prepared and formed, a through hole is formed in the area of the closed release isolation layer 3 corresponding to the support base 42 by adopting an etching process, and the support base 42 is electrically connected with the CMOS measuring circuit system 1 through the through hole. In addition, the closed release isolation layer 3 and the support base 42 are arranged to form a closed structure, so that the CMOS measurement circuit system 1 is completely separated from the sacrificial layer, and the CMOS measurement circuit system 1 is protected.
Illustratively, the material provided to constitute hermetic release barrier layer 3 includes at least one of silicon carbide, silicon carbonitride, silicon nitride, amorphous silicon, amorphous germanium, amorphous silicon germanium, silicon, germanium, a silicon germanium alloy, amorphous carbon, or aluminum oxide. Specifically, silicon carbide, silicon carbonitride, silicon nitride, amorphous silicon, amorphous germanium, amorphous silicon germanium, silicon, germanium, a silicon germanium alloy, amorphous carbon, or aluminum oxide are all CMOS process corrosion-resistant materials, i.e., these materials are not corroded by the sacrificial layer release agent, so the hermetic release barrier layer 3 can be used to protect the CMOS measurement circuitry 1 from corrosion when the corrosion process is performed to release the sacrificial layer. In addition, the closed release isolation layer 3 covers the CMOS measurement circuit system 1, and the closed release isolation layer 3 can also be used for protecting the CMOS measurement circuit system 1 from being influenced by the process in the release etching process for manufacturing the CMOS infrared sensing structure 2. In addition, when being provided with the airtight release insulating layer 3 of at least one deck on reflection stratum 4, the material that the setting constitutes airtight release insulating layer 3 includes silicon, germanium, silicon germanium alloy, amorphous silicon, amorphous germanium, amorphous silicon germanium, amorphous carbon, carborundum, aluminium oxide, at least one in silicon nitride or the silicon carbonitride, when setting up airtight release insulating layer 3 and improving the stability of columnar structure 6, airtight release insulating layer 3 can hardly influence the reflection course in the resonant cavity, can avoid airtight release insulating layer 3 to influence the reflection course of resonant cavity, and then avoid airtight release insulating layer 3 to the influence of infrared focal plane detector detection sensitivity.
With reference to fig. 1 to 7, a CMOS fabrication process of the CMOS infrared sensing structure 2 includes a Metal interconnection process, a via process, an imd (inter Metal dielectric) process, and an RDL (redistribution) process, the CMOS infrared sensing structure 2 includes at least two Metal interconnection layers, at least two dielectric layers, and a plurality of interconnection vias, the dielectric layers include at least a sacrificial layer and a thermal sensitive dielectric layer, the Metal interconnection layers include at least a reflective layer 4 and an electrode layer 14, the thermal sensitive dielectric layer includes a thermal sensitive material having a temperature coefficient of resistance greater than a predetermined value, for example, the temperature coefficient of resistance may be greater than or equal to 0.015/K, the thermal sensitive material having a temperature coefficient of resistance greater than the predetermined value forms the thermal sensitive dielectric layer, and the thermal sensitive dielectric layer is configured to convert a temperature change corresponding to infrared radiation absorbed by the thermal sensitive dielectric layer into a resistance change, the infrared target signal is then converted into a signal that can be read electrically by the CMOS measurement circuitry 1. In addition, the heat-sensitive dielectric layer comprises a heat-sensitive material with the resistance temperature coefficient larger than a set value, the resistance temperature coefficient can be larger than or equal to 0.015/K, and the detection sensitivity of the infrared focal plane detector can be improved.
Specifically, the metal interconnection process is used to realize the electrical connection between the upper and lower metal interconnection layers, for example, the solid structure 601 and the supporting base 42, the via process is used to form an interconnection via connecting the upper and lower metal interconnection layers, for example, to form interconnect vias connecting the solid structure 601 with the support pedestal 42, IMD processes are used to achieve isolation between the upper and lower metal interconnect layers, i.e. electrical insulation, e.g. between the absorber plate 10 and the electrode layer 14 in the beam structure 11 and the reflector plate 41, RDL-process, i.e. rewiring layer process, in particular by re-laying a layer of metal on top of the circuit top metal and having metal pillars with the circuit top metal, for example, tungsten columns are electrically connected, the reflective layer 4 in the infrared focal plane detector can be further prepared on the top metal of the CMOS measurement circuitry 1 by using an RDL process, and the supporting base 42 on the reflective layer 4 is electrically connected with the top metal of the CMOS measurement circuitry 1. In addition, as shown in fig. 2, the CMOS manufacturing process of the CMOS measurement circuit system 1 may also include a metal interconnection process and a via process, the CMOS measurement circuit system 1 includes metal interconnection layers 101, dielectric layers 102 and a silicon substrate 103 at the bottom, which are arranged at intervals, and the upper and lower metal interconnection layers 101 are electrically connected through vias 104.
With reference to fig. 1 to 7, the CMOS measurement circuit system 1 is configured to measure and process an array resistance value formed by one or more CMOS infrared sensing structures 2, and convert an infrared signal into an electrical image signal, where the infrared focal plane detector includes a plurality of infrared focal plane detector pixels arranged in an array, and each infrared focal plane detector pixel includes one CMOS infrared sensing structure 2. Specifically, the resonant cavity may be formed by a cavity between the reflective layer 4 and the heat-sensitive medium layer in the absorption plate 10, for example, the infrared light penetrates through the absorption plate 10 to be reflected back and forth in the resonant cavity, so as to improve the detection sensitivity of the infrared focal plane detector, and due to the arrangement of the columnar structure 6, the beam structure 11 and the absorption plate 10 form the suspended micro-bridge structure 10 for controlling the heat transfer, and the columnar structure 6 is electrically connected with the supporting base 42 and the corresponding beam structure 11, and is used for supporting the suspended micro-bridge structure 40 located on the columnar structure 6.
Fig. 8 is a schematic structural diagram of a CMOS measurement circuit system according to an embodiment of the present disclosure. With reference to fig. 1 to 8, the CMOS measurement circuit system 1 includes a bias voltage generation circuit 7, a column-level analog front-end circuit 8 and a row-level circuit 9, an input end of the bias voltage generation circuit 7 is connected to an output end of the row-level circuit 9, an input end of the column-level analog front-end circuit 8 is connected to an output end of the bias voltage generation circuit 7, the row-level circuit 9 includes a row-level mirror image element Rsm and a row selection switch K1, and the column-level analog front-end circuit 8 includes a blind image element RD; the row-level circuit 9 is distributed in each pixel, selects a signal to be processed according to a row strobe signal of the timing sequence generating circuit, and outputs a current signal to the column-level analog front-end circuit 8 under the action of the bias generating circuit 7 to perform current-voltage conversion output; the row stage circuit 9 outputs a third bias voltage VRsm to the bias generation circuit 7 when being controlled by the row selection switch K1 to be gated, the bias generation circuit 7 outputs a first bias voltage V1 and a second bias voltage V2 according to the input constant voltage and the third bias voltage VRsm, and the column stage analog front-end circuit 8 obtains two currents according to the first bias voltage V1 and the second bias voltage V2, performs transimpedance amplification on the difference between the two generated currents, and outputs the amplified current as an output voltage.
Specifically, the row-level circuit 9 includes a row-level mirror image element Rsm and a row selection switch K1, and the row-level circuit 9 is configured to generate a third bias voltage VRsm according to a gating state of the row selection switch K1. Illustratively, the row-level image elements Rsm may be subjected to a light-shielding process such that the row-level image elements Rsm are subjected to a fixed radiation by a light-shielding sheet having a temperature constantly equal to a substrate temperature, the row selection switch K1 may be implemented by a transistor, the row selection switch K1 is closed, and the row-level image elements Rsm are connected to the bias generation circuit 7, that is, the row-level circuit 9 outputs the third bias voltage VRsm to the bias generation circuit 7 when being gated by the row selection switch K1. The bias generation circuit 7 may include a first bias generation circuit 71 and a second bias generation circuit 72, the first bias generation circuit 71 being configured to generate a first bias voltage V1 according to an input constant voltage, which may be, for example, a positive power supply signal with a constant voltage. The second bias generation circuit 72 may include a bias control sub-circuit 721 and a plurality of gate driving sub-circuits 722, the bias control sub-circuit 721 controlling the gate driving sub-circuits 722 to generate the corresponding second bias voltages V2, respectively, according to the third bias voltage VRsm.
The column-level analog front-end circuit 8 includes a plurality of column control sub-circuits 81, the column control sub-circuits 81 are disposed in correspondence with the gate driving sub-circuits 722, and exemplarily, the column control sub-circuits 81 may be disposed in one-to-one correspondence with the gate driving sub-circuits 722, and the gate driving sub-circuits 722 are configured to provide the second bias voltage V2 to the corresponding column control sub-circuits 81 according to their own gate states. For example, it may be set that when the gate driving sub-circuit 722 is gated, the gate driving sub-circuit 722 supplies the second bias voltage V2 to the corresponding column control sub-circuit 81; when the gate driving sub-circuit 722 is not gated, the gate driving sub-circuit 722 stops supplying the second bias voltage V2 to the corresponding column control sub-circuit 81.
The column-level analog front-end circuit 8 comprises an effective pixel RS and a blind pixel RD, the column control sub-circuit is used for generating a first current I1 according to a first bias voltage V1 and the blind pixel RD, generating a second current I2 according to a second bias voltage V2 and the effective pixel RS, performing transimpedance amplification on a difference value of the first current I1 and the second current I2, and outputting the difference value, and the row-level mirror image pixel Rsm and the effective pixel RS have the same temperature drift amount at the same ambient temperature.
Illustratively, the row-level image elements Rsm are thermally insulated from the CMOS measurement circuitry 1 and are shaded, and the row-level image elements Rsm are subjected to a fixed radiation from a shade sheet having a temperature constantly equal to the substrate temperature. The absorption plate 10 of the active pixel RS is thermally insulated from the CMOS measurement circuitry 1 and the active pixel RS receives external radiation. The absorbing plates 10 of the row-level mirror image elements Rsm and the effective elements RS are thermally insulated from the CMOS measuring circuit system 1, so that the row-level mirror image elements Rsm and the effective elements RS have a self-heating effect.
When the corresponding row-level mirror image element Rsm is gated by the row selection switch K1, the resistance value of both the row-level mirror image element Rsm and the effective element RS changes due to joule heat, but when the row-level mirror image element Rsm and the effective element RS are subjected to the same fixed radiation, the resistance value of the row-level mirror image element Rsm and the resistance value of the effective element RS are the same, the temperature coefficients of the row-level mirror image element Rsm and the temperature coefficient of the effective element RS are also the same, the temperature drift amounts of the row-level mirror image element Rsm and the effective element RS at the same ambient temperature are the same, the change of the row-level mirror image element Rsm and the effective element RS at the same ambient temperature is synchronized, the resistance value change of the row-level mirror image element Rsm and the effective element RS due to the self-heating effect is effectively compensated, and the stable output of the CMOS measurement circuit system 1 is realized.
In addition, by arranging the second bias generating circuit 72 to include a bias control sub-circuit 721 and a plurality of gate driving sub-circuits 722, the bias control sub-circuit 721 is configured to control the gate driving sub-circuits 722 to generate corresponding second bias voltages V2 respectively according to the row control signal, so that each row of pixels has one path to drive the whole columns of pixels of the row individually, the requirement for the second bias voltage V2 is reduced, that is, the driving capability of the bias generating circuit 7 is improved, and the CMOS measurement circuit system 1 is advantageously used to drive a larger-scale infrared focal plane detector pixel array. In addition, the specific detailed operation principle of the CMOS measurement circuit system 1 is well known to those skilled in the art and will not be described herein.
Alternatively, the CMOS infrared sensing structure 2 may be disposed on a metal interconnect layer of the CMOS measurement circuitry 1 or fabricated on the same layer. Specifically, the metal interconnection layer of the CMOS measurement circuitry 1 may be a top metal layer in the CMOS measurement circuitry 1, and in conjunction with fig. 1 to 7, the CMOS infrared sensing structure 2 may be fabricated on the metal interconnection layer of the CMOS measurement circuitry 1, and the CMOS infrared sensing structure 2 is electrically connected to the CMOS measurement circuitry 1 through a supporting base 42 on the metal interconnection layer of the CMOS measurement circuitry 1, so as to transmit the electrical signal converted by the infrared signal to the CMOS measurement circuitry 1.
Fig. 9 is a schematic cross-sectional structure diagram of another infrared focal plane detector pixel provided in the embodiment of the present disclosure. As shown in fig. 9, the CMOS infrared sensing structure 2 may also be prepared on the same layer as the metal interconnection layer of the CMOS measurement circuit system 1, that is, the CMOS measurement circuit system 1 and the CMOS infrared sensing structure 2 are arranged on the same layer, for example, as shown in fig. 9, the CMOS infrared sensing structure 2 may be arranged on one side of the CMOS measurement circuit system 1, and the top of the CMOS measurement circuit system 1 may also be provided with a hermetic release isolation layer 3 to protect the CMOS measurement circuit system 1.
Optionally, in conjunction with fig. 1 to 9, the sacrificial layer is used to make the CMOS infrared sensing structure 2 form a hollow structure, the material constituting the sacrificial layer is silicon oxide, and the sacrificial layer is etched by a post-CMOS process. For example, the post-CMOS process may etch the sacrificial layer using at least one of gases having corrosive properties to silicon oxide, such as gaseous hydrogen fluoride, carbon tetrafluoride, and trifluoromethane. Specifically, a sacrificial layer (not shown in fig. 1 to 9) is provided between the reflective layer 4 and the suspended microbridge structure 40, and when the hermetic release isolation layer 3 is provided on the reflective layer 4, the sacrificial layer is provided between the hermetic release isolation layer 3 and the suspended microbridge structure 40, and the material constituting the sacrificial layer is silicon oxide, so as to be compatible with a CMOS process, and a post-CMOS process can be adopted, that is, the post-CMOS process corrodes the sacrificial layer to release the sacrificial layer in the final infrared detection chip product.
Optionally, the absorption plate 10 is used for absorbing the infrared target signal and converting the infrared target signal into an electrical signal, the absorption plate 10 includes a metal interconnection layer and at least one thermal sensitive medium layer, the metal interconnection layer in the absorption plate 10 is an electrode layer 14 in the absorption plate 10 for transmitting the electrical signal converted from the infrared signal. The beam structures 11 and the columnar structures 6 are used for transmitting electrical signals and for supporting and connecting the absorption plates 10, the electrode layers 14 in the absorption plates 10 comprise two patterned electrode structures, the two patterned electrode structures output positive electrical signals and grounding electrical signals respectively, and the positive electrical signals and the grounding electrical signals are transmitted to the supporting base 42 electrically connected with the columnar structures 6 through the different beam structures 11 and the different columnar structures 6 and then transmitted to the CMOS measurement circuit system 1. The beam structure 11 comprises at least a metal interconnection layer, the metal interconnection layer in the beam structure 11 is an electrode layer 14 in the beam structure 11, and the electrode layer 14 in the beam structure 11 and the electrode layer 14 in the absorber plate 10 are electrically connected. The beam structure 11 and the CMOS measurement circuit system 1 are connected by the columnar structure 6 through a metal interconnection process and a through hole process, the upper side of the columnar structure 6 is electrically connected to the electrode layer 14 in the beam structure 11 through a through hole penetrating through the sacrificial layer, the lower side of the columnar structure 6 is electrically connected to the corresponding support base 42 through a through hole penetrating through the dielectric layer on the support base 42, and the electrode layer 14 in the beam structure 11 is electrically connected to the corresponding support base 42 through the corresponding columnar structure 6. The reflecting plate 41 is used for reflecting infrared signals and forms a resonant cavity with the heat-sensitive medium layer, that is, the reflecting plate 41 is used for reflecting infrared signals and forms a resonant cavity with the heat-sensitive medium layer, and the reflecting layer 4 comprises at least one metal interconnection layer which is used for forming a supporting base 42 and is also used for forming the reflecting plate 41.
Fig. 10 is a schematic cross-sectional structure diagram of another infrared focal plane detector pixel provided in the embodiment of the present disclosure. Different with the infrared focal plane detector pixel of the structure shown in the above-mentioned embodiment, the infrared focal plane detector pixel of the structure shown in fig. 10 sets up beam structure 11 and is provided with the through-hole that runs through beam structure 11 corresponding to the position of columnar structure 6, columnar structure 6 fills the through-hole that beam structure 11 formed, columnar structure 6 exemplarily forms the cap-shaped structure shown in fig. 10 and the upper surface of columnar structure 6 flushes with beam structure 11, partial columnar structure 6 imbeds beam structure 11 promptly, be favorable to further strengthening columnar structure 6 and beam structure 11's the steadiness of being connected, and then strengthen infrared focal plane detector's stability. Similarly, at least the side wall of the solid structure 601 is coated with the first dielectric layer 13, and the solid structure 601 is in contact with the first dielectric layer 13, so that the preparation process of the columnar structure 6 is simple and easy to implement, and the preparation difficulty of the whole infrared focal plane detector is favorably reduced.
Optionally, the infrared focal plane detector may further include a metamaterial structure and/or a polarization structure, and the metamaterial structure or the polarization structure is at least one metal interconnection layer. Exemplarily, fig. 11 is a schematic perspective view of another infrared focal plane detector pixel provided in the embodiment of the present disclosure, and as shown in fig. 11, a metal interconnection layer constituting a metamaterial structure may include a plurality of metal repeating units 20 arranged in an array, each metal repeating unit includes two diagonally arranged L-shaped patterned structures 21, where an infrared absorption spectrum band of the infrared focal plane detector is a 3 micron to 30 micron band. As shown in fig. 12, a plurality of patterned hollow structures 22 arranged in an array may be disposed on the metal interconnection layer forming the metamaterial structure, the patterned hollow structures 22 are in an open ring shape, and an infrared absorption spectrum band of the infrared focal plane detector is a band from 3 micrometers to 30 micrometers. As shown in fig. 13, a plurality of linear stripe structures 23 and a plurality of folded stripe structures 24 are disposed on the metal interconnection layer forming the metamaterial structure, and the linear stripe structures 23 and the folded stripe structures 24 are alternately arranged along a direction perpendicular to the linear stripe structures 23, where an infrared absorption spectrum band of the infrared focal plane detector is a band of 8 micrometers to 24 micrometers. As shown in fig. 14, a plurality of patterned hollow structures 25 arranged in an array may be disposed on the metal interconnection layer forming the metamaterial structure, the patterned hollow structures 25 are regular hexagons, and the infrared absorption spectrum band of the infrared focal plane detector is a 3-30 μm band. It should be noted that, in the embodiments of the present disclosure, specific patterns on the metal interconnection layer constituting the metamaterial structure are not limited, and it is sufficient to ensure that the repeated patterns can realize the functions of the metamaterial structure or the polarization structure.
Specifically, the metamaterial is a material which is based on the generalized snell's law and performs electromagnetic or optical beam regulation and control by controlling wave front phase, amplitude and polarization, and can be also called as a super surface or a super structure, wherein the super surface or the super structure is an ultrathin two-dimensional array plane, and the characteristics of electromagnetic waves such as phase, polarization mode, propagation mode and the like can be flexibly and effectively manipulated. The disclosed embodiments form an electromagnetic metamaterial structure using the patterned structure as shown in figures 11 to 14, namely, an artificial composite structure or a composite material with supernormal electromagnetic property is formed to realize the cutting of the electromagnetic wave and light wave properties, therefore, an electromagnetic wave absorption special device is obtained, the metamaterial structure formed by the patterning structure is combined with the infrared focal plane detector structure, infrared electromagnetic waves absorbed by the metamaterial structure can enhance infrared electromagnetic wave signals absorbed by the infrared focal plane detector, the infrared electromagnetic waves absorbed by the metamaterial structure are overlapped with the infrared electromagnetic waves absorbed by the microbridge detector structure, the infrared electromagnetic waves absorbed by the metamaterial structure are coupled with components of incident infrared electromagnetic waves, namely, the intensity of the absorbed infrared electromagnetic wave signals is increased due to the arrangement of the metamaterial structure, and therefore the absorption rate of the infrared focal plane detector to the incident infrared electromagnetic waves is improved.
Fig. 15 is a schematic top view of a polarization structure according to an embodiment of the present disclosure. As shown in fig. 15, the polarization structure 26 may include a plurality of gratings 27 arranged in sequence, an interval between adjacent gratings 27 is 10nm to 500nm, the gratings 27 may be linear as shown in fig. 15, or may be curved as shown in fig. 16 and 17, the gratings 27 in the polarization structure 26 may be rotated or combined at any angle, and the polarization structure 26 may be disposed such that the CMOS sensing structure absorbs polarized light in a specific direction. Illustratively, the grating 27 may be a structure formed by etching a metal thin film, i.e., a metal interconnection layer. Specifically, polarization is an important information of light, and polarization detection can expand the information quantity from three dimensions, such as light intensity, light spectrum and space, to seven dimensions, such as light intensity, light spectrum, space, polarization degree, polarization azimuth angle, polarization ellipse ratio and rotation direction, and since the polarization degree of the ground object background is far less than that of the artificial target, the infrared polarization detection technology has very important application in the field of space remote sensing. In the existing polarization detection system, a polarization element is independent from a detector, and a polarizing film needs to be added on a lens of the whole machine or a polarization lens needs to be designed. The existing polarization detection system, which acquires polarization information by rotating a polarization element, has disadvantages of complicated optical elements and complicated optical path system. In addition, the polarization image acquired by combining the polarizer and the detector needs to be processed by an image fusion algorithm, which is not only complex but also relatively inaccurate.
According to the polarization structure 26 and the uncooled solid focal plane detector, the polarization structure is monolithically integrated, so that monolithic integration of the polarization sensitive infrared focal plane detector can be achieved, difficulty of optical design is greatly reduced, an optical system is simplified, optical elements are reduced, and cost of the optical system is reduced. In addition, the images acquired by the single-chip integrated polarization type uncooled solid focal plane detector are original infrared image information, the CMOS measuring circuit system 1 can obtain accurate image information only by processing signals detected by the infrared focal plane detector, image fusion of the existing detector is not needed, and authenticity and effectiveness of the images are greatly improved. In addition, polarization structure 26 also can be located absorption plate 10 top and not with absorption plate 10 contact setting, polarization structure 26 can be for being located the unsettled structure of unsettled microbridge structure 40 top promptly, polarization structure 26 and unsettled microbridge structure 40 can adopt the mode of post connection support or the mode that adopts the bonding to support, polarization structure 26 can the one-to-one bonding with infrared focal plane detector pixel, also can adopt the mode of whole chip bonding. Therefore, the independently suspended metal grating structure cannot cause deformation of the infrared sensitive micro-bridge structure, and the heat-sensitive characteristic of the sensitive film cannot be influenced.
Exemplarily, referring to fig. 1 to 17, the metamaterial structure is at least one metal interconnection layer, the polarization structure is at least one metal interconnection layer, and the metamaterial structure or the polarization structure may be at least one metal interconnection layer on a side of the first dielectric layer 13 adjacent to the CMOS measurement circuitry 1, for example, the metal interconnection layer constituting the metamaterial structure or the polarization structure may be disposed on a side of the first dielectric layer 13 adjacent to the CMOS measurement circuitry 1 and in contact with the first dielectric layer 13, that is, the metal interconnection layer is located at the lowest position of the suspended microbridge structure 40. For example, the meta-material structure or the polarization structure may also be at least one metal interconnection layer on the side of the second dielectric layer 15 away from the CMOS measurement circuitry 1, and for example, the metal interconnection layer constituting the meta-material structure or the polarization structure may be located on the side of the second dielectric layer 15 away from the CMOS measurement circuitry 1 and in contact with the second dielectric layer 15, that is, the metal interconnection layer is located at the uppermost portion of the suspended microbridge structure 40. Illustratively, the metamaterial structure or the polarization structure may also be at least one metal interconnection layer located between the first dielectric layer 13 and the second dielectric layer 15 and electrically insulated from the electrode layer 14, for example, the metal interconnection layer constituting the metamaterial structure or the polarization structure may be located between the first dielectric layer 13 and the electrode layer 14 and electrically insulated from the electrode layer 14 or located between the second dielectric layer 15 and the electrode layer 14 and electrically insulated from the electrode layer 14. For example, the electrode layer 14 may also be disposed as a metamaterial structure layer or a polarization structure layer, that is, the patterned structure described in the above embodiments may be formed on the electrode layer 14.
Optionally, with reference to fig. 1 to 17, at least one patterned metal interconnection layer may be disposed between the reflective layer 4 and the suspended microbridge structure 40, the patterned metal interconnection layer is located above or below the hermetic release insulating layer 3 and is electrically insulated from the reflective layer 4, and the patterned metal interconnection layer is used for adjusting a resonant mode of the infrared focal plane detector. Specifically, a Bragg reflector (Bragg reflector) is an optical device for enhancing reflection of light with different wavelengths by utilizing constructive interference of reflected light with different interfaces, and is composed of a plurality of 1/4-wavelength reflectors to realize efficient reflection of incident light with multiple wavelengths, in the embodiment of the disclosure, at least one patterned metal interconnection layer is arranged between the reflection layer 4 and the suspended microbridge structure 40, at least one patterned metal interconnection layer, the reflection layer 4 and the absorption plate 10 form a structure similar to the Bragg reflector, the arrangement of at least one patterned metal interconnection layer is equivalent to changing the thickness of an integral resonant cavity medium formed by the reflection layer 4 and a heat sensitive medium layer in the absorption plate 10, so that an infrared focal plane detector pixel can form a plurality of resonant cavities with different medium thicknesses, and the infrared focal plane detector pixel can select light with different wavelengths for enhanced reflection adjustment, and then the resonance mode of the infrared focal plane detector is adjusted by utilizing at least one patterned metal interconnection layer, so that the infrared absorption rate of the infrared focal plane detector is improved, the infrared absorption spectrum of the infrared focal plane detector is widened, and the infrared absorption spectrum of the infrared focal plane detector is increased.
Illustratively, at least one patterned metal interconnect layer may be disposed on a side of the hermetic release barrier 3 away from the CMOS measurement circuitry 1 and/or at least one patterned metal interconnect layer may be disposed on a side of the hermetic release barrier 3 adjacent to the CMOS measurement circuitry 1. Illustratively, the patterned metal interconnection layer may include a plurality of metal repeating units arranged in an array, each metal repeating unit may include at least one of an L-shaped patterned structure, a circular structure, a sector-shaped structure, an elliptical structure, a circular ring structure, an open ring structure, or a polygonal structure arranged at two opposite corners, or the patterned metal interconnection layer may include a plurality of patterned hollow structures arranged in an array, and the patterned hollow structures may include at least one of a circular hollow structure, an open ring-shaped hollow structure, or a polygonal hollow structure.
Alternatively, it may be provided that the beam structure 11 and the absorber plate 10 are electrically connected at least at two ends, the CMOS infrared sensing structure 2 includes at least two columnar structures 6 and at least two support bases 42, and the electrode layer 14 includes at least two electrode terminals. Specifically, as shown in fig. 1, the beam structures 11 are electrically connected to two ends of the absorber plate 10, each beam structure 11 is electrically connected to one end of the absorber plate 10, the CMOS infrared sensing structure 2 includes two pillar structures 6, the electrode layer 14 includes at least two electrode terminals, at least a portion of the electrode terminals transmit positive electrical signals, at least a portion of the electrode terminals transmit negative electrical signals, and the signals are transmitted to the supporting base 42 through the corresponding beam structures 11 and pillar structures 6.
Fig. 18 is a schematic perspective structure diagram of another infrared focal plane detector pixel provided in the embodiment of the present disclosure. As shown in fig. 18, the beam structures 11 may be electrically connected to four ends of the absorption plate 10, each beam structure 11 is electrically connected to two ends of the absorption plate 10, the CMOS infrared sensing structure 2 includes four pillar structures 6, one beam structure 11 connects two pillar structures 6, and the beam structure 11 may adopt a thermal symmetry structure, which is well known to those skilled in the art and will not be discussed herein. It should be noted that, in the embodiment of the present disclosure, the number of the connecting ends of the beam structure 11 and the absorbing plate 10 is not particularly limited, and it is sufficient that the beam structure 11 and the electrode terminal are respectively present, and the beam structure 11 is used for transmitting the electrical signal output by the corresponding electrode terminal.
Alternatively, the infrared focal plane detector may be configured based on a 3nm, 7nm, 10nm, 14nm, 22nm, 28nm, 32nm, 45nm, 65nm, 90nm, 130nm, 150nm, 180nm, 250nm or 350nm CMOS process, where the aforementioned dimensions represent process nodes of the integrated circuit, i.e., feature dimensions during the processing of the integrated circuit.
Alternatively, the metal wiring material constituting the metal interconnection layer in the infrared focal plane detector may be configured to include at least one of aluminum, copper, tungsten, titanium, nickel, chromium, platinum, silver, ruthenium, or cobalt, and for example, the material constituting the reflective layer 4 may be configured to include at least one of aluminum, copper, tungsten, titanium, nickel, chromium, platinum, silver, ruthenium, or cobalt. In addition, the CMOS measuring circuit system 1 and the CMOS infrared sensing structure 2 are both prepared by using a CMOS process, the CMOS infrared sensing structure 2 is directly prepared on the CMOS measuring circuit system 1, the radial side length of the columnar structure 6 can be more than or equal to 0.5um and less than or equal to 3um, the width of the beam structure 11, namely the width of a single line in the beam structure 11 is less than or equal to 0.3um, and the height of the resonant cavity is less than or equal to 2.5 um.
It should be noted that, in the embodiment of the present disclosure, a schematic diagram of an infrared focal plane detector with all structures that belong to the protection scope of the embodiment of the present disclosure is not given, and the protection scope of the embodiment of the present disclosure is not limited, and different features disclosed in the embodiment of the present disclosure may be arbitrarily combined, for example, whether a reinforcing structure is provided in the infrared focal plane detector or not, both of the features belong to the protection scope of the embodiment of the present disclosure, and an arbitrary combination of columnar structures with different structures also belongs to the protection scope of the embodiment of the present disclosure.
It is noted that, in this document, relational terms such as "first" and "second," and the like, may be used solely to distinguish one entity or action from another entity or action without necessarily requiring or implying any actual such relationship or order between such entities or actions. Also, the terms "comprises," "comprising," or any other variation thereof, are intended to cover a non-exclusive inclusion, such that a process, method, article, or apparatus that comprises a list of elements does not include only those elements but may include other elements not expressly listed or inherent to such process, method, article, or apparatus. Without further limitation, an element defined by the phrase "comprising an … …" does not exclude the presence of other identical elements in a process, method, article, or apparatus that comprises the element.
The foregoing are merely exemplary embodiments of the present disclosure, which enable those skilled in the art to understand or practice the present disclosure. Various modifications to these embodiments will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other embodiments without departing from the spirit or scope of the disclosure. Thus, the present disclosure is not intended to be limited to the embodiments shown herein but is to be accorded the widest scope consistent with the principles and novel features disclosed herein.

Claims (10)

1. An uncooled solid focal plane detector, comprising:
the CMOS infrared sensing structure comprises a CMOS measuring circuit system and a CMOS infrared sensing structure, wherein the CMOS measuring circuit system and the CMOS infrared sensing structure are both prepared by using a CMOS process, and the CMOS infrared sensing structure is directly prepared on the CMOS measuring circuit system;
the CMOS measurement circuit system comprises at least one layer of closed release isolation layer above the CMOS measurement circuit system, wherein the closed release isolation layer is used for protecting the CMOS measurement circuit system from being influenced by a process in the release etching process of manufacturing the CMOS infrared sensing structure;
the CMOS manufacturing process of the CMOS infrared sensing structure comprises a metal interconnection process, a through hole process, an IMD (in-mold decoration) process and an RDL (remote description language) process, wherein the CMOS infrared sensing structure comprises at least two metal interconnection layers, at least two dielectric layers and a plurality of interconnection through holes, the metal interconnection layers at least comprise a reflecting layer and an electrode layer, and the dielectric layers at least comprise a sacrificial layer and a heat-sensitive dielectric layer; the thermal sensitive medium layer is used for converting temperature change corresponding to infrared radiation absorbed by the thermal sensitive medium layer into resistance change, and further converting an infrared target signal into a signal capable of realizing electric reading through the CMOS measuring circuit system;
the CMOS infrared sensing structure comprises a resonant cavity formed by the reflecting layer and the heat sensitive medium layer, a suspended micro-bridge structure for controlling heat transfer and a columnar structure with electric connection and support functions, wherein the suspended micro-bridge structure comprises a first medium layer arranged close to the CMOS measuring circuit system, the columnar structure is a solid columnar structure, the columnar structure comprises a solid structure, at least the side wall of the solid structure is coated with the first medium layer, the solid structure is arranged in contact with the first medium layer, and the material for forming the solid structure comprises at least one of tungsten, copper or aluminum;
the CMOS measuring circuit system is used for measuring and processing an array resistance value formed by one or more CMOS infrared sensing structures and converting an infrared signal into an image electric signal; the CMOS measuring circuit system comprises a bias voltage generating circuit, a column-level analog front-end circuit and a row-level circuit, wherein the input end of the bias voltage generating circuit is connected with the output end of the row-level circuit, the input end of the column-level analog front-end circuit is connected with the output end of the bias voltage generating circuit, the row-level circuit comprises row-level mirror image pixels and row selection switches, and the column-level analog front-end circuit comprises blind pixels; the row-level circuit is distributed in each pixel, selects a signal to be processed according to a row strobe signal of the time sequence generating circuit, and outputs a current signal to the column-level analog front-end circuit under the action of the bias voltage generating circuit so as to perform current-voltage conversion and output;
the column-level analog front-end circuit obtains two paths of currents according to the first bias voltage and the second bias voltage, performs transimpedance amplification on the difference between the two paths of generated currents and outputs the amplified current as an output voltage.
2. The uncooled solid focal plane detector of claim 1, wherein the CMOS infrared sensing structure is fabricated on top of or at the same level as a metal interconnect layer of the CMOS measurement circuitry.
3. The uncooled solid focal plane detector of claim 1, wherein the sacrificial layer is configured to form the CMOS infrared sensing structure into a hollowed-out structure, the material of the sacrificial layer is silicon oxide, and the sacrificial layer is etched by a post-CMOS process.
4. The uncooled solid focal plane detector of claim 1, wherein the suspended microbridge structure includes a beam structure and an absorption plate, the absorption plate is used for absorbing the infrared target signal and converting the infrared target signal into an electrical signal, the beam structure and the pillar structure are used for transmitting the electrical signal and supporting and connecting the absorption plate, the reflection layer is used for reflecting the infrared signal and forming the resonant cavity with the heat sensitive dielectric layer, the reflection layer includes at least one metal interconnection layer, and the pillar structure connects the beam structure and the CMOS measurement circuitry by the metal interconnection process and the through hole process;
the absorption plate and the film layer of the beam structure are the same in composition, the absorption plate and the corresponding film layer of the beam structure are manufactured at the same time, the absorption plate sequentially comprises a first dielectric layer, an electrode layer and a second dielectric layer along the direction far away from the CMOS measuring circuit system, the material for forming the first dielectric layer comprises at least one of materials with the resistance temperature coefficient larger than a set value and prepared by amorphous silicon, amorphous germanium silicon or amorphous carbon, and the material for forming the second dielectric layer comprises at least one of materials with the resistance temperature coefficient larger than the set value and prepared by amorphous silicon, amorphous germanium silicon or amorphous carbon; alternatively, the first and second electrodes may be,
the beam structure sequentially comprises a first dielectric layer, an electrode layer and a second dielectric layer along the direction far away from the CMOS measuring circuit system, the absorption plate sequentially comprises the first dielectric layer, the electrode layer, the heat sensitive dielectric layer and the second dielectric layer or the absorption plate sequentially comprises the first dielectric layer, the heat sensitive dielectric layer, the electrode layer and the second dielectric layer, the first dielectric layer is made of at least one of amorphous silicon, amorphous germanium, amorphous silicon germanium, aluminum oxide or amorphous carbon, the second dielectric layer is made of at least one of amorphous silicon, amorphous germanium, amorphous silicon germanium, aluminum oxide or amorphous carbon, and the heat sensitive dielectric layer is made of titanium oxide, vanadium oxide, amorphous silicon, amorphous germanium, amorphous silicon germanium oxide, graphene, strontium barium titanate film, silicon oxide, germanium oxide, silicon, germanium oxide, silicon oxide, germanium oxide, graphene, barium strontium titanate film and barium titanate film, At least one of materials with a temperature coefficient of resistance greater than a set value, which are made of copper or platinum;
the electrode layer is made of at least one of titanium, titanium nitride, tantalum nitride, titanium-tungsten alloy, nickel-chromium alloy, nickel-platinum alloy, nickel-silicon alloy, nickel, chromium, platinum, tungsten, aluminum and copper.
5. The uncooled solid focal plane detector of claim 4, wherein the absorber plate has at least one hole structure formed thereon, the hole structure penetrating at least the medium layer in the absorber plate; and/or at least one hole-shaped structure is formed on the beam structure, and the hole-shaped structure at least penetrates through the medium layer in the beam structure.
6. The uncooled solid focal plane detector of claim 4, wherein the infrared detector further comprises a reinforcing structure, the reinforcing structure is disposed corresponding to the position of the columnar structure and located on one side of the columnar structure far away from the CMOS measurement circuitry, the reinforcing structure is configured to enhance the connection stability between the columnar structure and the beam structure, and the reinforcing structure comprises a weighted block structure.
7. The uncooled solid focal plane detector of claim 6, wherein the weighted mass is located on a side of the beam structure remote from the CMOS measurement circuitry and the weighted mass is disposed in contact with the beam structure; alternatively, the first and second electrodes may be,
the beam structure is provided with a through hole corresponding to the position of the columnar structure, at least part of the columnar structure is exposed out of the through hole, the weighting block structure comprises a first part and a second part, the first part is filled in the through hole, the second part is located outside the through hole, and the orthographic projection of the second part covers the orthographic projection of the first part.
8. The uncooled solid focal-plane detector of claim 1, wherein the hermetic release insulation layer is located at an interface between the CMOS measurement circuitry and the CMOS infrared sensing structure and/or in the CMOS infrared sensing structure.
9. The uncooled solid focal plane detector of claim 8, wherein the hermetic release barrier is disposed on and in contact with the reflective layer, and the solid structure is electrically connected to the reflective layer through a through hole passing through the hermetic release barrier;
the closed release isolation layer comprises at least one dielectric layer, and the material for forming the closed release isolation layer comprises at least one of silicon carbide, silicon carbonitride, silicon nitride, amorphous silicon, amorphous germanium-silicon, germanium, silicon-germanium alloy, amorphous carbon or aluminum oxide.
10. The non-refrigerated solid focal plane detector of claim 1, wherein the infrared detector is based on 3nm, 7nm, 10nm, 14nm, 22nm, 28nm, 32nm, 45nm, 65nm, 90nm, 130nm, 150nm, 180nm, 250nm, or 350nm CMOS process;
the metal connecting wire material forming the metal interconnection layer comprises at least one of aluminum, copper, tungsten, titanium, nickel, chromium, platinum, silver, ruthenium or cobalt.
CN202110711257.8A 2021-06-25 2021-06-25 Non-refrigeration solid focal plane detector Active CN113432727B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN202110711257.8A CN113432727B (en) 2021-06-25 2021-06-25 Non-refrigeration solid focal plane detector

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN202110711257.8A CN113432727B (en) 2021-06-25 2021-06-25 Non-refrigeration solid focal plane detector

Publications (2)

Publication Number Publication Date
CN113432727A true CN113432727A (en) 2021-09-24
CN113432727B CN113432727B (en) 2023-03-24

Family

ID=77754447

Family Applications (1)

Application Number Title Priority Date Filing Date
CN202110711257.8A Active CN113432727B (en) 2021-06-25 2021-06-25 Non-refrigeration solid focal plane detector

Country Status (1)

Country Link
CN (1) CN113432727B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN113945285A (en) * 2021-10-13 2022-01-18 北京北方高业科技有限公司 Preparation method of solid focal plane detector and solid focal plane detector

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101927976A (en) * 2009-09-30 2010-12-29 浙江大立科技股份有限公司 Infrared detector with micro-bridge structure and manufacturing method thereof
CN106098846A (en) * 2016-06-29 2016-11-09 烟台睿创微纳技术股份有限公司 A kind of for non-refrigerated infrared detector reference pixel and manufacture method thereof
CN106352989A (en) * 2016-08-18 2017-01-25 烟台睿创微纳技术股份有限公司 Method for manufacturing microbridge of uncooled infrared focal plane detector and structure thereof
CN108225576A (en) * 2017-12-14 2018-06-29 上海集成电路研发中心有限公司 A kind of infrared detector and its manufacturing method
CN109256401A (en) * 2018-10-31 2019-01-22 南京方旭智芯微电子科技有限公司 A kind of production method of micro-bridge structure, microelectronic component and micro-bridge structure
CN110006538A (en) * 2019-03-20 2019-07-12 北京安酷智芯科技有限公司 A kind of no TEC un-cooled infrared focal plane array reading circuit
WO2020074837A1 (en) * 2018-10-12 2020-04-16 Commissariat à l'énergie atomique et aux énergies alternatives Device for detecting electromagnetic radiation, comprising a suspended three-dimensional structure
CN112362167A (en) * 2020-10-09 2021-02-12 北京北方高业科技有限公司 Microbridge infrared detector and preparation method thereof

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101927976A (en) * 2009-09-30 2010-12-29 浙江大立科技股份有限公司 Infrared detector with micro-bridge structure and manufacturing method thereof
CN106098846A (en) * 2016-06-29 2016-11-09 烟台睿创微纳技术股份有限公司 A kind of for non-refrigerated infrared detector reference pixel and manufacture method thereof
CN106352989A (en) * 2016-08-18 2017-01-25 烟台睿创微纳技术股份有限公司 Method for manufacturing microbridge of uncooled infrared focal plane detector and structure thereof
CN108225576A (en) * 2017-12-14 2018-06-29 上海集成电路研发中心有限公司 A kind of infrared detector and its manufacturing method
WO2020074837A1 (en) * 2018-10-12 2020-04-16 Commissariat à l'énergie atomique et aux énergies alternatives Device for detecting electromagnetic radiation, comprising a suspended three-dimensional structure
CN109256401A (en) * 2018-10-31 2019-01-22 南京方旭智芯微电子科技有限公司 A kind of production method of micro-bridge structure, microelectronic component and micro-bridge structure
CN110006538A (en) * 2019-03-20 2019-07-12 北京安酷智芯科技有限公司 A kind of no TEC un-cooled infrared focal plane array reading circuit
CN112362167A (en) * 2020-10-09 2021-02-12 北京北方高业科技有限公司 Microbridge infrared detector and preparation method thereof

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN113945285A (en) * 2021-10-13 2022-01-18 北京北方高业科技有限公司 Preparation method of solid focal plane detector and solid focal plane detector

Also Published As

Publication number Publication date
CN113432727B (en) 2023-03-24

Similar Documents

Publication Publication Date Title
CN113432725B (en) Infrared detector with multilayer structure based on CMOS (complementary Metal oxide semiconductor) process
CN113447141B (en) Infrared microbridge detector based on CMOS (complementary Metal oxide semiconductor) process
CN113447146B (en) Step type infrared detector
CN113447148B (en) Infrared focal plane detector
CN113447140B (en) CMOS infrared microbridge detector
CN113340436B (en) Uncooled CMOS infrared detector
CN113432727B (en) Non-refrigeration solid focal plane detector
CN113432728B (en) Single-layer hollow infrared microbridge detector
CN113447150B (en) Infrared detector with microbridge structure
CN113432726B (en) Infrared detector with combined columnar structure
CN113432724B (en) Uncooled tuned infrared detector
CN113447143B (en) Thermal symmetry type infrared detector
CN113720472B (en) Infrared detector based on CMOS (complementary Metal oxide semiconductor) process
CN113447142A (en) Reinforced CMOS infrared detector
CN113447147B (en) CMOS infrared detector with solid column
CN113447149B (en) Infrared microbridge structure and infrared detector
CN113566982B (en) Infrared detector with microbridge structure
CN113532661A (en) Single-layer infrared focal plane detector
CN113447144B (en) Non-refrigeration infrared detector adaptive to temperature adjustment
CN113447145A (en) Uncooled titanium oxide CMOS infrared detector
US20240243160A1 (en) An infrared detector with multi-layer structure based on cmos process
CN114112055B (en) Infrared detector based on CMOS technology and preparation method thereof
CN113720473B (en) Infrared detector based on CMOS (complementary Metal oxide semiconductor) process
CN114088208B (en) Infrared detector based on CMOS technology and preparation method thereof
CN113720474B (en) Infrared detector mirror image element based on CMOS (complementary metal oxide semiconductor) process and infrared detector

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant