CN111028755A - Single-stage GOA circuit and display device - Google Patents
Single-stage GOA circuit and display device Download PDFInfo
- Publication number
- CN111028755A CN111028755A CN201911242065.6A CN201911242065A CN111028755A CN 111028755 A CN111028755 A CN 111028755A CN 201911242065 A CN201911242065 A CN 201911242065A CN 111028755 A CN111028755 A CN 111028755A
- Authority
- CN
- China
- Prior art keywords
- goa circuit
- pull
- stage goa
- unit
- transistors
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C19/00—Digital stores in which the information is moved stepwise, e.g. shift registers
- G11C19/28—Digital stores in which the information is moved stepwise, e.g. shift registers using semiconductor elements
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0286—Details of a shift registers arranged for use in a driving circuit
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Liquid Crystal Display Device Control (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
Abstract
The invention discloses a single-stage GOA circuit and a display device, wherein the circuit comprises a plurality of transistors, the first ends of the transistors are connected with a preset clock signal, the second ends of the transistors are connected with a Q point, and the third ends of the transistors are used as output ends to drive a plurality of rows of scanning lines respectively. According to the invention, the number of GOA units required by the panel assembly is reduced by a mode of driving a plurality of rows of scanning lines by a single group of GOA, so that the design requirement of a narrow frame is realized.
Description
Technical Field
The invention relates to the technical field of displays, in particular to a single-stage GOA circuit and a display device.
Background
The design principle of a conventional GOA (gate on array) circuit is similar to that of a shift register, and referring to fig. 1 to 3, the GOA circuit can be abstracted into the following 4 parts, i.e., a pull-up unit, an output unit, a pull-down unit, and a pull-down sustain unit. The output signal of the previous stage is fed back to the next stage to lift the potential of the Q point, so that the output of the next stage is realized; meanwhile, the next-stage signal is fed back to the previous stage, and the Q point and the Gate output signal are pulled down, so that the turn-off of the scanning line Gate is realized. The current design forms of various GOA circuits can be classified into the four parts. As can be seen from the above description, 1 row of scan lines corresponds to 1 GOA output unit, and the switch is controlled by the GOA output unit. Namely, the number of Gate lines should be greater than or equal to the number of GOA-level pass cells.
Narrow borders have been an irreversible trend for the current panel industry. In order to realize narrow frames, most display products currently adopt the GOA scan line driving method, but for increasingly narrow frame requirements and large-size panels, the real-world panels produced by the conventional GOA method have difficulty in meeting the narrow frame requirements, and further optimization of the GOA circuit is required.
Disclosure of Invention
The invention provides a single-stage GOA circuit and a display device, and solves the problem that narrow frames are difficult to meet in the prior art.
The invention provides a single-stage GOA circuit which comprises a plurality of transistors, wherein first ends of the transistors are connected with a preset clock signal, second ends of the transistors are connected to a Q point, and third ends of the transistors are used as output ends to drive a plurality of rows of scanning lines respectively.
The single-stage GOA circuit further comprises a pull-up unit, a pull-down unit and a pull-down maintaining unit, wherein a first end of the pull-up unit is connected with a preset first feedback signal, a first end of the pull-down unit is connected with a preset second feedback signal, and a second end of the pull-up unit, a second end of the pull-down unit and a first end of the pull-down maintaining unit are all connected to the Q point.
In the single-stage GOA circuit of the present invention, the third terminal of the pull-down unit and the second terminal of the pull-down sustain unit are also connected to a predetermined power supply.
In the single-stage GOA circuit, a plurality of transistors are all TFTs.
The single-stage GOA circuit further comprises a plurality of grid control lines, and a plurality of transistors are arranged on the grid control lines respectively.
In the single-stage GOA circuit, the TFT is a top gate type TFT, and the plurality of gate control lines are bottom gate control lines.
In the single-stage GOA circuit, the TFT is a bottom gate type TFT, and the plurality of gate control lines are all top gate control lines.
In the single-stage GOA circuit, the single-stage GOA circuit is an nth-stage GOA circuit, and the Q point is a fourth-stage GOA circuitn-stage QnPoint, multiple output ends are Gn、Gn+1、Gn+2、……Gn+mWherein m is the number of the plurality of output terminals.
In the single-stage GOA circuit of the present invention, the first feedback signal is a feedback signal of an n-1 th-stage GOA circuit, and the second feedback signal is a feedback signal of an n +1 th-stage GOA circuit.
In another aspect, the present invention further provides a display device, which includes the single-stage GOA circuit as described above.
The invention has the following beneficial effects:
the number of GOA units required by the panel assembly is reduced by a mode of driving a plurality of rows of scanning lines by a single group of GOA, so that the design requirement of a narrow frame is met.
Drawings
The invention will be further described with reference to the accompanying drawings and examples, in which:
FIG. 1 is a prior art single stage GOA circuit diagram;
FIG. 2 is a schematic diagram illustrating a frame occupation of a GOA circuit in the prior art;
FIG. 3 is a waveform diagram of the output of a single stage GOA circuit of the prior art;
fig. 4 is a circuit diagram of a single-stage GOA according to an embodiment of the present invention;
fig. 5 is a schematic diagram illustrating a frame occupation of a GOA circuit according to an embodiment of the present invention;
fig. 6 is a waveform diagram of an output of a single-stage GOA circuit according to an embodiment of the present invention.
Detailed Description
For a more clear understanding of the technical features, objects and effects of the present invention, embodiments of the present invention will now be described in detail with reference to the accompanying drawings.
Referring to fig. 4, fig. 4 is a circuit diagram of a single-stage GOA circuit according to an embodiment of the present invention, where the single-stage GOA circuit includes a plurality of transistors 1, first terminals of the transistors 1 are all connected to a predetermined clock signal, second terminals of the transistors 1 are all connected to a Q point, and third terminals of the transistors 1 are all used as output terminals to respectively drive a plurality of rows of scan lines. In addition, the single-stage GOA circuit further comprises a pull-up unit 2, a pull-down unit 3 and a pull-down maintaining unit 4, a first end of the pull-up unit 2 is connected to a preset first feedback signal, a first end of the pull-down unit 3 is connected to a preset second feedback signal, and a second end of the pull-up unit 2, a second end of the pull-down unit 3 and a first end of the pull-down maintaining unit 4 are all connected to the Q point. The third end of the pull-down unit 3 and the second end of the pull-down maintaining unit 4 are also connected to a preset power supply VGL. Where Vgl is the negative power input pin of the TFT panel and Vgh is the positive power input pin of the TFT panel.
Preferably, the single-stage GOA circuit further includes a plurality of gate control lines, and a plurality of transistors 1 are respectively disposed on the plurality of gate control lines. Wherein, a plurality of the transistors 1 are all TFTs.
With respect to the gate control line, the following two embodiments are provided:
in the first embodiment, the TFT is a top gate TFT, and the plurality of gate control lines are all bottom gate control lines.
In a second embodiment, the TFT is a bottom gate TFT, and the plurality of gate control lines are all top gate control lines.
Meanwhile, the single-stage GOA circuit is an nth-stage GOA circuit, and the Q point is an nth-stage QnPoint, multiple output ends are Gn、Gn+1、Gn+2、……Gn+mWherein m is the number of the plurality of output terminals. The first feedback signal is a feedback signal of the n-1 st-level GOA circuit, and the second feedback signal is a feedback signal of the n +1 st-level GOA circuit.
Fig. 4 shows an embodiment where m is 2, that is, an embodiment includes two TFTs, see fig. 5-6, and fig. 5 is a schematic diagram of a frame occupation of a GOA circuit provided in an embodiment of the present invention; fig. 6 is a waveform diagram of an output of a single-stage GOA circuit according to an embodiment of the present invention. The single-stage GOA unit of the invention has two output TFT switches T1/T2, two output switches correspond to 2 rows of scanning lines respectively, when Q point is opened, CK (clock signal) high level is written in, write high level into T1/T2 source, meanwhile, if take the top gate type TFT structure as an example, pass through two bottom gate control lines at T1/T2 respectively, Vbg1/Vbg2 respectively, because bottom gate potential (VLS) has the effect of modulating TFT device Vth (threshold voltage) (VLS and Vth have proportional corresponding relation), when CK outputs high level, Vbg1 writes high level at first, T1 is set as negative, G1 outputs; at this time, Vbg2 is negative, setting Vth at T2 to a positive value, and T2 is turned off. When the scan line needs to be turned off, the Vbg signal is a CK signal with a duty ratio of 50%, so that the scan line can be continuously pulled down. The rest is similar to the conventional GOA, and referring to fig. 5, compared to the conventional GOA design, the proposed method reduces the number of TFTs required for the GOA area by at least 50%, further reducing the frame width.
In addition to the above-mentioned 2 rows of scanning lines controlled by the GOA unit, the present invention can realize that a single GOA unit controls any row of scanning lines, and the method is the same as the above.
In addition, the invention also provides a display device which comprises the single-stage GOA circuit. That is, when the display device is implemented by the plurality of single-stage GOA circuits, if an embodiment including two TFTs in the single-stage GOA circuit is adopted, the number of TFTs required for the GOA region is reduced by at least 50%, and if an embodiment including more TFTs in the single-stage GOA circuit is adopted, the frame width can be further reduced.
Through the single-stage GOA circuit and the display device, the mode that a single group of GOA drives a plurality of rows of scanning lines is adopted, so that the number of GOA units required by a panel is reduced, and the design requirement of a narrow frame is met.
While the present invention has been described with reference to the embodiments shown in the drawings, the present invention is not limited to the embodiments, which are illustrative and not restrictive, and it will be apparent to those skilled in the art that various changes and modifications can be made therein without departing from the spirit and scope of the invention as defined in the appended claims.
Claims (10)
1. The single-stage GOA circuit is characterized by comprising a plurality of transistors, wherein first ends of the transistors are connected with a preset clock signal, second ends of the transistors are connected to a Q point, and third ends of the transistors are used as output ends to drive a plurality of rows of scanning lines respectively.
2. The single-stage GOA circuit of claim 1, further comprising a pull-up unit, a pull-down unit and a pull-down maintaining unit, wherein a first terminal of the pull-up unit is connected to a first predetermined feedback signal, a first terminal of the pull-down unit is connected to a second predetermined feedback signal, and a second terminal of the pull-up unit, a second terminal of the pull-down unit and a first terminal of the pull-down maintaining unit are all connected to the Q point.
3. The single-stage GOA circuit as recited in claim 2, wherein the third terminal of the pull-down unit and the second terminal of the pull-down maintaining unit are further connected to a predetermined power supply.
4. The single-stage GOA circuit of claim 1, wherein each of the plurality of transistors is a TFT.
5. The single-stage GOA circuit of claim 4, further comprising a plurality of gate control lines on which the plurality of transistors are respectively disposed.
6. The single-stage GOA circuit of claim 5, wherein the TFT is a top-gate TFT and the plurality of gate control lines are bottom-gate control lines.
7. The single-stage GOA circuit of claim 5, wherein the TFT is a bottom gate type TFT and the plurality of gate control lines are top gate control lines.
8. The single-stage GOA circuit of claim 2, wherein the single-stage GOA circuit is an nth-stage GOA circuit, and the Q point is an nth-stage QnPoint, multiple output ends are Gn、Gn+1、Gn+2、……Gn+mWherein m is the number of the plurality of output terminals.
9. The single-stage GOA circuit of claim 8, wherein the first feedback signal is a feedback signal of an n-1 GOA circuit and the second feedback signal is a feedback signal of an n +1 GOA circuit.
10. A display device comprising a single stage GOA circuit as claimed in any one of claims 1 to 9.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201911242065.6A CN111028755B (en) | 2019-12-06 | 2019-12-06 | Single-stage GOA circuit and display device |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201911242065.6A CN111028755B (en) | 2019-12-06 | 2019-12-06 | Single-stage GOA circuit and display device |
Publications (2)
Publication Number | Publication Date |
---|---|
CN111028755A true CN111028755A (en) | 2020-04-17 |
CN111028755B CN111028755B (en) | 2022-07-12 |
Family
ID=70208048
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201911242065.6A Active CN111028755B (en) | 2019-12-06 | 2019-12-06 | Single-stage GOA circuit and display device |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN111028755B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2021227161A1 (en) * | 2020-05-13 | 2021-11-18 | 深圳市华星光电半导体显示技术有限公司 | Goa device and gate drive circuit |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102110415A (en) * | 2009-12-25 | 2011-06-29 | 索尼公司 | Drive circuit and display device |
US20150325181A1 (en) * | 2014-05-08 | 2015-11-12 | Boe Technology Group Co., Ltd. | Gate driving circuit, gate driving method and display device |
CN107579077A (en) * | 2017-08-11 | 2018-01-12 | 上海天马有机发光显示技术有限公司 | A kind of display panel, its preparation method and display device |
CN108573667A (en) * | 2017-03-09 | 2018-09-25 | 合肥鑫晟光电科技有限公司 | Shift register cell and its driving method, gate driving circuit and display device |
CN108597430A (en) * | 2018-01-22 | 2018-09-28 | 京东方科技集团股份有限公司 | Shift register cell, driving method, gate driving circuit and display device |
CN108628049A (en) * | 2018-05-31 | 2018-10-09 | 京东方科技集团股份有限公司 | array substrate, display panel and display device |
CN109410886A (en) * | 2018-12-27 | 2019-03-01 | 深圳市华星光电半导体显示技术有限公司 | GOA circuit |
CN109427310A (en) * | 2017-08-31 | 2019-03-05 | 京东方科技集团股份有限公司 | Shift register cell, driving device, display device and driving method |
CN110415648A (en) * | 2019-07-16 | 2019-11-05 | 深圳市华星光电半导体显示技术有限公司 | GOA circuit |
-
2019
- 2019-12-06 CN CN201911242065.6A patent/CN111028755B/en active Active
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102110415A (en) * | 2009-12-25 | 2011-06-29 | 索尼公司 | Drive circuit and display device |
US20150325181A1 (en) * | 2014-05-08 | 2015-11-12 | Boe Technology Group Co., Ltd. | Gate driving circuit, gate driving method and display device |
CN108573667A (en) * | 2017-03-09 | 2018-09-25 | 合肥鑫晟光电科技有限公司 | Shift register cell and its driving method, gate driving circuit and display device |
CN107579077A (en) * | 2017-08-11 | 2018-01-12 | 上海天马有机发光显示技术有限公司 | A kind of display panel, its preparation method and display device |
CN109427310A (en) * | 2017-08-31 | 2019-03-05 | 京东方科技集团股份有限公司 | Shift register cell, driving device, display device and driving method |
CN108597430A (en) * | 2018-01-22 | 2018-09-28 | 京东方科技集团股份有限公司 | Shift register cell, driving method, gate driving circuit and display device |
CN108628049A (en) * | 2018-05-31 | 2018-10-09 | 京东方科技集团股份有限公司 | array substrate, display panel and display device |
CN109410886A (en) * | 2018-12-27 | 2019-03-01 | 深圳市华星光电半导体显示技术有限公司 | GOA circuit |
CN110415648A (en) * | 2019-07-16 | 2019-11-05 | 深圳市华星光电半导体显示技术有限公司 | GOA circuit |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2021227161A1 (en) * | 2020-05-13 | 2021-11-18 | 深圳市华星光电半导体显示技术有限公司 | Goa device and gate drive circuit |
US11763769B2 (en) | 2020-05-13 | 2023-09-19 | Shenzhen China Star Optoelectronics Semiconductor Display Technology Co., Ltd. | GOA device and gate driving circuit |
Also Published As
Publication number | Publication date |
---|---|
CN111028755B (en) | 2022-07-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11081061B2 (en) | Shift register, gate driving circuit, display device and gate driving method | |
US10217428B2 (en) | Output control unit for shift register, shift register and driving method thereof, and gate driving device | |
US20220005400A1 (en) | Shift register, gate driving circuit and display device | |
KR101937064B1 (en) | Low-temperature polycrystalline silicon semiconductor thin-film transistor-based goa circuit | |
US20140064438A1 (en) | Shift Register, Gate Driving Circuit And Display | |
US10796780B2 (en) | Shift register unit and driving method thereof, gate driving circuit and display apparatus | |
KR101937063B1 (en) | Low-temperature polycrystalline silicon semiconductor thin-film transistor-based goa circuit | |
KR20100083370A (en) | Gate driving circuit and display device having the same | |
CN105374331A (en) | Gate driver on array (GOA) circuit and display by using the same | |
KR101933324B1 (en) | Low-temperature polycrystalline silicon semiconductor thin-film transistor-based goa circuit | |
US10490156B2 (en) | Shift register, gate driving circuit and display panel | |
JP2005196158A (en) | Drive circuit for liquid crystal display | |
CN105390086A (en) | GOA (gate driver on array) circuit and displayer using same | |
KR20170038925A (en) | Low-temperature polycrystalline silicon semiconductor thin-film transistor-based goa circuit | |
CN113113071A (en) | Shifting register unit and driving method thereof, grid driving circuit and display device | |
WO2020024409A1 (en) | Goa circuit of display panel | |
US20220101797A1 (en) | Display panel and display device | |
KR101027827B1 (en) | Shift register and method for driving the same | |
CN109616060B (en) | Low-power consumption circuit | |
CN114898720A (en) | Grid driving circuit, display panel and display device | |
CN111028755B (en) | Single-stage GOA circuit and display device | |
CN114283739B (en) | Pixel circuit, driving method thereof and display device | |
US10977979B1 (en) | GOA circuit and display panel | |
TWI453719B (en) | Gate driver | |
CN112527149A (en) | GIP circuit for improving display stability and driving method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PB01 | Publication | ||
PB01 | Publication | ||
SE01 | Entry into force of request for substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
GR01 | Patent grant | ||
GR01 | Patent grant |