WO2005052799A2 - System and method for operating dual bank read-while-write flash - Google Patents

System and method for operating dual bank read-while-write flash Download PDF

Info

Publication number
WO2005052799A2
WO2005052799A2 PCT/US2004/038188 US2004038188W WO2005052799A2 WO 2005052799 A2 WO2005052799 A2 WO 2005052799A2 US 2004038188 W US2004038188 W US 2004038188W WO 2005052799 A2 WO2005052799 A2 WO 2005052799A2
Authority
WO
WIPO (PCT)
Prior art keywords
bank
flash
flash memory
code
data
Prior art date
Application number
PCT/US2004/038188
Other languages
French (fr)
Other versions
WO2005052799A3 (en
Inventor
Clifton E. Scott
John Gatti
Rayapudi Laxmi
Original Assignee
Qualcomm Incorporated
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Qualcomm Incorporated filed Critical Qualcomm Incorporated
Priority to EP04811058A priority Critical patent/EP1687723A2/en
Priority to CA2545451A priority patent/CA2545451C/en
Priority to JP2006541298A priority patent/JP4515459B2/en
Publication of WO2005052799A2 publication Critical patent/WO2005052799A2/en
Publication of WO2005052799A3 publication Critical patent/WO2005052799A3/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/10Programming or data input circuits
    • G11C16/102External programming circuits, e.g. EPROM programmers; In-circuit programming or reprogramming; EPROM emulators
    • G11C16/105Circuits or methods for updating contents of nonvolatile memory, especially with 'security' features to ensure reliable replacement, i.e. preventing that old data is lost before new data is reliably written
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/10Programming or data input circuits
    • G11C16/102External programming circuits, e.g. EPROM programmers; In-circuit programming or reprogramming; EPROM emulators
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2216/00Indexing scheme relating to G11C16/00 and subgroups, for features not directly covered by these groups
    • G11C2216/12Reading and writing aspects of erasable programmable read-only memories
    • G11C2216/22Nonvolatile memory in which reading can be carried out from one memory bank or array whilst a word or sector in another bank or array is being erased or programmed simultaneously

Definitions

  • the present invention relates generally to wireless communication systems, and more particularly to memory devices used by wireless communication devices.
  • Wireless communication devices have become ubiquitous. Devices such as wireless telephones include so-called mobile station modems (MSM) that essentially are wireless communication computers which, like all digital computers, execute software to undertake the functions desired by the user.
  • MSM mobile station modems
  • a wireless communication device MSM includes a core processor that accesses random access memory (RAM) to store data, and flash memory to store software.
  • RAM random access memory
  • flash memory devices have been introduced that can simultaneously read data and write data, and accordingly are referred to as read- while- write flash devices.
  • portions of such flash devices include a so-called code bank, in which the software driver of the flash memory device is stored and executed in cooperation with the MSM processor, and a data bank, in which various software code is stored.
  • a wireless telephone may allow a user to download games into the data bank under control of the flash driver in the code bank.
  • a method for storing data in a flash memory device that has a code bank and a data bank includes writing data to the data bank under control of a flash driver in the code bank when sufficient space is expected to exist in the data bank. Otherwise, the method includes writing data to the code bank under control of a flash driver in a storage device that is external to the flash memory device.
  • the flash memory device is accessed by a wireless communication device processor.
  • the storage device that is external to the flash memory device may be a RAM accessed by the processor. Copies of the flash driver may be in both the RAM and the code bank, if desired.
  • the method may include preventing the flash driver from accessing code in the code bank when performing operations on the flash memory device.
  • a wireless communication device includes a processor, a RAM communicating with the processor, and a read-while-write flash memory device communicating with the processor.
  • a flash driver controls operation of the flash memory device, with the flash driver being executable from the RAM.
  • a wireless communication device includes a MSM processor, a RAM accessed by the processor, and a flash memory accessed by the processor.
  • the processor writes data to the flash memory by accessing a flash driver instantiated in the RAM.
  • a system for storing data in a flash memory device having at least a code bank and a data bank includes means for writing data to the data bank under control of a flash driver in the code bank when sufficient space is expected to exist in the data bank.
  • the system also includes means for otherwise writing data to the code bank under control of a flash driver in a storage device external to the flash memory device.
  • HG. 1 is a block diagram of the present system.
  • FIG. 2 is a flow chart of the present logic.
  • a wireless communication device for facilitating computer data and/or voice communication in a radio access network.
  • the device 10 is a code division multiple access (CDMA) mobile station that, e.g., uses cdma2000, cdma2000 lx, or cdma2000 high data rate (HDR) principles, or other CDMA principles.
  • CDMA Code Division Multiple Access
  • OTA over-the-air
  • the disclosed embodiments apply to other mobile stations such as laptop computers, wireless handsets or telephones, data transceivers, or paging and position determination receivers.
  • the wireless communication device 10 can be hand-held or portable as in vehicle-mounted (including cars, trucks, boats, planes, trains), as desired.
  • wireless communication devices are generally viewed as being mobile, it is to be understood that the disclosed embodiments can be applied to "fixed" units in some implementations.
  • the disclosed embodiments apply to data modules or modems used to transfer voice and/or data information including digitized video information, and may communicate with other devices using wired or wireless links. Further, commands might be used to cause modems or modules to work in a predetermined coordinated or associated manner to transfer information over multiple communication channels.
  • Wireless communication devices are also sometimes referred to as user terminals, mobile stations, mobile units, subscriber units, mobile radios or radiotelephones, wireless units, or simply as “users” and “mobiles” in some communication systems. It is to be understood that the disclosed embodiments apply equally to other types of wireless devices including without limitation GSM devices, time division multiple access (TDMA) systems, etc.
  • GSM Global System for Mobile Communications
  • TDMA time division multiple access
  • FIG. 1 shows that the wireless communication device 10 embodies a mobile station modem (MSM) that includes a processor 12.
  • the wireless communication device 10 can also include random access memory (RAM) 14 for, e.g., storing non-program data.
  • RAM random access memory
  • the RAM 14 may be, e.g., static RAM (SRAM) or synchronous dynamic RAM (SDRAM) or other type of RAM.
  • the wireless communication device 10 can also contain memory such as flash memory 16 for, e.g., storing program code. More specifically, as shown in FIG. 1, the flash memory 16 includes a so-called read-while-write flash that has at least two banks, a code bank 18 and a data bank 20. Applications that are executed by the processor 12 can reside in the code bank 18. On the other hand, application data such as user settings are stored in the data bank 20, but as set forth further below such data can also be stored in the code bank 18.
  • memory such as flash memory 16 for, e.g., storing program code. More specifically, as shown in FIG. 1, the flash memory 16 includes a so-called read-while-write flash that has at least two banks, a code bank 18 and a data bank 20. Applications that are executed by the processor 12 can reside in the code bank 18. On the other hand, application data such as user settings are stored in the data bank 20, but as set forth further below such data can also be stored in the code bank 18.
  • FIG.2 which shows the logic of the present invention, indicates that at decision diamond 22 it is determined whether excess space is expected to be available in the code bank 18 for, e.g., the expected applications to be run by the device 10. If so, the logic moves to block 24 wherein, e.g., at compile time, the flash driver is mapped to the RAM 14 for subsequent execution thereof at block 26 during device 10 operation, e.g., for writing data to the code bank 18, at block 28. However, if it is determined that the code bank 18 might not have excess space, the logic moves from decision diamond 22 to block 30 to map the flash driver to the code bank 18, for subsequent execution thereof at block 32, e.g., writing data to the databank 20, at block 34.
  • block 24 wherein, e.g., at compile time, the flash driver is mapped to the RAM 14 for subsequent execution thereof at block 26 during device 10 operation, e.g., for writing data to the code bank 18, at block 28.
  • the logic moves from decision diamond 22 to block 30 to map the flash driver to
  • mapping can be done dynamically at execution time.
  • the flash driver when executed from the RAM 14, the flash driver is prevented from executing code from the code bank 18 while performing operations (such as program or erase operations) on the flash memory 16.

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Computer Security & Cryptography (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Read Only Memory (AREA)
  • Techniques For Improving Reliability Of Storages (AREA)
  • Mobile Radio Communication Systems (AREA)

Abstract

The disclosed embodiments provide for a system and method for storing data in a flash memory device that has a code bank and a data bank. The method includes writing data to the data bank under control of a flash driver in the code bank when sufficient space is expected to exist in the data bank. Otherwise, the method includes writing data to the code bank under control of a flash driver in a storage device that is external to the flash memory device.

Description

SYSTEM AND METHOD FOR OPERATING DUAL BANK READ-WHILE- WRITE FLASH
I. Field
[0001] The present invention relates generally to wireless communication systems, and more particularly to memory devices used by wireless communication devices.
II. Background
[0002] Wireless communication devices have become ubiquitous. Devices such as wireless telephones include so-called mobile station modems (MSM) that essentially are wireless communication computers which, like all digital computers, execute software to undertake the functions desired by the user. Typically, a wireless communication device MSM includes a core processor that accesses random access memory (RAM) to store data, and flash memory to store software.
[0003] To achieve greater system robustness, flash memory devices have been introduced that can simultaneously read data and write data, and accordingly are referred to as read- while- write flash devices. To facilitate read- while- write, portions of such flash devices include a so-called code bank, in which the software driver of the flash memory device is stored and executed in cooperation with the MSM processor, and a data bank, in which various software code is stored. As an example, a wireless telephone may allow a user to download games into the data bank under control of the flash driver in the code bank.
[0004] Presently, once the data bank is full, no further data can be downloaded, even if spare space exists in the code bank. This is because the flash driver in the code bank cannot control flash memory operation, a condition necessary for storing data in the flash device, while data simultaneously is being written to its own dedicated code bank. Accordingly, since the bank sizes of read-while-write flash memory devices cannot be dynamically changed, the only way to provide the user with more flash memory space is to replace the existing flash memory with a higher capacity memory. This is time consuming and bothersome for the manufacturer since it requires a new revision of the phone hardware and concomitant regression testing. SUMMARY
[0005] A method for storing data in a flash memory device that has a code bank and a data bank includes writing data to the data bank under control of a flash driver in the code bank when sufficient space is expected to exist in the data bank. Otherwise, the method includes writing data to the code bank under control of a flash driver in a storage device that is external to the flash memory device.
[0006] In one embodiment, the flash memory device is accessed by a wireless communication device processor. The storage device that is external to the flash memory device may be a RAM accessed by the processor. Copies of the flash driver may be in both the RAM and the code bank, if desired. The method may include preventing the flash driver from accessing code in the code bank when performing operations on the flash memory device.
[0007] In another aspect, a wireless communication device includes a processor, a RAM communicating with the processor, and a read-while-write flash memory device communicating with the processor. A flash driver controls operation of the flash memory device, with the flash driver being executable from the RAM.
[0008] In still another aspect, a wireless communication device includes a MSM processor, a RAM accessed by the processor, and a flash memory accessed by the processor. The processor writes data to the flash memory by accessing a flash driver instantiated in the RAM.
[0009] In yet another aspect, a system for storing data in a flash memory device having at least a code bank and a data bank includes means for writing data to the data bank under control of a flash driver in the code bank when sufficient space is expected to exist in the data bank. The system also includes means for otherwise writing data to the code bank under control of a flash driver in a storage device external to the flash memory device.
BRIEF DESCRIPTION OF THE DRAWINGS
[0010] HG. 1 is a block diagram of the present system; and
[0011] FIG. 2 is a flow chart of the present logic. DETAILED DESCRIPTION
[0012] Referring initially to FIG. 1, a wireless communication device is shown, generally designated 10, for facilitating computer data and/or voice communication in a radio access network. In one non-limiting implementation, the device 10 is a code division multiple access (CDMA) mobile station that, e.g., uses cdma2000, cdma2000 lx, or cdma2000 high data rate (HDR) principles, or other CDMA principles. In one non-limiting embodiment, the wireless communication device 10 is a mobile telephone made by Kyocera, Samsung, or other manufacturer that uses Code Division Multiple Access (CDMA) principles and CDMA over-the-air (OTA) communication air interfaces. The disclosed embodiments, however, apply to other mobile stations such as laptop computers, wireless handsets or telephones, data transceivers, or paging and position determination receivers. The wireless communication device 10 can be hand-held or portable as in vehicle-mounted (including cars, trucks, boats, planes, trains), as desired. However, while wireless communication devices are generally viewed as being mobile, it is to be understood that the disclosed embodiments can be applied to "fixed" units in some implementations. Also, the disclosed embodiments apply to data modules or modems used to transfer voice and/or data information including digitized video information, and may communicate with other devices using wired or wireless links. Further, commands might be used to cause modems or modules to work in a predetermined coordinated or associated manner to transfer information over multiple communication channels. Wireless communication devices are also sometimes referred to as user terminals, mobile stations, mobile units, subscriber units, mobile radios or radiotelephones, wireless units, or simply as "users" and "mobiles" in some communication systems. It is to be understood that the disclosed embodiments apply equally to other types of wireless devices including without limitation GSM devices, time division multiple access (TDMA) systems, etc.
[0013] FIG. 1 shows that the wireless communication device 10 embodies a mobile station modem (MSM) that includes a processor 12. The wireless communication device 10 can also include random access memory (RAM) 14 for, e.g., storing non-program data. The RAM 14 may be, e.g., static RAM (SRAM) or synchronous dynamic RAM (SDRAM) or other type of RAM.
[0014] The wireless communication device 10 can also contain memory such as flash memory 16 for, e.g., storing program code. More specifically, as shown in FIG. 1, the flash memory 16 includes a so-called read-while-write flash that has at least two banks, a code bank 18 and a data bank 20. Applications that are executed by the processor 12 can reside in the code bank 18. On the other hand, application data such as user settings are stored in the data bank 20, but as set forth further below such data can also be stored in the code bank 18.
[0015] More particularly, FIG.2, which shows the logic of the present invention, indicates that at decision diamond 22 it is determined whether excess space is expected to be available in the code bank 18 for, e.g., the expected applications to be run by the device 10. If so, the logic moves to block 24 wherein, e.g., at compile time, the flash driver is mapped to the RAM 14 for subsequent execution thereof at block 26 during device 10 operation, e.g., for writing data to the code bank 18, at block 28. However, if it is determined that the code bank 18 might not have excess space, the logic moves from decision diamond 22 to block 30 to map the flash driver to the code bank 18, for subsequent execution thereof at block 32, e.g., writing data to the databank 20, at block 34.
[0016] In another embodiment, the above-described mapping can be done dynamically at execution time.
[0017] In any case, when the flash driver is executed from the RAM 14, the flash driver is prevented from executing code from the code bank 18 while performing operations (such as program or erase operations) on the flash memory 16.
[0018] While the particular SYSTEM AND METHOD FOR OPERATING DUAL BANK READ- WHILE- WRITE FLASH as herein shown and described in detail is fully capable of attaining the above-described objects of the invention, it is to be understood that it is the presently preferred embodiment of the present invention and is thus representative of the subject matter which is broadly contemplated by the present invention, that the scope of the present invention fully encompasses other embodiments which may become obvious to those skilled in the art, and that the scope of the present invention is accordingly to be limited by nothing other than the appended claims, in which reference to an element in the singular is not intended to mean "one and only one" unless explicitly so stated, but rather "one or more". All structural and functional equivalents to the elements of the above- described preferred embodiment that are known or later come to be known to those of ordinary skill in the art are expressly incorporated herein by reference and are intended to be encompassed by the present claims. Moreover, it is not necessary for a device or method to address each and every problem sought to be solved by the present invention, for it to be encompassed by the present claims. Furthermore, no element, component, or method step in the present disclosure is intended to be dedicated to the public regardless of whether the element, component, or method step is explicitly recited in the claims. No claim element herein is to be construed under the provisions of 35 U.S .C. '112, sixth paragraph, unless the element is expressly recited using the phrase "means for" or, in the case of a method claim, the element is recited as a "step" instead of an "act".
WHAT IS CLAIMED IS:

Claims

1. A method for storing data in a flash memory device having at least a code bank and a data bank, comprising: writing data to the data bank under control of a flash driver in the code bank when sufficient space is expected to exist in the data bank; otherwise writing data to the code bank under control of a flash driver in a storage device external to the flash memory device.
2. The method of Claim 1, wherein the flash memory device is accessed by a wireless communication device processor.
3. The method of Claim 2, wherein the storage device external to the flash memory device is a RAM accessed by the processor.
4. The method of Claim 3, wherein copies of the flash driver are in both the RAM and the code bank.
5. The method of Claim 1 , further comprising preventing the flash driver from accessing code in the code bank when performing operations on the flash memory device.
6. A wireless communication device, comprising: at least one processor; at least one RAM communicating with the processor; at least one read- while- write flash memory device communicating with the processor; and at least one flash driver controlling operation of the flash memory device, the flash driver being executable from the RAM.
7. The device of Claim 6, wherein the flash driver is prevented from accessing code in a code bank of the flash memory device at least when performing operations on the flash memory device.
8. The wireless communication device of Claim 6, wherein the flash driver is executed by the processor.
9. The wireless communication device of Claim 6, wherein the flash driver is executed to download at least one game into the wireless communication device.
10. The wireless communication device of Claim 6, wherein one and only one copy of the flash driver exists in the wireless communication device, and that in the RAM.
11. A wireless communication device comprising: at least one MSM processor; at least one RAM accessed by the processor; and at least one flash memory accessed by the processor, the processor writing data to the flash memory by accessing a flash driver instantiated in the RAM.
12. The wireless communication device of Claim 11 , wherein the flash memory includes at least a code bank and a data bank.
13. The wireless communication device of Claim 12, wherein the processor accesses a flash driver in the RAM to write program data to the code bank.
14. The wireless communication device of Claim 11 , wherein the flash driver is executed to download at least one game into the wireless communication device.
15. The wireless communication device of Claim 11 , wherein one and only one copy of the flash driver exists in the wireless communication device, and that in the RAM.
16. The device of Claim 12, wherein the flash driver is prevented from accessing code in the code bank at least when performing operations on the flash memory.
17. A system for storing data in a flash memory device having at least a code bank and a data bank, comprising: means for writing data to the data bank under control of a flash driver in the code bank when sufficient space is expected to exist in the data bank; and means for otherwise writing data to the code bank under control of a flash driver in a storage device external to the flash memory device.
18. The system of Claim 17, wherein the flash memory device is accessed by a wireless communication device processor.
19. The system of Claim 18, wherein the storage device external to the flash memory device is a RAM accessed by the processor.
20. The system of Claim 17, wherein copies of the flash driver are in both the RAM and the code bank.
21. The system of Claim 17, comprising means for preventing the flash driver from accessing code in the code bank when performing operations on the flash memory device.
22. A computer-readable medium embodying codes for implementing a method for storing data in a flash memory device having at least a code bank and a data bank, the method comprising: writing data to the data bank under control of a flash driver in the code bank when sufficient space is expected to exist in the data bank; otherwise writing data to the code bank under control of a flash driver in a storage device external to the flash memory device.
23. The medium of Claim 22, the method further comprising preventing the flash driver from accessing code in the code bank when performing operations on the flash memory device.
PCT/US2004/038188 2003-11-19 2004-11-15 System and method for operating dual bank read-while-write flash WO2005052799A2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
EP04811058A EP1687723A2 (en) 2003-11-19 2004-11-15 System and method for operating dual bank read-while-write flash
CA2545451A CA2545451C (en) 2003-11-19 2004-11-15 System and method for operating dual bank read-while-write flash
JP2006541298A JP4515459B2 (en) 2003-11-19 2004-11-15 Method and system for operating read flash during dual bank writing

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/718,279 2003-11-19
US10/718,279 US7210002B2 (en) 2003-11-19 2003-11-19 System and method for operating dual bank read-while-write flash

Publications (2)

Publication Number Publication Date
WO2005052799A2 true WO2005052799A2 (en) 2005-06-09
WO2005052799A3 WO2005052799A3 (en) 2006-05-26

Family

ID=34574660

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2004/038188 WO2005052799A2 (en) 2003-11-19 2004-11-15 System and method for operating dual bank read-while-write flash

Country Status (7)

Country Link
US (1) US7210002B2 (en)
EP (1) EP1687723A2 (en)
JP (1) JP4515459B2 (en)
KR (1) KR100841585B1 (en)
CN (1) CN1882922A (en)
CA (1) CA2545451C (en)
WO (1) WO2005052799A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1785843A2 (en) * 2005-11-10 2007-05-16 Cheertek Inc. Access method and access circuit for flash memory in embedded system

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7257023B2 (en) * 2005-08-10 2007-08-14 Taiwan Semiconductor Manufacturing Co. Hybrid non-volatile memory device
KR100842577B1 (en) 2006-11-07 2008-07-01 삼성전자주식회사 Embedded system with a function of software download and management method thereof
US8392762B2 (en) * 2008-02-04 2013-03-05 Honeywell International Inc. System and method for detection and prevention of flash corruption
US20090199014A1 (en) * 2008-02-04 2009-08-06 Honeywell International Inc. System and method for securing and executing a flash routine
KR20110005788A (en) * 2008-02-19 2011-01-19 램버스 인코포레이티드 Multi-bank flash memory architecture with assignable resources
US20130268780A1 (en) * 2012-04-10 2013-10-10 John Wong Portable access and power supply apparatus

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0788115A2 (en) * 1996-01-31 1997-08-06 Neopost Limited Electronic apparatus including a memory device and method of reprogramming the memory device
US6032248A (en) * 1998-04-29 2000-02-29 Atmel Corporation Microcontroller including a single memory module having a data memory sector and a code memory sector and supporting simultaneous read/write access to both sectors
US6407949B1 (en) * 1999-12-17 2002-06-18 Qualcomm, Incorporated Mobile communication device having integrated embedded flash and SRAM memory
EP1229701A1 (en) * 2001-01-31 2002-08-07 Nokia Corporation Client-server system for downloading encrypted electronic games data from a server to a mobile terminal
US6493788B1 (en) * 1996-10-28 2002-12-10 Macronix International Co., Ltd. Processor with embedded in-circuit programming structures
EP1345236A1 (en) * 2002-03-14 2003-09-17 STMicroelectronics S.r.l. A non-volatile memory device

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2251324B (en) * 1990-12-31 1995-05-10 Intel Corp File structure for a non-volatile semiconductor memory
JPH07261997A (en) * 1994-03-22 1995-10-13 Fanuc Ltd Flash rom management system
US6275894B1 (en) * 1998-09-23 2001-08-14 Advanced Micro Devices, Inc. Bank selector circuit for a simultaneous operation flash memory device with a flexible bank partition architecture
US6401160B1 (en) * 1999-03-31 2002-06-04 Intel Corporation Method and apparatus to permit adjustable code/data boundary in a nonvolatile memory
US6324628B1 (en) * 1999-08-24 2001-11-27 Trimble Navigation Limited Programming flash in a closed system
US6240040B1 (en) * 2000-03-15 2001-05-29 Advanced Micro Devices, Inc. Multiple bank simultaneous operation for a flash memory
JP3574078B2 (en) * 2001-03-16 2004-10-06 東京エレクトロンデバイス株式会社 Storage device and storage device control method
TW583582B (en) * 2001-05-11 2004-04-11 Benq Corp Microcomputer and associated method for reducing memory usage of the microcomputer
US6614685B2 (en) * 2001-08-09 2003-09-02 Multi Level Memory Technology Flash memory array partitioning architectures
ITRM20010524A1 (en) * 2001-08-30 2003-02-28 Micron Technology Inc FLASH MEMORY TABLE STRUCTURE.
JP2003303132A (en) * 2002-04-08 2003-10-24 Matsushita Electric Ind Co Ltd Semiconductor memory control device
US7526598B2 (en) * 2003-03-03 2009-04-28 Sandisk Il, Ltd. Efficient flash memory device driver
US8108588B2 (en) * 2003-04-16 2012-01-31 Sandisk Il Ltd. Monolithic read-while-write flash memory device

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0788115A2 (en) * 1996-01-31 1997-08-06 Neopost Limited Electronic apparatus including a memory device and method of reprogramming the memory device
US6493788B1 (en) * 1996-10-28 2002-12-10 Macronix International Co., Ltd. Processor with embedded in-circuit programming structures
US6032248A (en) * 1998-04-29 2000-02-29 Atmel Corporation Microcontroller including a single memory module having a data memory sector and a code memory sector and supporting simultaneous read/write access to both sectors
US6407949B1 (en) * 1999-12-17 2002-06-18 Qualcomm, Incorporated Mobile communication device having integrated embedded flash and SRAM memory
EP1229701A1 (en) * 2001-01-31 2002-08-07 Nokia Corporation Client-server system for downloading encrypted electronic games data from a server to a mobile terminal
EP1345236A1 (en) * 2002-03-14 2003-09-17 STMicroelectronics S.r.l. A non-volatile memory device

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1785843A2 (en) * 2005-11-10 2007-05-16 Cheertek Inc. Access method and access circuit for flash memory in embedded system
EP1785843A3 (en) * 2005-11-10 2008-05-14 Cheertek Inc. Access method and access circuit for flash memory in embedded system

Also Published As

Publication number Publication date
US7210002B2 (en) 2007-04-24
KR100841585B1 (en) 2008-06-26
CN1882922A (en) 2006-12-20
JP4515459B2 (en) 2010-07-28
EP1687723A2 (en) 2006-08-09
CA2545451A1 (en) 2005-06-09
WO2005052799A3 (en) 2006-05-26
JP2007511850A (en) 2007-05-10
KR20060092273A (en) 2006-08-22
US20050108467A1 (en) 2005-05-19
CA2545451C (en) 2010-11-09

Similar Documents

Publication Publication Date Title
JP5801436B2 (en) Mobile communication device having integrated embedded flash and SRAM memory
KR100393619B1 (en) Memory apparatus and therefor controling method for mobile station
US20080125170A1 (en) Apparatus and method for mobile communication by using non-volatile memory device
US7210002B2 (en) System and method for operating dual bank read-while-write flash
KR20070063132A (en) Apparatus and method for manage a bad block
US7114105B2 (en) System and method for software download to wireless communication device
US7681009B2 (en) Dynamically updateable and moveable memory zones
US20020169923A1 (en) Microcomputer with reduced memory usage and associated method
KR20060030269A (en) Method for managing memory in smart phone
US7630734B2 (en) Mobile wireless communications device providing enhanced file management and related methods
US20050083755A1 (en) Flash memory system and method
KR20040104203A (en) Garbage data collecting method for mobile communication device
KR20060014312A (en) Method for saving storage space of random access memory used in mobile phone and mobile phone therewith
CN116243954A (en) Firmware upgrading method, device, chip, storage medium and wireless earphone
WO2001045112A1 (en) Mobile communication device having flash memory system with word line buffer

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200480034102.X

Country of ref document: CN

AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DPEN Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed from 20040101)
WWE Wipo information: entry into national phase

Ref document number: 2545451

Country of ref document: CA

WWE Wipo information: entry into national phase

Ref document number: 2004811058

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2676/DELNP/2006

Country of ref document: IN

WWE Wipo information: entry into national phase

Ref document number: 2006541298

Country of ref document: JP

NENP Non-entry into the national phase

Ref country code: DE

WWW Wipo information: withdrawn in national office

Ref document number: DE

WWE Wipo information: entry into national phase

Ref document number: 1020067010384

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 2004811058

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1020067010384

Country of ref document: KR