WO2003005434A3 - Procede de diminution de la rugosite de surface d'une tranche semicondutrice - Google Patents

Procede de diminution de la rugosite de surface d'une tranche semicondutrice Download PDF

Info

Publication number
WO2003005434A3
WO2003005434A3 PCT/FR2002/002341 FR0202341W WO03005434A3 WO 2003005434 A3 WO2003005434 A3 WO 2003005434A3 FR 0202341 W FR0202341 W FR 0202341W WO 03005434 A3 WO03005434 A3 WO 03005434A3
Authority
WO
WIPO (PCT)
Prior art keywords
rugosity
reducing surface
free surface
semiconductor slice
surface rugosity
Prior art date
Application number
PCT/FR2002/002341
Other languages
English (en)
Other versions
WO2003005434A2 (fr
Inventor
Eric Neyret
Ludovic Ecarnot
Original Assignee
Soitec Silicon On Insulator
Eric Neyret
Ludovic Ecarnot
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Soitec Silicon On Insulator, Eric Neyret, Ludovic Ecarnot filed Critical Soitec Silicon On Insulator
Priority to AU2002333957A priority Critical patent/AU2002333957A1/en
Priority to JP2003511301A priority patent/JP2004538627A/ja
Priority to KR1020047000100A priority patent/KR100784581B1/ko
Priority to EP20020782466 priority patent/EP1412972A2/fr
Publication of WO2003005434A2 publication Critical patent/WO2003005434A2/fr
Publication of WO2003005434A3 publication Critical patent/WO2003005434A3/fr
Priority to US10/750,443 priority patent/US6962858B2/en
Priority to US11/189,849 priority patent/US7749910B2/en
Priority to US11/189,899 priority patent/US7883628B2/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/324Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
    • H01L21/3247Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering for altering the shape, e.g. smoothing the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/324Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/7624Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
    • H01L21/76251Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
    • H01L21/76254Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Mechanical Treatment Of Semiconductor (AREA)
  • Element Separation (AREA)
  • Formation Of Insulating Films (AREA)
  • Drying Of Semiconductors (AREA)

Abstract

L'invention propose un procédé de diminution de la rugosité de la surface libre d'une tranche de matériau semiconducteur (50). Un recuit thermique rapide est réalisé dans une atmosphère composée exclusivement d’argon pur. La tranchée peut être obtenue à partir d’un substrat mis en contact avec un raidisseur, par clivage du substrat au niveau d’une zone préalablement affaiblie par implantation.
PCT/FR2002/002341 2001-07-04 2002-07-04 Procede de diminution de la rugosite de surface d'une tranche semicondutrice WO2003005434A2 (fr)

Priority Applications (7)

Application Number Priority Date Filing Date Title
AU2002333957A AU2002333957A1 (en) 2001-07-04 2002-07-04 Method for reducing surface rugosity of a semiconductor slice
JP2003511301A JP2004538627A (ja) 2001-07-04 2002-07-04 表面しわを減少させる方法
KR1020047000100A KR100784581B1 (ko) 2001-07-04 2002-07-04 표면 거칠기 감소 방법
EP20020782466 EP1412972A2 (fr) 2001-07-04 2002-07-04 Procede de diminution de rugosite de surface
US10/750,443 US6962858B2 (en) 2001-07-04 2003-12-30 Method for reducing free surface roughness of a semiconductor wafer
US11/189,849 US7749910B2 (en) 2001-07-04 2005-07-27 Method of reducing the surface roughness of a semiconductor wafer
US11/189,899 US7883628B2 (en) 2001-07-04 2005-07-27 Method of reducing the surface roughness of a semiconductor wafer

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
FR0108859A FR2827078B1 (fr) 2001-07-04 2001-07-04 Procede de diminution de rugosite de surface
FR0108859 2001-07-04

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
PCT/IB2003/006380 Continuation-In-Part WO2005055308A1 (fr) 2001-07-04 2003-12-03 Procede permettant de reduire la rugosite de surface d'une tranche

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/750,443 Continuation US6962858B2 (en) 2001-07-04 2003-12-30 Method for reducing free surface roughness of a semiconductor wafer

Publications (2)

Publication Number Publication Date
WO2003005434A2 WO2003005434A2 (fr) 2003-01-16
WO2003005434A3 true WO2003005434A3 (fr) 2003-11-06

Family

ID=8865109

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/FR2002/002341 WO2003005434A2 (fr) 2001-07-04 2002-07-04 Procede de diminution de la rugosite de surface d'une tranche semicondutrice

Country Status (8)

Country Link
US (1) US6962858B2 (fr)
EP (1) EP1412972A2 (fr)
JP (1) JP2004538627A (fr)
KR (1) KR100784581B1 (fr)
CN (1) CN1321443C (fr)
AU (1) AU2002333957A1 (fr)
FR (1) FR2827078B1 (fr)
WO (1) WO2003005434A2 (fr)

Families Citing this family (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7883628B2 (en) 2001-07-04 2011-02-08 S.O.I.Tec Silicon On Insulator Technologies Method of reducing the surface roughness of a semiconductor wafer
US7749910B2 (en) 2001-07-04 2010-07-06 S.O.I.Tec Silicon On Insulator Technologies Method of reducing the surface roughness of a semiconductor wafer
FR2852143B1 (fr) 2003-03-04 2005-10-14 Soitec Silicon On Insulator Procede de traitement preventif de la couronne d'une tranche multicouche
EP1652230A2 (fr) * 2003-07-29 2006-05-03 S.O.I.Tec Silicon on Insulator Technologies Procede d' obtention d' une couche mince de qualite accrue par co-implantation et recuit thermique
JP4552856B2 (ja) * 2003-09-05 2010-09-29 株式会社Sumco Soiウェーハの作製方法
US7544583B2 (en) * 2003-09-08 2009-06-09 Sumco Corporation SOI wafer and its manufacturing method
AU2003294166A1 (en) * 2003-12-03 2005-06-24 S.O.I.Tec Silicon On Insulator Technologies Process for improving the surface roughness of a wafer
FR2863771B1 (fr) * 2003-12-10 2007-03-02 Soitec Silicon On Insulator Procede de traitement d'une tranche multicouche presentant un differentiel de caracteristiques thermiques
JP4285244B2 (ja) * 2004-01-08 2009-06-24 株式会社Sumco Soiウェーハの作製方法
FR2867607B1 (fr) * 2004-03-10 2006-07-14 Soitec Silicon On Insulator Procede de fabrication d'un substrat pour la microelectronique, l'opto-electronique et l'optique avec limitaton des lignes de glissement et substrat correspondant
CN101248519B (zh) * 2005-02-28 2011-08-24 硅源公司 衬底硬化方法及所得器件
US7642205B2 (en) * 2005-04-08 2010-01-05 Mattson Technology, Inc. Rapid thermal processing using energy transfer layers
FR2888663B1 (fr) * 2005-07-13 2008-04-18 Soitec Silicon On Insulator Procede de diminution de la rugosite d'une couche epaisse d'isolant
US7674687B2 (en) 2005-07-27 2010-03-09 Silicon Genesis Corporation Method and structure for fabricating multiple tiled regions onto a plate using a controlled cleaving process
US20070029043A1 (en) * 2005-08-08 2007-02-08 Silicon Genesis Corporation Pre-made cleavable substrate method and structure of fabricating devices using one or more films provided by a layer transfer process
US7166520B1 (en) * 2005-08-08 2007-01-23 Silicon Genesis Corporation Thin handle substrate method and structure for fabricating devices using one or more films provided by a layer transfer process
US7427554B2 (en) * 2005-08-12 2008-09-23 Silicon Genesis Corporation Manufacturing strained silicon substrates using a backing material
WO2007080013A1 (fr) * 2006-01-09 2007-07-19 International Business Machines Corporation Procede et appareil de traitement de substrats semiconducteurs en tranches collees
CN100490860C (zh) * 2006-01-25 2009-05-27 余内逊 一种微米松花珍珠四女子益肝养颜口服液制备方法
US7863157B2 (en) 2006-03-17 2011-01-04 Silicon Genesis Corporation Method and structure for fabricating solar cells using a layer transfer process
US7598153B2 (en) * 2006-03-31 2009-10-06 Silicon Genesis Corporation Method and structure for fabricating bonded substrate structures using thermal processing to remove oxygen species
WO2007118121A2 (fr) 2006-04-05 2007-10-18 Silicon Genesis Corporation Procédé et structure conçus pour fabriquer des cellules photovoltaïques au moyen d'un processus de transfert de couche
FR2903809B1 (fr) 2006-07-13 2008-10-17 Soitec Silicon On Insulator Traitement thermique de stabilisation d'interface e collage.
US8153513B2 (en) 2006-07-25 2012-04-10 Silicon Genesis Corporation Method and system for continuous large-area scanning implantation process
WO2008082920A1 (fr) * 2006-12-28 2008-07-10 Memc Electronic Materials, Inc. Procédé de production de plaquettes lisses
JP5143477B2 (ja) * 2007-05-31 2013-02-13 信越化学工業株式会社 Soiウエーハの製造方法
JP5466410B2 (ja) * 2008-02-14 2014-04-09 信越化学工業株式会社 Soi基板の表面処理方法
EP2368264A1 (fr) * 2008-11-26 2011-09-28 MEMC Electronic Materials, Inc. Procédé de traitement d une structure silicium sur isolant
FR2943458B1 (fr) * 2009-03-18 2011-06-10 Soitec Silicon On Insulator Procede de finition d'un substrat de type "silicium sur isolant" soi
US9560953B2 (en) 2010-09-20 2017-02-07 Endochoice, Inc. Operational interface in a multi-viewing element endoscope
CN103835000A (zh) * 2012-11-20 2014-06-04 上海华虹宏力半导体制造有限公司 一种高温改善多晶硅表面粗糙度的方法
CN103065956B (zh) * 2012-12-27 2015-02-25 南京大学 一种实现硅表面结构平滑的方法与设备
FR3046877B1 (fr) * 2016-01-14 2018-01-19 Soitec Procede de lissage de la surface d'une structure
CN109346562A (zh) * 2018-08-30 2019-02-15 华灿光电(浙江)有限公司 一种发光二极管外延片的制备方法及发光二极管外延片
CN111270196B (zh) * 2019-03-07 2022-03-04 苏州微创关节医疗科技有限公司 制备锆铌合金表面氧化陶瓷层的方法及应用

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2777115A1 (fr) * 1998-04-07 1999-10-08 Commissariat Energie Atomique Procede de traitement de substrats semi-conducteurs et structures obtenues par ce procede
EP1045448A1 (fr) * 1998-10-16 2000-10-18 Shin-Etsu Handotai Co., Ltd Procede de production de tranche soi utilisant un procede de separation d'implantation d'ions hydrogene et tranche soi produite a l'aide du procede
EP1061565A1 (fr) * 1998-12-28 2000-12-20 Shin-Etsu Handotai Co., Ltd Procede de recuit thermique d'une plaquette de silicium, et plaquette de silicium
FR2797713A1 (fr) * 1999-08-20 2001-02-23 Soitec Silicon On Insulator Procede de traitement de substrats pour la microelectronique et substrats obtenus par ce procede
WO2001028000A1 (fr) * 1999-10-14 2001-04-19 Shin-Etsu Handotai Co., Ltd. Procede de fabrication d'une tranche de soi, et tranche de soi

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
IT1242014B (it) * 1990-11-15 1994-02-02 Memc Electronic Materials Procedimento per il trattamento di fette di silicio per ottenere in esse profili di precipitazione controllati per la produzione di componenti elettronici.
FR2681472B1 (fr) * 1991-09-18 1993-10-29 Commissariat Energie Atomique Procede de fabrication de films minces de materiau semiconducteur.
DE19611043B4 (de) * 1995-03-20 2006-02-16 Toshiba Ceramics Co., Ltd. Verfahren zum Herstellen eines Siliciumwafers, Verfahren zum Bilden eines Siliciumwafers und Verfahren zur Herstellung eines Halbleiterbauelements
US5716720A (en) * 1995-03-21 1998-02-10 Howmet Corporation Thermal barrier coating system with intermediate phase bondcoat
US5738909A (en) * 1996-01-10 1998-04-14 Micron Technology, Inc. Method of forming high-integrity ultrathin oxides
CN1260907A (zh) * 1997-06-19 2000-07-19 旭化成工业株式会社 Soi衬底及其制造方法和半导体器件及其制造方法
WO1999028960A1 (fr) * 1997-11-28 1999-06-10 Matsushita Electric Industrial Co., Ltd. Procede et dispositif d'activation d'impuretes dans des semi-conducteurs
JP3911901B2 (ja) * 1999-04-09 2007-05-09 信越半導体株式会社 Soiウエーハおよびsoiウエーハの製造方法
US6171965B1 (en) * 1999-04-21 2001-01-09 Silicon Genesis Corporation Treatment method of cleaved film for the manufacture of substrates
US6589609B1 (en) * 1999-07-15 2003-07-08 Seagate Technology Llc Crystal zone texture of glass-ceramic substrates for magnetic recording disks
JP2001144275A (ja) * 1999-08-27 2001-05-25 Shin Etsu Handotai Co Ltd 貼り合わせsoiウエーハの製造方法および貼り合わせsoiウエーハ
KR100549257B1 (ko) * 1999-12-08 2006-02-03 주식회사 실트론 에스오아이 웨이퍼의 표면 정밀 가공 방법
JP2002164520A (ja) * 2000-11-27 2002-06-07 Shin Etsu Handotai Co Ltd 半導体ウェーハの製造方法

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2777115A1 (fr) * 1998-04-07 1999-10-08 Commissariat Energie Atomique Procede de traitement de substrats semi-conducteurs et structures obtenues par ce procede
EP1045448A1 (fr) * 1998-10-16 2000-10-18 Shin-Etsu Handotai Co., Ltd Procede de production de tranche soi utilisant un procede de separation d'implantation d'ions hydrogene et tranche soi produite a l'aide du procede
EP1061565A1 (fr) * 1998-12-28 2000-12-20 Shin-Etsu Handotai Co., Ltd Procede de recuit thermique d'une plaquette de silicium, et plaquette de silicium
FR2797713A1 (fr) * 1999-08-20 2001-02-23 Soitec Silicon On Insulator Procede de traitement de substrats pour la microelectronique et substrats obtenus par ce procede
WO2001028000A1 (fr) * 1999-10-14 2001-04-19 Shin-Etsu Handotai Co., Ltd. Procede de fabrication d'une tranche de soi, et tranche de soi
EP1158581A1 (fr) * 1999-10-14 2001-11-28 Shin-Etsu Handotai Co., Ltd Procede de fabrication d'une tranche de soi, et tranche de soi

Also Published As

Publication number Publication date
CN1524289A (zh) 2004-08-25
KR100784581B1 (ko) 2007-12-10
WO2003005434A2 (fr) 2003-01-16
CN1321443C (zh) 2007-06-13
JP2004538627A (ja) 2004-12-24
EP1412972A2 (fr) 2004-04-28
US6962858B2 (en) 2005-11-08
AU2002333957A1 (en) 2003-01-21
FR2827078B1 (fr) 2005-02-04
US20040171257A1 (en) 2004-09-02
KR20040013106A (ko) 2004-02-11
FR2827078A1 (fr) 2003-01-10

Similar Documents

Publication Publication Date Title
WO2003005434A3 (fr) Procede de diminution de la rugosite de surface d'une tranche semicondutrice
EP1408551A4 (fr) Procede de production de plaquettes de liaison
HK1094279A1 (en) Gallium nitride semiconductor substrate and process for producing the same
AU2003281180A1 (en) Porous semiconductor and process for producing the same
AU2001254866A1 (en) Method for cutting out at least a thin layer in a substrate or ingot, in particular made of semiconductor material(s)
EP1122776B8 (fr) Procédé de fabrication de puces semiconductrices
EP1255305A3 (fr) Méthode de fabrication d'un film semiconducteur de Cu (In, Ga) (Se,S)2
EP1189285A4 (fr) Procede de production de plaquettes de liaison et plaquettes de liaison ainsi produites
AU2001288042A1 (en) High speed silicon etching method
AU2002302968A1 (en) Semiconductor device, semiconductor layer and production method thereof
EP1335421A4 (fr) Procede de production de plaquette et plaquette
HK1059432A1 (en) Porous silicon nitride ceramics and method for producing the same.
AU2002361109A1 (en) Polishing pad, process for producing the same, and method of polishing
AU2003274895A1 (en) Metal polish composition, polishing method using the composition and method for producing wafer using the polishing method
AU2003276712A1 (en) Composition for polishing metal, polishing method for metal layer, and production method for wafer
EP1452508A4 (fr) Procede de fabrication de support de frittage de carbure de silicium destine a etre employe dans la production de semi-conducteurs et support de frittage de carbure de silicium ainsi fabrique
EP1424410A4 (fr) Procede de production de cristal semiconducteur
WO2002051742A3 (fr) Composant micromecanique et procede de production correspondant
EP1460691A4 (fr) Procede de fabrication d'une tranche collee
WO2002009176A3 (fr) Procede d'application de reperes de reglage sur une plaquette semi-conductrice
AU2002356608A1 (en) Method for the production of iii-v laser components
AU2002366920A1 (en) Cleaning gas composition for semiconductor production equipment and cleaning method using the gas
EP1189269A4 (fr) Procede de production pour une plaquette recuite
AU2002224136A1 (en) Novel formate dehydrogenase and process for producing the same
AU2003299368A1 (en) Method of the production of cavities in a silicon sheet

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SD SE SG SI SK SL TJ TM TN TR TT TZ UA UG US UZ VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR IE IT LU MC NL PT SE SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
WWE Wipo information: entry into national phase

Ref document number: 2002782466

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 10750443

Country of ref document: US

WWE Wipo information: entry into national phase

Ref document number: 2003511301

Country of ref document: JP

Ref document number: 20028135512

Country of ref document: CN

Ref document number: 1020047000100

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 2002782466

Country of ref document: EP

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642