US8976506B2 - Metal-on-metal capacitor with diagonal feedline - Google Patents

Metal-on-metal capacitor with diagonal feedline Download PDF

Info

Publication number
US8976506B2
US8976506B2 US13/123,676 US200913123676A US8976506B2 US 8976506 B2 US8976506 B2 US 8976506B2 US 200913123676 A US200913123676 A US 200913123676A US 8976506 B2 US8976506 B2 US 8976506B2
Authority
US
United States
Prior art keywords
fingers
metal
feedline
angled
subset
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US13/123,676
Other versions
US20110199715A1 (en
Inventor
Rainer Herberholz
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Qualcomm Technologies International Ltd
Original Assignee
Cambridge Silicon Radio Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Cambridge Silicon Radio Ltd filed Critical Cambridge Silicon Radio Ltd
Assigned to CAMBRIDGE SILICON RADIO LTD. reassignment CAMBRIDGE SILICON RADIO LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HERBERHOLZ, RAINER
Publication of US20110199715A1 publication Critical patent/US20110199715A1/en
Application granted granted Critical
Publication of US8976506B2 publication Critical patent/US8976506B2/en
Assigned to QUALCOMM TECHNOLOGIES INTERNATIONAL, LTD. reassignment QUALCOMM TECHNOLOGIES INTERNATIONAL, LTD. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: CAMBRIDGE SILICON RADIO LIMITED
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/5222Capacitive arrangements or effects of, or between wiring layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • H01L28/82Electrodes with an enlarged surface, e.g. formed by texturisation
    • H01L28/90Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions
    • H01L28/91Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions made by depositing layers, e.g. by depositing alternating conductive and insulating layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/5222Capacitive arrangements or effects of, or between wiring layers
    • H01L23/5223Capacitor integral with wiring layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/0805Capacitors only
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • H01L28/82Electrodes with an enlarged surface, e.g. formed by texturisation
    • H01L28/86Electrodes with an enlarged surface, e.g. formed by texturisation having horizontal extensions
    • H01L28/87Electrodes with an enlarged surface, e.g. formed by texturisation having horizontal extensions made by depositing layers, e.g. by depositing alternating conductive and insulating layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/0203Particular design considerations for integrated circuits
    • H01L27/0207Geometrical layout of the components, e.g. computer aided design; custom LSI, semi-custom LSI, standard cell technique
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance

Definitions

  • MOM capacitors are often used and these are built using standard IC-interconnect layers. These capacitors may also be referred to as metal-metal comb or fringing capacitors.
  • a design for an improved metal-on-metal capacitor design is described.
  • the design includes a substantially diagonal feedline in each metal layer.
  • Each metal layer comprises two sets of metal fingers which are interleaved.
  • Each set of fingers comprises two subsets of fingers and the subsets of fingers are arranged at right angles to each other. Fingers in a first of the two sets are all connected to the diagonal feedline, whilst fingers in the other set are connected together via fingers at the periphery of the device.
  • the design is repeated in adjacent layers, where the design may be identical or rotated by 180° between adjacent metal layers.
  • a first aspect provides a metal-on-metal capacitor cell design comprising a plurality of metal layers, each metal layer comprising a design comprising: two interdigitated sets of fingers, wherein each set of fingers comprises a first subset of fingers and a second subset of fingers and wherein fingers in the first subset are substantially perpendicular to fingers in the second subset; and an angled feedline to which the first set of fingers are connected.
  • the angled feedline may comprise a substantially diagonal feedline.
  • the angled feedline may be wider than any of the fingers.
  • the design may be rotated by 180° between adjacent metal layers.
  • the metal-on-metal capacitor cell design may further comprise a plurality of vias to provide connections between adjacent layers, said vias being located in fingers at a periphery of the cell.
  • a second aspect provides a metal-on-metal capacitor design comprising a plurality of cells as described above arranged such that adjacent cells are rotated by 90° and further comprising a top metal layer and a plurality of vias arranged to connect each of the plurality of cells.
  • the plurality of vias in the top metal layer may be aligned with the angled feedline.
  • a third aspect provides a metal-on-metal capacitor comprising a metal-on-metal capacitor design as described above and wherein adjacent metal layers are separated by a dielectric layer.
  • FIG. 1 is a schematic diagram of a Manhattan-style capacitor
  • FIG. 2 shows a schematic diagram of an improved MOM capacitor design
  • FIG. 3 shows an expanded view of a portion of FIG. 2 ;
  • FIG. 4 shows schematic diagrams of further examples of improved MOM capacitor design
  • FIG. 5 shows a schematic diagram of a capacitor created by tiling individual capacitor cells.
  • Embodiments of the present invention are described below by way of example only. These examples represent the best ways of putting the invention into practice that are currently known to the Applicant although they are not the only ways in which this could be achieved.
  • the description sets forth the functions of the example and the sequence of steps for constructing and operating the example. However, the same or equivalent functions and sequences may be accomplished by different examples.
  • FIG. 2 shows a schematic diagram of an improved MOM capacitor design which includes a diagonal feedline 200 .
  • FIG. 2 shows the layout 21 , 22 for two adjacent layers of metal (layer n and layer n+1) and the superposition 23 of these two layers. It can be seen that the layout for each layer is the same; however in this example the orientation of the design has been rotated by 180° between adjacent layers. In other examples, the orientation may be the same in adjacent layers or the design may be rotated by a different angle. It will be appreciated that these adjacent layers are separated by a dielectric layer and that vias are used to connect the layers, as discussed in more detail below.
  • the capacitor shown in FIG. 2 is formed using two interdigitated (or interleaved) sets of fingers 201 , 202 formed in each metal layer.
  • the fingers are long and narrow and all the fingers within a set are connected together i.e. they form a single island of metal.
  • the fingers 201 in the first set are all connected to the diagonal feedline 200 (i.e. they are integrally formed with the feedline), whilst the fingers 202 in the second set are all connected via fingers 203 , 204 at the periphery of the capacitor.
  • a first subset of fingers is orientated at 90° (or substantially perpendicularly) to a second subset of fingers, although all fingers are located within the same plane—the plane of the metal layer from which the fingers are formed.
  • the patterning of a metal layer may use known IC processing techniques.
  • the different layers of metal are connected together by vias 301 as shown in the larger view 300 of the superimposed layers in FIG. 3 .
  • These vias are located in fingers 203 - 206 around the periphery of the capacitor and in order to accommodate these vias, without compromising the reliability of the capacitor, the width of these fingers may be increased compared to the inner fingers. In an example implementation, these fingers at the periphery may be 20 nm wider than the inner fingers.
  • the diagonal feedline 200 may be wider than any of the fingers in the capacitor. Use of a diagonal feedline which is wider than the fingers (e.g. the internal fingers or the peripheral fingers) reduces the overall series resistance of the device. However, in other variants, the diagonal feedline may be the same width as the internal and/or peripheral fingers (e.g. as shown in examples 401 and 402 in FIG. 4 ).
  • the design shown in FIG. 2 comprises at least one large area of metal 207 , 208 attached to each set of fingers and located at a corner of the device. This large area of metal provides space for vias if required, although variants of FIG. 2 may omit this feature.
  • the improved capacitor design as shown in FIG. 2 , has reduced parasitic resistance and inductance. This increases the quality (Q) factor of the capacitor below the self-resonance frequency and also increases the self-resonance frequency for a particular capacitor in comparison to known Manhattan-style woven capacitors.
  • FIG. 2 shows a diagonal feedline at 45°
  • the feedline may be positioned at a different angle (e.g. as shown in examples 402 and 403 in FIG. 4 ) or may be substantially diagonal, e.g. at an angle of between 30° and 60°.
  • Use of an angled feedline e.g. a feedline at approximately 45° reduces the average length of the narrow (and resistive) fingers within the capacitor which results in the performance improvements described above (e.g. the average length may be reduced by around 50%).
  • the angled feedline may pass through the centre of the capacitor although in other examples, the angled feedline may be offset from the centre (as shown in example 402 of FIG. 4 ).
  • FIG. 3 shows the use of dummy silicon 302 for manufacturability and poly-shield 303 which avoids the injection of signals into the substrate; however this is by way of example only and the capacitor design described above is independent of the use of dummy silicon and/or poly-shield. In some examples, other devices available in the IC process may be placed under the capacitor instead.
  • FIGS. 2 and 3 show a diagonal feedline which is constructed using squares (i.e. such that the feedline comprises edges of metal which are parallel to one of the edges of the device), in other examples, angled metal edges may be used, e.g. as shown in the simplified schematic diagrams of FIG. 4 .
  • FIG. 4 shows three examples, one which includes a diagonal feedline 411 (example 401 ) and two which include an angled feedline 412 , 413 (examples 402 and 403 ) which is not along the diagonal.
  • the angled feedline 412 does not pass through the centre of the device (marked by arrow 423 in example 403 ).
  • the vias (e.g. via 301 in FIG. 3 ) in the improved MOM capacitor described herein may be selected to be of similar dimensions and located in similar positions to known capacitors in order that the reliability of the structure is unchanged.
  • the vias may be located in the fingers at the edges of the device and which may be slightly wider than the inner fingers.
  • the positions and/or dimensions of the vias may be changed or optimised.
  • the improved MOM capacitor design described herein provides a MOM capacitor which has a capacitance density which is comparable to a woven (Manhattan) capacitor and the design is compatible with sub-100 nm design rules and may be fabricated using standard IC processing.
  • the design described above may provide a single cell 501 which may then be tiled, as shown in examples 502 and 510 , to achieve a further reduction in finger length and/or to produce larger capacitors. Whilst the examples 502 , 510 shows the cells 501 tiled with 90° rotation between adjacent tiles, this is not essential.
  • a top metal layer 511 may be used to connect to the device using vias 503 onto the wider diagonal feedline 504 and/or vias 505 onto larger areas of metal at the corners of a cell and/or in the centre of the tiled design.
  • the provision of a direct connection between the top metal layer and the MOM provides a very low impedance connection to the device without an area overhead.
  • the wider diagonal (or angled) feedline enables this direct connection in an efficient manner, with minimum loss of capacitance density.
  • the top metal layer may be fabricated such that dimensions of the tracks and vias may be considerably larger (e.g. over 20 times larger) than those used in the lower layers (e.g. to form the fingers and/or to connect fingers together).
  • the metal pitch used for the MOM may be 0.14 ⁇ m compared to a pitch of 4 ⁇ m which may be used for the top metal layer (e.g. using an ultra thick metal layer in a RFCMOS process).
  • the number of tracks (or lines) that are required to connect to the underlying fine structured layer is reduced. As shown in FIG. 5 , in a 2 ⁇ 2 example, only three lines in the top metal layer 511 are required where 90° rotation is used; however if adjacent tiles were not rotated four lines would be required. This reduction in the number of lines may be particularly beneficial where a CMOS process, or other process with increased minimum track widths, is used for the top metal layer.
  • CMOS complementary metal-oxide-semiconductor
  • BICMOS bipolar-Si or SiGe technology
  • BCDMOS bipolar-Si or SiGe technology
  • III/V integrated passive device
  • the minimum size of a single cell 501 may be set by the design rules for the process used to create the individual metal layers. For example, for a 45 nm process, the minimum track and spacing that can be used is 70 nm. Dependent on the number of fingers, this sets a minimum size for a cell.
  • FIG. 5 shows four cells tiled in a square arrangement, it will be appreciated that this is by way of example only and more/fewer cells may be tiled to create a capacitor.
  • capacitors and capacitor cells e.g. cell 501 which are square. It will be appreciated that capacitors which are not square (e.g. rectangular capacitors) may also be fabricated using the designs described herein. Where a non-square cell (or individual capacitor) is designed, the angled feedline may be substantially diagonal, at 45° or at another angle.
  • MOM capacitors having smaller minimum dimensions may be fabricated. Such capacitors will have increased parasitic resistance and therefore the benefits provided by using a diagonal (or angled) feedline as described herein may be more significant. Furthermore, as higher frequencies are used and/or more complex devices are designed (e.g. involving more radios on a single IC), the amount of decoupling which is required is likely to increase and therefore more demands will be placed on the decoupling capacitors used.
  • the improved MOM capacitor design described herein provides a solution to such problems.
  • any reference to ‘an’ item refers to one or more of those items.
  • the term ‘comprising’ is used herein to mean including the method blocks or elements identified, but that such blocks or elements do not comprise and exclusive list and a method or apparatus may contain additional blocks or elements.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Fixed Capacitors And Capacitor Manufacturing Machines (AREA)
  • Semiconductor Integrated Circuits (AREA)

Abstract

A design for an improved metal-on-metal capacitor design is described. The design includes a substantially diagonal feedline (411, 412, 413) in each metal layer. Each metal layer (21, 22, 23) comprises two sets of metal fingers which are interleaved. Each set of fingers comprises two subsets of fingers and the subsets of fingers are arranged at right angles to each other. Fingers in a first of the two sets are all connected to the diagonal feedline, while fingers in the other set are connected together via fingers at the periphery of the device. The design is repeated in adjacent layers, where the design may be identical or rotated (e.g by 180°) between adjacent metal layers.

Description

BACKGROUND
High quality capacitors are required in the design of mixed signal and RF circuits to compensate for the limited quality of on-chip inductors in resonators or to provide decoupling (to prevent RF coupling on power or ground lines). Metal-on-metal (MOM) capacitors are often used and these are built using standard IC-interconnect layers. These capacitors may also be referred to as metal-metal comb or fringing capacitors.
Current capacitor designs include Manhattan-style capacitors with all conduction paths at right angles, as shown in FIG. 1, which comprise woven fingers of metal 101 in each layer 102, 103 and Vertical Parallel Plate (VPP) capacitors. Fractal capacitors have also been proposed which randomize the orientation and shorten the length of the current paths in the device.
The embodiments described below are not limited to implementations which solve any or all of the disadvantages of known metal-on-metal capacitors.
SUMMARY
This Summary is provided to introduce a selection of concepts in a simplified form that are further described below in the Detailed Description. This Summary is not intended to identify key features or essential features of the claimed subject matter, nor is it intended to be used as an aid in determining the scope of the claimed subject matter.
A design for an improved metal-on-metal capacitor design is described. The design includes a substantially diagonal feedline in each metal layer. Each metal layer comprises two sets of metal fingers which are interleaved. Each set of fingers comprises two subsets of fingers and the subsets of fingers are arranged at right angles to each other. Fingers in a first of the two sets are all connected to the diagonal feedline, whilst fingers in the other set are connected together via fingers at the periphery of the device. The design is repeated in adjacent layers, where the design may be identical or rotated by 180° between adjacent metal layers.
A first aspect provides a metal-on-metal capacitor cell design comprising a plurality of metal layers, each metal layer comprising a design comprising: two interdigitated sets of fingers, wherein each set of fingers comprises a first subset of fingers and a second subset of fingers and wherein fingers in the first subset are substantially perpendicular to fingers in the second subset; and an angled feedline to which the first set of fingers are connected.
The angled feedline may comprise a substantially diagonal feedline.
The angled feedline may be wider than any of the fingers.
The design may be rotated by 180° between adjacent metal layers.
The metal-on-metal capacitor cell design may further comprise a plurality of vias to provide connections between adjacent layers, said vias being located in fingers at a periphery of the cell.
A second aspect provides a metal-on-metal capacitor design comprising a plurality of cells as described above arranged such that adjacent cells are rotated by 90° and further comprising a top metal layer and a plurality of vias arranged to connect each of the plurality of cells.
The plurality of vias in the top metal layer may be aligned with the angled feedline.
A third aspect provides a metal-on-metal capacitor comprising a metal-on-metal capacitor design as described above and wherein adjacent metal layers are separated by a dielectric layer.
Further aspects provide a metal-on-metal capacitor substantially as described with reference to any of FIGS. 2-5 of the drawings and a metal-on-metal capacitor design substantially as described with reference to any of FIGS. 2-5 of the drawings.
The preferred features may be combined as appropriate, as would be apparent to a skilled person, and may be combined with any of the aspects of the invention.
BRIEF DESCRIPTION OF THE DRAWINGS
Embodiments of the invention will be described, by way of example, with reference to the following drawings, in which:
FIG. 1 is a schematic diagram of a Manhattan-style capacitor;
FIG. 2 shows a schematic diagram of an improved MOM capacitor design;
FIG. 3 shows an expanded view of a portion of FIG. 2;
FIG. 4 shows schematic diagrams of further examples of improved MOM capacitor design; and
FIG. 5 shows a schematic diagram of a capacitor created by tiling individual capacitor cells.
Common reference numerals are used throughout the figures to indicate similar features.
DETAILED DESCRIPTION
Embodiments of the present invention are described below by way of example only. These examples represent the best ways of putting the invention into practice that are currently known to the Applicant although they are not the only ways in which this could be achieved. The description sets forth the functions of the example and the sequence of steps for constructing and operating the example. However, the same or equivalent functions and sequences may be accomplished by different examples.
Many of the existing capacitor designs are not suited to fabrication using deep sub-100 nm silicon technology: the relative contribution from the inter-metal capacitance reduces at each node and some designs, such as VPP capacitors, are limited by time dependent dielectric breakdown (TDDB) sensitivity as a result of the vias along the metal fingers which are used to increase the capacitance density. Furthermore, fractal and quasi-fractal designs are largely unmanufacturable in sub-100 nm technologies if capacitance densities comparable to regular finger devices (e.g. Manhattan capacitors) are required. Woven MOM capacitors, which resemble the design shown in FIG. 1 with the addition of vias where the fingers in different layers overlap (e.g. at positions similar to the one indicated by arrow 104) are undesirable as although the resistance is reduced, the vias reduce the reliability of the devices (in a similar manner to VPP capacitors).
FIG. 2 shows a schematic diagram of an improved MOM capacitor design which includes a diagonal feedline 200. FIG. 2 shows the layout 21, 22 for two adjacent layers of metal (layer n and layer n+1) and the superposition 23 of these two layers. It can be seen that the layout for each layer is the same; however in this example the orientation of the design has been rotated by 180° between adjacent layers. In other examples, the orientation may be the same in adjacent layers or the design may be rotated by a different angle. It will be appreciated that these adjacent layers are separated by a dielectric layer and that vias are used to connect the layers, as discussed in more detail below.
The capacitor shown in FIG. 2 is formed using two interdigitated (or interleaved) sets of fingers 201, 202 formed in each metal layer. The fingers are long and narrow and all the fingers within a set are connected together i.e. they form a single island of metal. The fingers 201 in the first set are all connected to the diagonal feedline 200 (i.e. they are integrally formed with the feedline), whilst the fingers 202 in the second set are all connected via fingers 203, 204 at the periphery of the capacitor. Within each set of fingers, a first subset of fingers is orientated at 90° (or substantially perpendicularly) to a second subset of fingers, although all fingers are located within the same plane—the plane of the metal layer from which the fingers are formed. The patterning of a metal layer may use known IC processing techniques.
The different layers of metal are connected together by vias 301 as shown in the larger view 300 of the superimposed layers in FIG. 3. These vias are located in fingers 203-206 around the periphery of the capacitor and in order to accommodate these vias, without compromising the reliability of the capacitor, the width of these fingers may be increased compared to the inner fingers. In an example implementation, these fingers at the periphery may be 20 nm wider than the inner fingers.
As shown in FIG. 2, the diagonal feedline 200 may be wider than any of the fingers in the capacitor. Use of a diagonal feedline which is wider than the fingers (e.g. the internal fingers or the peripheral fingers) reduces the overall series resistance of the device. However, in other variants, the diagonal feedline may be the same width as the internal and/or peripheral fingers (e.g. as shown in examples 401 and 402 in FIG. 4).
The design shown in FIG. 2 comprises at least one large area of metal 207, 208 attached to each set of fingers and located at a corner of the device. This large area of metal provides space for vias if required, although variants of FIG. 2 may omit this feature.
The improved capacitor design, as shown in FIG. 2, has reduced parasitic resistance and inductance. This increases the quality (Q) factor of the capacitor below the self-resonance frequency and also increases the self-resonance frequency for a particular capacitor in comparison to known Manhattan-style woven capacitors.
Although FIG. 2 shows a diagonal feedline at 45°, in further variants the feedline may be positioned at a different angle (e.g. as shown in examples 402 and 403 in FIG. 4) or may be substantially diagonal, e.g. at an angle of between 30° and 60°. Use of an angled feedline (e.g. a feedline at approximately 45°) reduces the average length of the narrow (and resistive) fingers within the capacitor which results in the performance improvements described above (e.g. the average length may be reduced by around 50%). In many examples, the angled feedline may pass through the centre of the capacitor although in other examples, the angled feedline may be offset from the centre (as shown in example 402 of FIG. 4).
FIG. 3 shows the use of dummy silicon 302 for manufacturability and poly-shield 303 which avoids the injection of signals into the substrate; however this is by way of example only and the capacitor design described above is independent of the use of dummy silicon and/or poly-shield. In some examples, other devices available in the IC process may be placed under the capacitor instead.
Whilst the designs shown in FIGS. 2 and 3 show a diagonal feedline which is constructed using squares (i.e. such that the feedline comprises edges of metal which are parallel to one of the edges of the device), in other examples, angled metal edges may be used, e.g. as shown in the simplified schematic diagrams of FIG. 4. FIG. 4 shows three examples, one which includes a diagonal feedline 411 (example 401) and two which include an angled feedline 412, 413 (examples 402 and 403) which is not along the diagonal. In one example 402, the angled feedline 412 does not pass through the centre of the device (marked by arrow 423 in example 403).
The vias (e.g. via 301 in FIG. 3) in the improved MOM capacitor described herein may be selected to be of similar dimensions and located in similar positions to known capacitors in order that the reliability of the structure is unchanged. For example, the vias may be located in the fingers at the edges of the device and which may be slightly wider than the inner fingers. However, in other designs, the positions and/or dimensions of the vias may be changed or optimised.
The improved MOM capacitor design described herein provides a MOM capacitor which has a capacitance density which is comparable to a woven (Manhattan) capacitor and the design is compatible with sub-100 nm design rules and may be fabricated using standard IC processing.
As shown in FIG. 5, the design described above may provide a single cell 501 which may then be tiled, as shown in examples 502 and 510, to achieve a further reduction in finger length and/or to produce larger capacitors. Whilst the examples 502, 510 shows the cells 501 tiled with 90° rotation between adjacent tiles, this is not essential. Where single cells are tiled, a top metal layer 511 may be used to connect to the device using vias 503 onto the wider diagonal feedline 504 and/or vias 505 onto larger areas of metal at the corners of a cell and/or in the centre of the tiled design. The provision of a direct connection between the top metal layer and the MOM provides a very low impedance connection to the device without an area overhead. The wider diagonal (or angled) feedline enables this direct connection in an efficient manner, with minimum loss of capacitance density.
In some implementations, the top metal layer may be fabricated such that dimensions of the tracks and vias may be considerably larger (e.g. over 20 times larger) than those used in the lower layers (e.g. to form the fingers and/or to connect fingers together). In an example, in 45 nm technology, the metal pitch used for the MOM may be 0.14 μm compared to a pitch of 4 μm which may be used for the top metal layer (e.g. using an ultra thick metal layer in a RFCMOS process).
By rotating the single cell design between adjacent tiles (as shown in examples 502, 510), the number of tracks (or lines) that are required to connect to the underlying fine structured layer is reduced. As shown in FIG. 5, in a 2×2 example, only three lines in the top metal layer 511 are required where 90° rotation is used; however if adjacent tiles were not rotated four lines would be required. This reduction in the number of lines may be particularly beneficial where a CMOS process, or other process with increased minimum track widths, is used for the top metal layer.
Known Manhattan-style capacitors cannot accommodate a direct connection using a top metal layer fabricated using an IC process (examples of which include CMOS, bipolar-Si or SiGe technology, BICMOS, BCDMOS, III/V, integrated passive device) because the tracks in the MOM are too narrow to accommodate the vias.
The minimum size of a single cell 501 may be set by the design rules for the process used to create the individual metal layers. For example, for a 45 nm process, the minimum track and spacing that can be used is 70 nm. Dependent on the number of fingers, this sets a minimum size for a cell.
Although FIG. 5 shows four cells tiled in a square arrangement, it will be appreciated that this is by way of example only and more/fewer cells may be tiled to create a capacitor.
The above examples show capacitors and capacitor cells (e.g. cell 501) which are square. It will be appreciated that capacitors which are not square (e.g. rectangular capacitors) may also be fabricated using the designs described herein. Where a non-square cell (or individual capacitor) is designed, the angled feedline may be substantially diagonal, at 45° or at another angle.
As processing techniques develop, MOM capacitors having smaller minimum dimensions may be fabricated. Such capacitors will have increased parasitic resistance and therefore the benefits provided by using a diagonal (or angled) feedline as described herein may be more significant. Furthermore, as higher frequencies are used and/or more complex devices are designed (e.g. involving more radios on a single IC), the amount of decoupling which is required is likely to increase and therefore more demands will be placed on the decoupling capacitors used. The improved MOM capacitor design described herein provides a solution to such problems.
Any range or device value given herein may be extended or altered without losing the effect sought, as will be apparent to the skilled person. Aspects of any of the examples described above and shown in the figures may be combined with aspects of other examples to create yet further examples.
It will be understood that the benefits and advantages described above may relate to one embodiment or may relate to several embodiments. The embodiments are not limited to those that solve any or all of the stated problems or those that have any or all of the stated benefits and advantages.
Any reference to ‘an’ item refers to one or more of those items. The term ‘comprising’ is used herein to mean including the method blocks or elements identified, but that such blocks or elements do not comprise and exclusive list and a method or apparatus may contain additional blocks or elements.
It will be understood that the above description of a preferred embodiment is given by way of example only and that various modifications may be made by those skilled in the art. Although various embodiments have been described above with a certain degree of particularity, or with reference to one or more individual embodiments, those skilled in the art could make numerous alterations to the disclosed embodiments without departing from the spirit or scope of this invention.

Claims (16)

The invention claimed is:
1. A metal-on-metal capacitor cell design comprising a plurality of metal layers, each metal layer comprising a design comprising:
a first set of fingers and a second set of fingers, wherein the first set of fingers and the second set of fingers are interdigitated;
a first peripheral finger and a second peripheral finger which is perpendicular to the first peripheral finger;
an angled feedline between the first peripheral finger and the second peripheral finger;
wherein the first set of fingers comprises a first subset of fingers directly connected to the angled feed line and extending towards the first peripheral finger and a second subset of fingers directly connected to the angled feedline and extending towards the second peripheral finger, wherein the first subset of fingers and the second subset of fingers encompass all fingers directly connected to the angled feedline in a metal layer,
wherein fingers in the first subset are substantially perpendicular to fingers in the second subset,
wherein the second set of fingers comprises a first subset of fingers connected to the first peripheral finger and extending towards the angled feedline and a second subset of fingers connected to the second peripheral finger and extending towards the angled feedline,
wherein fingers in the first subset are substantially perpendicular to fingers in the second subset,
wherein each metal layer in the cell design is symmetrical about a line through the angled feedline, and
wherein the design is rotated by 180° between adjacent metal layers, said adjacent layers being interconnected with a plurality of vias, said vias only being located in fingers at a periphery of the cell.
2. A metal-on-metal capacitor cell design according to claim 1, wherein the angled feedline comprises a substantially diagonal feedline.
3. A metal-on-metal capacitor cell design according to claim 1, wherein the angled feedline is wider than any of the fingers.
4. A metal-on-metal capacitor design comprising a plurality of cells according to claim 1 arranged such that adjacent cells are rotated by 90° and further comprising a top metal layer and a plurality of vias arranged to connect each of the plurality of cells.
5. A metal-on-metal capacitor design according to claim 4, wherein the plurality of vias in the top metal layer are aligned with the angled feedline.
6. A metal-on-metal capacitor cell design according to claim 1, wherein the angled feedline comprises a diagonal feedline constructed using squares such that the diagonal feedline comprises edges of metal which are parallel to an edge of the capacitor cell.
7. A metal-on-metal capacitor comprising a capacitor cell formed from a plurality of metal layers, wherein adjacent metal layers are separated by a dielectric layer and wherein each of the metal layers in the cell comprises:
a first set of fingers and a second set of fingers, wherein the first set of fingers and the second set of fingers are interdigitated;
a first peripheral finger and a second peripheral finger which is perpendicular to the first peripheral finger;
an angled feedline between the first peripheral finger and the second peripheral finger;
wherein the first set of fingers comprises a first subset of fingers directly connected to the angled feedline and extending towards the first peripheral finger and a second subset of fingers directly connected to the angled feedline and extending towards the second peripheral finger, wherein the first subset of fingers and the second subset of fingers encompass all fingers directly connected to the angled feedline in a metal layer,
wherein fingers in the first subset are substantially perpendicular to fingers in the second subset,
wherein the second set of fingers comprises a first subset of fingers connected to the first peripheral finger and extending towards the angled feedline and a second subset of fingers connected to the second peripheral finger and extending towards the angled feedline,
wherein fingers in the first subset are substantially perpendicular to fingers in the second subset,
wherein each metal layer in the cell is symmetrical about a line through the angled feed line, and
wherein the design is rotated by 180° between adjacent metal layers, said adjacent layers being interconnected with a plurality of vias, said vias only being located in fingers at a periphery of the cell.
8. A metal-on-metal capacitor according to claim 7, wherein the angled feedline comprises a substantially diagonal feedline.
9. A metal-on-metal capacitor according to claim 7, wherein the angled feedline is wider than any of the fingers.
10. A metal-on-metal capacitor according to claim 7, comprising a plurality of capacitor cells arranged such that adjacent cells are rotated by 90° and further comprising a top metal layer and a plurality of vias arranged to connect each of the plurality of cells.
11. A metal-on-metal capacitor according to claim 10, wherein the plurality of vias in the top metal layer are aligned with the angled feedline.
12. A metal-on-metal capacitor according to claim 7, wherein the angled feedline comprises a diagonal feedline constructed using squares such that the diagonal feedline comprises edges of metal which are parallel to an edge of the capacitor cell.
13. A metal-on-metal capacitor comprising a square capacitor cell formed from a plurality of metal layers, wherein adjacent metal layers are separated by a dielectric layer and wherein each of the metal layers in the cell comprises:
a first set of fingers and a second set of fingers, wherein the first set of fingers and the second set of fingers are interdigitated;
a first peripheral finger and a second peripheral finger which is perpendicular to the first peripheral finger;
an angled feedline between the first peripheral finger and the second peripheral finger;
wherein the first set of fingers comprises a first subset of fingers directly connected to the angled feedline and extending towards the first peripheral finger and a second subset of fingers directly connected to the angled feedline and extending towards the second peripheral finger, wherein the first subset of fingers and the second subset of fingers encompass all fingers directly connected to the angled feedline in a metal layer,
wherein fingers in the first subset are substantially perpendicular to fingers in the second subset,
wherein the second set of fingers comprises a first subset of fingers connected to the first peripheral finger and extending towards the angled feedline and a second subset of fingers connected to the second peripheral finger and extending towards the angled feedline,
wherein fingers in the first subset are substantially perpendicular to fingers in the second subset,
wherein the angled feedline is formed from squares with edges of metal which are parallel to an edge of the square cell and the square capacitor cell is symmetric about a line through the angled feedline, and
wherein the design is rotated by 180° between adjacent metal layers, said adjacent layers being interconnected with a plurality of vias, said vias only being located in fingers at a periphery of the cell.
14. A metal-on-metal capacitor design according to claim 1 wherein each of the fingers is a straight finger.
15. A metal-on-metal capacitor according to claim 7 wherein each of the fingers is a straight finger.
16. A metal-on-metal capacitor according to claim 13 wherein each of the fingers is a straight finger.
US13/123,676 2008-10-21 2009-09-14 Metal-on-metal capacitor with diagonal feedline Active 2029-09-15 US8976506B2 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
GB0819227A GB2464542A (en) 2008-10-21 2008-10-21 Interdigitised metal on metal capacitor
GB0819227.0 2008-10-21
PCT/GB2009/051184 WO2010046673A1 (en) 2008-10-21 2009-09-14 Improved metal-on-metal capacitor with diagonal feedline

Publications (2)

Publication Number Publication Date
US20110199715A1 US20110199715A1 (en) 2011-08-18
US8976506B2 true US8976506B2 (en) 2015-03-10

Family

ID=40097722

Family Applications (1)

Application Number Title Priority Date Filing Date
US13/123,676 Active 2029-09-15 US8976506B2 (en) 2008-10-21 2009-09-14 Metal-on-metal capacitor with diagonal feedline

Country Status (5)

Country Link
US (1) US8976506B2 (en)
EP (1) EP2338163B1 (en)
CN (1) CN102197456B (en)
GB (1) GB2464542A (en)
WO (1) WO2010046673A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140020943A1 (en) * 2012-07-19 2014-01-23 Hon Hai Precision Industry Co., Ltd. Capacitor and multilayer circuit board using same

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2011062821A1 (en) * 2009-11-17 2011-05-26 Marvell World Trade Ltd Ground shield capacitor
CN103000624B (en) * 2011-09-19 2015-07-01 群联电子股份有限公司 Capacitor structure applicable to integrated circuit
US9209238B2 (en) * 2012-06-19 2015-12-08 Maxlinear, Inc. Method and system for improved matching for on-chip capacitors
CN102881565B (en) * 2012-10-22 2018-05-29 上海集成电路研发中心有限公司 A kind of forming method of metal-oxide-metal capacitor
US20220199760A1 (en) * 2020-12-21 2022-06-23 Intel Corporation Integrated circuit device having backend double-walled capacitors

Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5208725A (en) 1992-08-19 1993-05-04 Akcasu Osman E High capacitance structure in a semiconductor device
US5583359A (en) 1995-03-03 1996-12-10 Northern Telecom Limited Capacitor structure for an integrated circuit
US20040031982A1 (en) 2002-08-12 2004-02-19 Devries Christopher Andrew Interdigitated integrated circuit capacitor
US20040159941A1 (en) 2003-02-17 2004-08-19 Elpida Memory, Inc Semiconductor device capable of adjusting input resistance without changing input terminal capacitance
US20050077581A1 (en) 2003-10-10 2005-04-14 Chung-Long Chang Metal-over-metal devices and the method for manufacturing same
US20050128038A1 (en) 2003-12-15 2005-06-16 Nokia Corporation Electrically decoupled integrated transformer having at least one grounded electric shield
US7013436B1 (en) 2003-05-25 2006-03-14 Barcelona Design, Inc. Analog circuit power distribution circuits and design methodologies for producing same
US20060163692A1 (en) 2003-07-23 2006-07-27 Detecheverry Celine J Inductive and capacitvie elements for semiconductor techinologies with minimum pattern density requirements
US20070123015A1 (en) * 2005-11-30 2007-05-31 International Business Machines Corporation Passive components in the back end of integrated circuits
US20070126078A1 (en) * 2005-12-07 2007-06-07 Winbond Electronics Corp. Interdigitized capacitor
US20070228520A1 (en) 2006-04-03 2007-10-04 Greg Winn Interdigitated mesh to provide distributed, high quality factor capacitive coupling
US20070235838A1 (en) * 2006-03-28 2007-10-11 Taiwan Semiconductor Manufacturing Company, Ltd. Flexible metal-oxide-metal capacitor design
US20070279835A1 (en) 2006-06-06 2007-12-06 International Business Machines Corporation High capacitance density vertical natural capacitors
US20080012092A1 (en) * 2006-07-04 2008-01-17 Victor-Chiang Liang Structure of capacitor set and method for reducing capacitance variation between capacitors
US20080158772A1 (en) 2006-12-29 2008-07-03 Industrial Technology Research Institute Common centroid symmetric structure capacitor
US20080237792A1 (en) * 2007-03-26 2008-10-02 Han-Chang Kang Semiconductor capacitor structure and layout pattern thereof
US8014125B2 (en) * 2007-11-26 2011-09-06 Ati Technologies Ulc Chip capacitor

Patent Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5208725A (en) 1992-08-19 1993-05-04 Akcasu Osman E High capacitance structure in a semiconductor device
US5583359A (en) 1995-03-03 1996-12-10 Northern Telecom Limited Capacitor structure for an integrated circuit
US20040031982A1 (en) 2002-08-12 2004-02-19 Devries Christopher Andrew Interdigitated integrated circuit capacitor
US20040159941A1 (en) 2003-02-17 2004-08-19 Elpida Memory, Inc Semiconductor device capable of adjusting input resistance without changing input terminal capacitance
US7013436B1 (en) 2003-05-25 2006-03-14 Barcelona Design, Inc. Analog circuit power distribution circuits and design methodologies for producing same
US20060163692A1 (en) 2003-07-23 2006-07-27 Detecheverry Celine J Inductive and capacitvie elements for semiconductor techinologies with minimum pattern density requirements
US20050077581A1 (en) 2003-10-10 2005-04-14 Chung-Long Chang Metal-over-metal devices and the method for manufacturing same
US20050128038A1 (en) 2003-12-15 2005-06-16 Nokia Corporation Electrically decoupled integrated transformer having at least one grounded electric shield
US20070123015A1 (en) * 2005-11-30 2007-05-31 International Business Machines Corporation Passive components in the back end of integrated circuits
US20070126078A1 (en) * 2005-12-07 2007-06-07 Winbond Electronics Corp. Interdigitized capacitor
US20070235838A1 (en) * 2006-03-28 2007-10-11 Taiwan Semiconductor Manufacturing Company, Ltd. Flexible metal-oxide-metal capacitor design
US20070228520A1 (en) 2006-04-03 2007-10-04 Greg Winn Interdigitated mesh to provide distributed, high quality factor capacitive coupling
US20070279835A1 (en) 2006-06-06 2007-12-06 International Business Machines Corporation High capacitance density vertical natural capacitors
US20080012092A1 (en) * 2006-07-04 2008-01-17 Victor-Chiang Liang Structure of capacitor set and method for reducing capacitance variation between capacitors
US20080158772A1 (en) 2006-12-29 2008-07-03 Industrial Technology Research Institute Common centroid symmetric structure capacitor
US20080237792A1 (en) * 2007-03-26 2008-10-02 Han-Chang Kang Semiconductor capacitor structure and layout pattern thereof
US8014125B2 (en) * 2007-11-26 2011-09-06 Ati Technologies Ulc Chip capacitor

Non-Patent Citations (4)

* Cited by examiner, † Cited by third party
Title
Hirad Samavati et al., Fractal Capacitors, IEEE J. Solid State Circuits, vol. 33, 1998, p. 2035.
Mikhail Popovich, High Performance Power Distribution Networks with On-Chip Decoupling Capacitors for Nanoscale Integrated Circuits, Thesis, University of Rochester, New York, 2007, 370 pages.
Roberto Aparicio et al., Capacity Limits and Matching Properties of Integrated Capacitors, IEEE J. Solid State Circuits, vol. 37, 2002, p. 384.
WIPO, International Preliminary Report on Patentability of PCT Application No. PCT/GB2009/051184, Apr. 26, 2011, 8 pages.

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20140020943A1 (en) * 2012-07-19 2014-01-23 Hon Hai Precision Industry Co., Ltd. Capacitor and multilayer circuit board using same

Also Published As

Publication number Publication date
GB0819227D0 (en) 2008-11-26
WO2010046673A1 (en) 2010-04-29
GB2464542A (en) 2010-04-28
CN102197456B (en) 2013-10-30
CN102197456A (en) 2011-09-21
US20110199715A1 (en) 2011-08-18
EP2338163A1 (en) 2011-06-29
EP2338163B1 (en) 2017-01-18

Similar Documents

Publication Publication Date Title
US8976506B2 (en) Metal-on-metal capacitor with diagonal feedline
US6969680B2 (en) Method for making shielded capacitor structure
US7259956B2 (en) Scalable integrated circuit high density capacitors
CN101894795B (en) Integrated circuit system with hierarchical capacitor and method of manufacture thereof
US7342316B2 (en) Cross-fill pattern for metal fill levels, power supply filtering, and analog circuit shielding
US8552812B2 (en) Transformer with bypass capacitor
US7663205B2 (en) Integrated circuit devices including a dummy gate structure below a passive electronic element
EP2669906B1 (en) An integrated circuit based transformer
US10643985B2 (en) Capacitor array overlapped by on-chip inductor/transformer
US10600731B2 (en) Folded metal-oxide-metal capacitor overlapped by on-chip inductor/transformer
CA2395900A1 (en) Matched vertical capacitors
US10446898B2 (en) On-chip coplanar waveguide having a shielding layer comprising a capacitor formed by sets of interdigitated fingers
US9660019B2 (en) Concentric capacitor structure
US10700003B2 (en) Integrated circuit structure, voltage-controlled oscillator and power amplifier
Shi et al. The enhancement of Q factor for patterned ground shield inductors at high temperatures
JP2004095777A (en) Inductor element
US20130020676A1 (en) Solenoid inductor for frequency synthesizer in digital cmos process
Moreira et al. Small area cross type integrated inductor in CMOS Technology
El-Khatib et al. Linearized CMOS Distributed Bidirectional Amplifier Silicon Chip Implementation

Legal Events

Date Code Title Description
AS Assignment

Owner name: CAMBRIDGE SILICON RADIO LTD., UNITED KINGDOM

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HERBERHOLZ, RAINER;REEL/FRAME:026106/0535

Effective date: 20110317

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: QUALCOMM TECHNOLOGIES INTERNATIONAL, LTD., UNITED

Free format text: CHANGE OF NAME;ASSIGNOR:CAMBRIDGE SILICON RADIO LIMITED;REEL/FRAME:036663/0211

Effective date: 20150813

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8