US6958657B2 - Tuning a loop-filter of a PLL - Google Patents

Tuning a loop-filter of a PLL Download PDF

Info

Publication number
US6958657B2
US6958657B2 US10/641,726 US64172603A US6958657B2 US 6958657 B2 US6958657 B2 US 6958657B2 US 64172603 A US64172603 A US 64172603A US 6958657 B2 US6958657 B2 US 6958657B2
Authority
US
United States
Prior art keywords
charge pump
loop
output
filter
capacitance
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime, expires
Application number
US10/641,726
Other versions
US20050046485A1 (en
Inventor
Sami Vilhonen
Jari Melava
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Nokia Technologies Oy
Original Assignee
Nokia Oyj
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nokia Oyj filed Critical Nokia Oyj
Assigned to NOKIA CORPORATION reassignment NOKIA CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MELAVA, JARI, VILHONEN, SAMI
Priority to US10/641,726 priority Critical patent/US6958657B2/en
Priority to KR1020067002100A priority patent/KR100971165B1/en
Priority to KR1020097017833A priority patent/KR100970916B1/en
Priority to PCT/IB2004/002595 priority patent/WO2005018092A1/en
Priority to EP04744230.6A priority patent/EP1654805B1/en
Priority to CN2004800178225A priority patent/CN1813406B/en
Publication of US20050046485A1 publication Critical patent/US20050046485A1/en
Publication of US6958657B2 publication Critical patent/US6958657B2/en
Application granted granted Critical
Priority to HK06113616.1A priority patent/HK1091963A1/en
Assigned to NOKIA TECHNOLOGIES OY reassignment NOKIA TECHNOLOGIES OY ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NOKIA CORPORATION
Adjusted expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/085Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
    • H03L7/089Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses
    • H03L7/0891Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump
    • H03L7/0895Details of the current generators
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/085Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
    • H03L7/093Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal using special filtering or amplification characteristics in the loop

Definitions

  • the invention relates to a method of automatically tuning a loop-filter in a phase locked loop.
  • the invention relates equally to a phase locked loop comprising a loop-filter and to a unit comprising such a phase locked loop.
  • PLL Phase locked loops
  • a PLL comprises a voltage controlled oscillator (VCO), which generates the output signal of the PLL.
  • VCO voltage controlled oscillator
  • This output signal can be used for example as local oscillator signal for a receiver mixer of a receiver chain or a transmitter mixer of a transmitter chain in a cellular phone.
  • the VCO is driven by a loop-filter, which determines the loop characteristics of the PLL, e.g. the settling time and the loop stability. The response of the loop-filter has therefore to be very accurate.
  • NPO Negative Positive Zero
  • conventional PLLs generally comprise accurate external components for the loop-filter.
  • a complicated calibration procedure is employed.
  • a method of automatically tuning a loop-filter of a phase locked loop is proposed.
  • the loop-filter realizes a capacitance at an output of a charge pump of the phase locked loop, and the charge pump provides current impulses to the loop-filter.
  • the proposed method comprises adjusting the amplitude of the current impulses output by the charge pump independently of said phase locked loop and essentially proportionally to the capacitance at the output of the charge pump.
  • phase locked loop which comprises a loop-filter and a charge pump for providing current impulses to the loop-filter.
  • the loop-filter realizes a capacitance at an output of the charge pump.
  • the proposed phase locked loop further comprises a tuning component for adjusting the amplitude of current impulses output by the charge pump independently of said phase locked loop and essentially proportionally to the capacitance at the output of the charge pump.
  • the invention proceeds from the consideration that a constant response of the loop-filter of a PLL is given, if the product of the impedance realized by the loop-filter at the output of a charge pump of the PLL on the one hand and the current supplied by the charge pump to the loop-filter on the other hand is constant. It is therefore proposed that variations in the capacitance at the output of the charge pump are compensated by adjusting the amplitude of the current impulses output by the charge pump. More specifically, the amplitude of the current impulses is adjusted independently of the phase locked loop and proportionally to the capacitance, i.e. the higher the capacitance, the higher the amplitude of the current impulses.
  • the invention is of particular advantage for an integrated loop-filter.
  • the output current of the charge pump is adjusted by providing a bias current to the charge pump, which is adjusted independently of the phase locked loop and essentially proportionally to the capacitance at the output of the charge pump.
  • Such a bias current can be provided for instance by a switched capacitor current generator, which is independent of the phase locked loop and suited to generate a current proportional to an included capacitor.
  • Switching elements like transistors, are used to this end for alternating a charging direction of the capacitor, and a converting element, which may include as well one or more transistors, is used for converting a voltage across the capacitor into a proportional current.
  • a switched capacitor current generator is described for example in Microelectronic circuits—Sedra-Smith, Saunders College Publishing.
  • Using a switched capacitor current generator as a tuning component has the advantage that it requires very little silicon area and that it is robust to process variations.
  • the invention can be employed in any unit which requires a PLL, for example in a communication unit like a cellular phone.
  • FIG. 1 is a schematic block diagram of an embodiment of a phase locked loop according to the invention
  • FIG. 2 is a schematic circuit diagram of a possible tuning component for the PLL of FIG. 1 ;
  • FIG. 3 is a flow chart illustrating the tuning of the PLL of FIG. 1 .
  • FIG. 1 schematically presents a possible embodiment of a phase locked loop 20 according to the invention.
  • the phase locked loop 20 can be used for instance in a cellular phone 10 , indicated in FIG. 1 with dotted lines.
  • the PLL 20 includes, connected to each other in a loop in this order, a phase detector 21 , a charge pump 22 , a loop-filter 23 , a VCO 24 and programmable frequency dividers 25 .
  • the output of the charge pump 22 is thus connected to the input of the loop-filter 23 .
  • the input of the loop-filter 23 is connected within the loop-filter 23 via a first capacitor C 1 to ground and in parallel via a series connection of a first resistor R 1 and a second capacitor C 2 to ground.
  • the input of the loop-filter 23 is moreover connected within the loop-filter 23 via a second resistor R 2 and a third capacitor C 3 to ground.
  • the connection between resistor R 2 and capacitor C 3 forms the output of the loop-filter 23 , which is connected to the input of the VCO 24 .
  • the names of the capacitors denote at the same time their capacitance.
  • the PLL 20 includes in addition a tuning component 26 , which is connected to the charge pump 22 .
  • the PLL 20 operates in a well known manner.
  • the VCO 24 generates a signal having a phase which is determined by an applied voltage.
  • the frequency of the output VCO signal is divided by the frequency dividers 25 and the resulting signal is forwarded to the phase detector 21 .
  • a reference signal Ref having a known frequency is applied to a reference input of the phase detector 21 .
  • the phase detector 21 compares the phase of the frequency divided VCO signal with the phase of the reference signal Ref and outputs an error signal.
  • the PLL 20 is locked when the two phases are equal, which implies that also the frequencies of the compared signals are equal.
  • the charge pump 22 For achieving or maintaining a locked state, the charge pump 22 generates current impulses, the lengths of which are controlled by the output signal of the phase detector 21 . As indicated by its name, the charge pump 22 thus pumps charges i.e. a supplied current. The amplitude Icp of the impulses is independently controlled by a bias current of the charge pump 22 . The current impulses of the charge pump 22 are fed into the loop-filter 23 .
  • the loop-filter 23 provides a capacitance C at the output of the charge pump 22 , which is defined by the sum C 1 +C 2 +C 3 of the respective capacitance of the three capacitors C 1 , C 2 , C 3 of the loop-filter 23 .
  • the product of the corresponding impedance Z(C) at the output of the charge pump 22 and of the amplitude of the current impulses Icp output by the charge pump 22 , i.e. Icp*Z(C) should be constant in spite of possible process variations in the production of the PLL 20 and of possible environmental influences.
  • the impedance Z(C) is proportional to 1/C, thus the quotient Icp/C should be constant.
  • the tuning component 26 provides a bias current to the charge pump 22 which is proportional to the value of C 2 for adjusting the amplitude of the current impulses Icp to be proportional to the value of C 2 , as will be explained further below.
  • the loop-filter 23 thus acts as an integrator.
  • the voltage resulting across capacitor C 3 is provided by the loop-filter 23 as a control voltage to the VCO 24 so that the VCO 24 generates a signal having a desired frequency.
  • the frequency of the signal output by the VCO 24 can be changed by changing the factor in the programmable frequency dividers 25 .
  • the phase locked VCO signal can be provided for example as a local oscillator signal to a mixer of a transmitter chain (not shown) of the cellular phone 10 .
  • the tuning component 26 can be for example a switched capacitor based capacitance dependent current generator, as depicted in the circuit diagram of FIG. 2 .
  • the current generator of FIG. 2 comprises a capacitor C 4 , which is fabricated on the same integrated circuit chip as the capacitors C 1 , C 2 , C 3 of the loop-filter 23 and which has a capacitance corresponding to the capacitance of capacitor C 2 of the loop-filter 23 .
  • a voltage supply Vcc of the current generator is connected via a first MOSFET T 1 to a first terminal of capacitor C 4 and via a third MOSFET T 3 to a second terminal of capacitor C 4 .
  • the first terminal of capacitor C 4 and the second terminal of capacitor C 4 are further connected via a second MOSFET T 2 and a fourth MOSFET T 4 , respectively, to the drain and the gate of a fifth MOSFET T 5 .
  • the source of the fifth MOSFET T 5 is connected to ground.
  • the gate of the fifth MOSFET T 5 is moreover connected to the gate of a sixth MOSFET T 6 .
  • the source of the sixth MOSFET T 6 is equally connected to ground, while the drain of the sixth MOSFET T 6 is connected to a bias current input of the charge pump 22 .
  • the tuning of the loop filter 23 by means of the tuning component 26 is illustrated in the flow chart of FIG. 3 and will be explained in the following.
  • a clock signal CLOCK is applied to the gate of MOSFET T 2
  • the inverted clock signal CLOCK is applied to the gate of MOSFET T 1 .
  • a clock signal xCLOCK is applied to the gate of MOSFET T 4 , while the inverted clock signal xCLOCK is applied to the gate of MOSFET T 3 .
  • Clock signals CLOCK and xCLOCK are basically complementary to each other.
  • the capacitor C 4 is charged with alternating signs, the voltage reached across the capacitor C 4 depending on the capacitance of capacitor C 4 .
  • a voltage which is proportional to the capacitance of capacitor C 4 is applied to the gate of MOSFET T 6 such that a current I proportional to the capacitance of capacitor C 4 will flow through MOSFET T 6 .
  • the current I flowing through MOSFET T 6 is then applied as bias current to the charge pump 22 .
  • capacitor C 4 is fabricated on the same integrated circuit chip as capacitor C 2 , both capacitors are influenced by the same process variations and the same environmental influences, and the absolute value of the capacitors will follow each other. Consequently, the bias current applied to the charge pump 22 is proportional as well to capacitor C 2 and thus essentially to the entire capacitance C at the output of the charge pump 22 . Since moreover the amplitude of the current impulses Icp output by the charge pump 22 is determined by its bias current, also the amplitude of the current impulses Icp will be essentially proportional to the capacitance C at the output of the charge pump 22 .
  • the invention enables a simple tuning of the loop-filter 23 which does not require a complicated calibration circuit.
  • the tuning component 26 presented in FIG. 2 is very small and requires only a clock signal and a power supply as input. Further, it enables a continuous time system, which can be used as well in a continuous systems, such as WCDMA (Wideband Code Division Multiple Access), if the capacitors in the IC are sensitive e.g. to temperature variations.
  • WCDMA Wideband Code Division Multiple Access

Landscapes

  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)

Abstract

The invention relates to a method of automatically tuning a loop-filter of a phase locked loop. The loop-filter includes a capacitance at an output of a charge pump of the phase locked loop, and the charge pump provides current impulses to the loop-filter. In order to enable a simple tuning of the loop-filter, the method comprises adjusting the amplitude of the current impulses output by the charge pump essentially proportionally to the capacitance at the output of the charge pump. The invention relates equally to a phase locked loop comprising means for realizing this method and to a unit comprising such a phase locked loop.

Description

FIELD OF THE INVENTION
The invention relates to a method of automatically tuning a loop-filter in a phase locked loop. The invention relates equally to a phase locked loop comprising a loop-filter and to a unit comprising such a phase locked loop.
BACKGROUND OF THE INVENTION
Phase locked loops (PLL) are negative feedback loops which are well known from the state of the art.
A PLL comprises a voltage controlled oscillator (VCO), which generates the output signal of the PLL. This output signal can be used for example as local oscillator signal for a receiver mixer of a receiver chain or a transmitter mixer of a transmitter chain in a cellular phone. The VCO is driven by a loop-filter, which determines the loop characteristics of the PLL, e.g. the settling time and the loop stability. The response of the loop-filter has therefore to be very accurate.
In order to reduce the number of external or discrete components, it is further desirable to use an integrated loop-filter in a PLL. With an integrated loop-filter, also the probability of a disruptive coupling is reduced. The values of integrated components, however, vary much more than the values of external components which are more accurate due to process variations or environmental influences. External Negative Positive Zero (NPO) capacitors, for example, have a very stable value over a wide temperature range, usually between −25° C. and +85° C.
Therefore, conventional PLLs generally comprise accurate external components for the loop-filter. When an integrated loop-filter is used nevertheless, a complicated calibration procedure is employed.
SUMMARY OF THE INVENTION
It is an object of the invention to enable a simple tuning of a loop-filter of a PLL.
A method of automatically tuning a loop-filter of a phase locked loop is proposed. The loop-filter realizes a capacitance at an output of a charge pump of the phase locked loop, and the charge pump provides current impulses to the loop-filter. The proposed method comprises adjusting the amplitude of the current impulses output by the charge pump independently of said phase locked loop and essentially proportionally to the capacitance at the output of the charge pump.
Moreover, a phase locked loop is proposed, which comprises a loop-filter and a charge pump for providing current impulses to the loop-filter. The loop-filter realizes a capacitance at an output of the charge pump. The proposed phase locked loop further comprises a tuning component for adjusting the amplitude of current impulses output by the charge pump independently of said phase locked loop and essentially proportionally to the capacitance at the output of the charge pump.
Finally, a unit is proposed which comprises the proposed phase locked loop.
The invention proceeds from the consideration that a constant response of the loop-filter of a PLL is given, if the product of the impedance realized by the loop-filter at the output of a charge pump of the PLL on the one hand and the current supplied by the charge pump to the loop-filter on the other hand is constant. It is therefore proposed that variations in the capacitance at the output of the charge pump are compensated by adjusting the amplitude of the current impulses output by the charge pump. More specifically, the amplitude of the current impulses is adjusted independently of the phase locked loop and proportionally to the capacitance, i.e. the higher the capacitance, the higher the amplitude of the current impulses.
It is an advantage of the invention that it allows a simple tuning of a loop-filter without a complicated calibration circuit. The invention is of particular advantage for an integrated loop-filter.
In one embodiment of the invention, the output current of the charge pump is adjusted by providing a bias current to the charge pump, which is adjusted independently of the phase locked loop and essentially proportionally to the capacitance at the output of the charge pump.
Such a bias current can be provided for instance by a switched capacitor current generator, which is independent of the phase locked loop and suited to generate a current proportional to an included capacitor. Switching elements, like transistors, are used to this end for alternating a charging direction of the capacitor, and a converting element, which may include as well one or more transistors, is used for converting a voltage across the capacitor into a proportional current. If the capacitor is integrated on a single chip with the loop-filter, and if the capacitor has a capacitance which corresponds essentially to the capacitance realized by the loop-filter at the output of the charge pump, also variations in the capacitance of the capacitor of the current generator and in the capacitance at the output of the charge pump will correspond to each other. The current generator is therefore able to independently generate a bias current which is proportional to the capacitance at the output of the charge pump. A switched capacitor connection is described for example in Microelectronic circuits—Sedra-Smith, Saunders College Publishing.
Using a switched capacitor current generator as a tuning component has the advantage that it requires very little silicon area and that it is robust to process variations.
The invention can be employed in any unit which requires a PLL, for example in a communication unit like a cellular phone.
Other objects and features of the present invention will become apparent from the following detailed description considered in conjunction with the accompanying drawings. It is to be understood, however, that the drawings are designed solely for purposes of illustration and not as a definition of the limits of the invention, for which reference should be made to the appended claims. It should be further understood that the drawings are not drawn to scale and that they are merely intended to conceptually illustrate the structures and procedures described herein.
BRIEF DESCRIPTION OF THE FIGURES
FIG. 1 is a schematic block diagram of an embodiment of a phase locked loop according to the invention;
FIG. 2 is a schematic circuit diagram of a possible tuning component for the PLL of FIG. 1; and
FIG. 3 is a flow chart illustrating the tuning of the PLL of FIG. 1.
DETAILED DESCRIPTION OF THE INVENTION
FIG. 1 schematically presents a possible embodiment of a phase locked loop 20 according to the invention. The phase locked loop 20 can be used for instance in a cellular phone 10, indicated in FIG. 1 with dotted lines.
The PLL 20 includes, connected to each other in a loop in this order, a phase detector 21, a charge pump 22, a loop-filter 23, a VCO 24 and programmable frequency dividers 25.
The output of the charge pump 22 is thus connected to the input of the loop-filter 23. The input of the loop-filter 23 is connected within the loop-filter 23 via a first capacitor C1 to ground and in parallel via a series connection of a first resistor R1 and a second capacitor C2 to ground. The input of the loop-filter 23 is moreover connected within the loop-filter 23 via a second resistor R2 and a third capacitor C3 to ground. The connection between resistor R2 and capacitor C3 forms the output of the loop-filter 23, which is connected to the input of the VCO 24. The names of the capacitors denote at the same time their capacitance.
The PLL 20 includes in addition a tuning component 26, which is connected to the charge pump 22.
Beside the influence of the tuning component 26, the PLL 20 operates in a well known manner. The VCO 24 generates a signal having a phase which is determined by an applied voltage. The frequency of the output VCO signal is divided by the frequency dividers 25 and the resulting signal is forwarded to the phase detector 21. In addition, a reference signal Ref having a known frequency is applied to a reference input of the phase detector 21. The phase detector 21 compares the phase of the frequency divided VCO signal with the phase of the reference signal Ref and outputs an error signal. The PLL 20 is locked when the two phases are equal, which implies that also the frequencies of the compared signals are equal.
For achieving or maintaining a locked state, the charge pump 22 generates current impulses, the lengths of which are controlled by the output signal of the phase detector 21. As indicated by its name, the charge pump 22 thus pumps charges i.e. a supplied current. The amplitude Icp of the impulses is independently controlled by a bias current of the charge pump 22. The current impulses of the charge pump 22 are fed into the loop-filter 23.
The loop-filter 23 provides a capacitance C at the output of the charge pump 22, which is defined by the sum C1+C2+C3 of the respective capacitance of the three capacitors C1, C2, C3 of the loop-filter 23. The product of the corresponding impedance Z(C) at the output of the charge pump 22 and of the amplitude of the current impulses Icp output by the charge pump 22, i.e. Icp*Z(C), should be constant in spite of possible process variations in the production of the PLL 20 and of possible environmental influences. As the impedance Z(C) is proportional to 1/C, thus the quotient Icp/C should be constant.
This is achieved according to the invention by ensuring that the amplitude of the current impulses Icp output by the charge pump 22 is proportional to the capacitance C at the output of the charge pump 22. That is, it is ensured that if the capacitance C is relatively big, e.g. due to process variations, also the charging current Icp is relatively big. Accordingly, it is ensured that if the capacitance C is relatively small, also the charging current Icp is relatively small. Since the capacitance of capacitor C2 is significantly larger than the capacitance of the other capacitors C1 and C3, it will usually be sufficient to adjust the amplitude of the current impulses Icp depending on the size of capacitor C2. In the embodiment of FIG. 1, the tuning component 26 provides a bias current to the charge pump 22 which is proportional to the value of C2 for adjusting the amplitude of the current impulses Icp to be proportional to the value of C2, as will be explained further below.
Charging a capacitor with a current generates a potential difference across the capacitor, which is proportional to the integral of the charging current. The loop-filter 23 thus acts as an integrator. The voltage resulting across capacitor C3 is provided by the loop-filter 23 as a control voltage to the VCO 24 so that the VCO 24 generates a signal having a desired frequency. The frequency of the signal output by the VCO 24 can be changed by changing the factor in the programmable frequency dividers 25. The phase locked VCO signal can be provided for example as a local oscillator signal to a mixer of a transmitter chain (not shown) of the cellular phone 10.
The tuning component 26 can be for example a switched capacitor based capacitance dependent current generator, as depicted in the circuit diagram of FIG. 2.
The current generator of FIG. 2 comprises a capacitor C4, which is fabricated on the same integrated circuit chip as the capacitors C1, C2, C3 of the loop-filter 23 and which has a capacitance corresponding to the capacitance of capacitor C2 of the loop-filter 23. A voltage supply Vcc of the current generator is connected via a first MOSFET T1 to a first terminal of capacitor C4 and via a third MOSFET T3 to a second terminal of capacitor C4. The first terminal of capacitor C4 and the second terminal of capacitor C4 are further connected via a second MOSFET T2 and a fourth MOSFET T4, respectively, to the drain and the gate of a fifth MOSFET T5. The source of the fifth MOSFET T5 is connected to ground. The gate of the fifth MOSFET T5 is moreover connected to the gate of a sixth MOSFET T6. The source of the sixth MOSFET T6 is equally connected to ground, while the drain of the sixth MOSFET T6 is connected to a bias current input of the charge pump 22.
The tuning of the loop filter 23 by means of the tuning component 26 is illustrated in the flow chart of FIG. 3 and will be explained in the following.
For switching the capacitor C4, a clock signal CLOCK is applied to the gate of MOSFET T2, while the inverted clock signal CLOCK is applied to the gate of MOSFET T1.
At the same time, a clock signal xCLOCK is applied to the gate of MOSFET T4, while the inverted clock signal xCLOCK is applied to the gate of MOSFET T3. Clock signals CLOCK and xCLOCK are basically complementary to each other.
As a result, the capacitor C4 is charged with alternating signs, the voltage reached across the capacitor C4 depending on the capacitance of capacitor C4. Thus, a voltage which is proportional to the capacitance of capacitor C4 is applied to the gate of MOSFET T6 such that a current I proportional to the capacitance of capacitor C4 will flow through MOSFET T6.
The current I flowing through MOSFET T6 is then applied as bias current to the charge pump 22.
Since capacitor C4 is fabricated on the same integrated circuit chip as capacitor C2, both capacitors are influenced by the same process variations and the same environmental influences, and the absolute value of the capacitors will follow each other. Consequently, the bias current applied to the charge pump 22 is proportional as well to capacitor C2 and thus essentially to the entire capacitance C at the output of the charge pump 22. Since moreover the amplitude of the current impulses Icp output by the charge pump 22 is determined by its bias current, also the amplitude of the current impulses Icp will be essentially proportional to the capacitance C at the output of the charge pump 22.
On the whole, it becomes apparent that the invention enables a simple tuning of the loop-filter 23 which does not require a complicated calibration circuit.
The tuning component 26 presented in FIG. 2 is very small and requires only a clock signal and a power supply as input. Further, it enables a continuous time system, which can be used as well in a continuous systems, such as WCDMA (Wideband Code Division Multiple Access), if the capacitors in the IC are sensitive e.g. to temperature variations.
While there have shown and described and pointed out fundamental novel features of the invention as applied to a preferred embodiment thereof, it will be understood that various omissions and substitutions and changes in the form and details of the devices and methods described may be made by those skilled in the art without departing from the spirit of the invention. For example, it is expressly intended that all combinations of those elements and/or method steps which perform substantially the same function in substantially the same way to achieve the same results are within the scope of the invention. Moreover, it should be recognized that structures and/or elements and/or method steps shown and/or described in connection with any disclosed form or embodiment of the invention may be incorporated in any other disclosed or described or suggested form or embodiment as a general matter of design choice. It is the intention, therefore, to be limited only as indicated by the scope of the claims appended hereto.

Claims (7)

1. A method of automatically tuning a loop-filter of a phase locked loop, which loop-filter includes a capacitance at an output of a charge pump of said phase locked loop, and which method comprises the steps of said charge pump providing current impulses to said loop-filter, and adjusting the amplitude of said current impulses output by said charge pump independently of said phase locked loop and essentially proportionally to said capacitance at said output of said charge pump.
2. A method according to claim 1, wherein the amplitude of said current impulses output by said charge pump is adjusted by providing a bias current to said charge pump, which bias current is adjusted essentially proportionally to said capacitance at said output of said charge pump.
3. A method of automatically tuning a loop-filter of a phase locked loop, which loop-filter includes a capacitance at an output of a charge pump of said phase locked loop, and which method comprises the steps of said charge pump providing current impulses to said loop-filter, and adjusting the amplitude of said current impulses output by said charge pump essentially proportionally to said capacitance at said output of said charge pump, wherein the amplitude of said current impulses output by said charge pump is adjusted by providing a bias current to said charge pump, which bias current is adjusted essentially proportionally to said capacitance at said output of said charge pump, and wherein said bias current is adjusted by a switched capacitor current generator alternating a charging direction of a capacitor and converting a voltage across said capacitor into said bias current, said capacitor being integrated on a single integrated circuit chip with said loop-filter and said capacitor having a capacitance which corresponds essentially to said capacitance at said output of said charge pump.
4. A phase locked loop comprising:
a loop-filter;
a charge pump for providing current impulses to said loop-filter, which loop-filter includes a capacitance at an output of said charge pump; and
a tuning component for adjusting the amplitude of current impulses output by said charge pump independently of said phase locked loop and essentially proportionally to said capacitance at said output of said charge pump.
5. A phase locked loop according to claim 4, wherein said tuning component is a current generator generating a current which is adjusted essentially proportionally to said capacitance at said output of said charge pump and providing said generated current as a bias current to said charge pump.
6. A phase locked loop comprising:
a loop-filter:
a charge pump for providing current impulses to said loop-filter, which loop-filter includes a capacitance at an output of said charge pump; and a tuning component for adjusting the amplitude of current impulses output by said charge pump and essentially proportionally to said capacitance at said output of said charge pump, wherein said tuning component is a current generator generating a current which is adjusted essentially proportionally to said capacitance at said output of said charge pump and providing said generated current as a bias current to said charge pump, wherein said current generator is a switched capacitor current generator including:
a capacitor, which capacitor is integrated on a single integrated circuit chip with said loop-filter and which capacitor has a capacitance which corresponds essentially to said capacitance at said output of said charge pump; switching elements for alternating a charging direction of said capacitor; and
a converting element for converting a voltage across said capacitor into said bias current.
7. A unit comprising a phase locked loop with
a loop-filter;
a charge pump for providing current impulses to said loop-filter, which loop-filter includes a capacitance at an output of said charge pump; and
a tuning component for adjusting the amplitude of current impulses output by said charge pump independently of said phase locked loop and essentially proportionally to said capacitance at said output of said charge pump.
US10/641,726 2003-08-15 2003-08-15 Tuning a loop-filter of a PLL Expired - Lifetime US6958657B2 (en)

Priority Applications (7)

Application Number Priority Date Filing Date Title
US10/641,726 US6958657B2 (en) 2003-08-15 2003-08-15 Tuning a loop-filter of a PLL
EP04744230.6A EP1654805B1 (en) 2003-08-15 2004-08-11 Tuning a loop-filter of a pll
KR1020097017833A KR100970916B1 (en) 2003-08-15 2004-08-11 Tuning a loop-filter of a PLL
PCT/IB2004/002595 WO2005018092A1 (en) 2003-08-15 2004-08-11 Tuning a loop-filter of a pll
KR1020067002100A KR100971165B1 (en) 2003-08-15 2004-08-11 Tuning a loop-filter of a PLL
CN2004800178225A CN1813406B (en) 2003-08-15 2004-08-11 Method and device for tuning a loop-filter of a pll
HK06113616.1A HK1091963A1 (en) 2003-08-15 2006-12-12 Method and device of automatically tuning a loop-filter of a phase locked loop

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/641,726 US6958657B2 (en) 2003-08-15 2003-08-15 Tuning a loop-filter of a PLL

Publications (2)

Publication Number Publication Date
US20050046485A1 US20050046485A1 (en) 2005-03-03
US6958657B2 true US6958657B2 (en) 2005-10-25

Family

ID=34193618

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/641,726 Expired - Lifetime US6958657B2 (en) 2003-08-15 2003-08-15 Tuning a loop-filter of a PLL

Country Status (6)

Country Link
US (1) US6958657B2 (en)
EP (1) EP1654805B1 (en)
KR (2) KR100971165B1 (en)
CN (1) CN1813406B (en)
HK (1) HK1091963A1 (en)
WO (1) WO2005018092A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080159361A1 (en) * 2006-12-29 2008-07-03 Nokia Corporation Dynamically adjusted phase locked loop

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101226205B1 (en) * 2010-12-03 2013-01-28 건국대학교 산학협력단 Charge pump circuit for 2 step compensating current mismatch

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5334951A (en) 1993-02-18 1994-08-02 Northern Telecom Limited Phase lock loops and methods for their operation
US5668503A (en) 1994-01-28 1997-09-16 International Business Machines Corporation System and method for calibrating damping factor or analog PLL
US6326852B1 (en) * 1998-09-21 2001-12-04 Broadcom Corporation Low offset and low glitch energy charge pump for PLL-based timing recovery systems
US6437615B1 (en) * 2001-09-13 2002-08-20 Lsi Logic Corporation Loop filter and method for generating a control signal in phase-locked loop circuits
WO2003100979A1 (en) 2002-05-28 2003-12-04 Koninklijke Philips Electronics N.V. Phase-locked loop.

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20020029900A (en) * 2000-05-10 2002-04-20 요트.게.아. 롤페즈 A frequency synthesizer having a phase-locked loop with circuit for reducing power-on switching transients

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5334951A (en) 1993-02-18 1994-08-02 Northern Telecom Limited Phase lock loops and methods for their operation
US5668503A (en) 1994-01-28 1997-09-16 International Business Machines Corporation System and method for calibrating damping factor or analog PLL
US6326852B1 (en) * 1998-09-21 2001-12-04 Broadcom Corporation Low offset and low glitch energy charge pump for PLL-based timing recovery systems
US6437615B1 (en) * 2001-09-13 2002-08-20 Lsi Logic Corporation Loop filter and method for generating a control signal in phase-locked loop circuits
WO2003100979A1 (en) 2002-05-28 2003-12-04 Koninklijke Philips Electronics N.V. Phase-locked loop.

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080159361A1 (en) * 2006-12-29 2008-07-03 Nokia Corporation Dynamically adjusted phase locked loop

Also Published As

Publication number Publication date
EP1654805B1 (en) 2015-06-03
KR100971165B1 (en) 2010-07-20
CN1813406B (en) 2012-01-11
HK1091963A1 (en) 2007-01-26
CN1813406A (en) 2006-08-02
WO2005018092A1 (en) 2005-02-24
KR20060036108A (en) 2006-04-27
KR20090094051A (en) 2009-09-02
US20050046485A1 (en) 2005-03-03
KR100970916B1 (en) 2010-07-16
EP1654805A1 (en) 2006-05-10

Similar Documents

Publication Publication Date Title
US8558592B2 (en) Charge pump and active filter for a feedback circuit
US7646253B2 (en) Frequency-locked clock generator
US6930562B2 (en) Oscillation with multiple series circuits in parallel
US20080246546A1 (en) Phase-Locked-Loop Circuit Having a Pre-Calibration Function and Method of Pre-Calibrating the Same
EP0415649A2 (en) Compensated phase locked loop circuit
US8373502B1 (en) Gm-C filter tuning circuit based on relaxation oscillator
US6255872B1 (en) Charge pump circuit for PLL
JP3776798B2 (en) Controlled oscillator
US20060119446A1 (en) Method to improve high frequency divider bandwidth coverage
US10396806B1 (en) Voltage regulator based loop filter for loop circuit and loop filtering method
WO2006022054A1 (en) Pll frequency synthesizer
KR20170052449A (en) Device and method for adjusting duty cycle in clock signals
US7733167B2 (en) System and method for common mode bias for high frequency buffers
EP0945986A2 (en) Charge pump circuit for PLL
US7061279B1 (en) System and method for high frequency, high output swing buffers
US6864728B1 (en) Frequency multiplier and amplification circuit
US20060158234A1 (en) Phase-lock loop and loop filter thereof
US7432769B2 (en) Oscillator circuit
US6958657B2 (en) Tuning a loop-filter of a PLL
US9252791B1 (en) Phase locked loop and method for generating an oscillator signal
US6724273B1 (en) Filter circuitry for voltage controlled oscillator
US7609123B2 (en) Direct modulation type voltage-controlled oscillator using MOS varicap
GB2288502A (en) Voltage controlled oscillator
US6677789B1 (en) Rail-to-rail linear charge pump
CN116633273A (en) Low-noise voltage-controlled oscillator and clock signal circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: NOKIA CORPORATION, FINLAND

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:VILHONEN, SAMI;MELAVA, JARI;REEL/FRAME:014408/0753

Effective date: 20030815

STCF Information on status: patent grant

Free format text: PATENTED CASE

CC Certificate of correction
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: NOKIA TECHNOLOGIES OY, FINLAND

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NOKIA CORPORATION;REEL/FRAME:035495/0949

Effective date: 20150116

FPAY Fee payment

Year of fee payment: 12