US6781904B2 - Low-voltage semiconductor memory device - Google Patents

Low-voltage semiconductor memory device Download PDF

Info

Publication number
US6781904B2
US6781904B2 US10/357,538 US35753803A US6781904B2 US 6781904 B2 US6781904 B2 US 6781904B2 US 35753803 A US35753803 A US 35753803A US 6781904 B2 US6781904 B2 US 6781904B2
Authority
US
United States
Prior art keywords
voltage
transistor
bit lines
discharge
coupled
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US10/357,538
Other versions
US20030210581A1 (en
Inventor
Seung-Keun Lee
Young-Ho Lim
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Assigned to SAMSUNG ELECTRONICS CO., LTD. reassignment SAMSUNG ELECTRONICS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LEE, SEUNG-KEUN, LIM, YOUNG-HO
Publication of US20030210581A1 publication Critical patent/US20030210581A1/en
Application granted granted Critical
Publication of US6781904B2 publication Critical patent/US6781904B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/24Bit-line control circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/12Bit line control circuits, e.g. drivers, boosters, pull-up circuits, pull-down circuits, precharging circuits, equalising circuits, for bit lines
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0408Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors
    • G11C16/0416Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors comprising cells containing a single floating gate transistor and no select transistor, e.g. UV EPROM

Definitions

  • the present invention relates to semiconductor devices, and more particularly, to a low-voltage semiconductor memory device capable of operating at a low operating voltage (e.g., about 1.8 volts).
  • a low operating voltage e.g., about 1.8 volts
  • An object of the present invention is to provide a low-voltage semiconductor memory device capable of improving the operating speed of the device when the power supply voltage is low.
  • a semiconductor memory device that includes a bit line coupled to a memory cell, a sense amplifier coupled to the bit line through a first transistor, and a discharge circuit coupled to the bit line that discharges a voltage of the bit line in response to a discharge signal, where the discharge circuit includes a second and third transistor coupled in series between the bit line and a first voltage, where a gate of the second transistor is coupled to a second voltage, and where a gate of the third transistor is coupled to the discharge signal.
  • the first voltage is a ground voltage and the second voltage is a voltage higher than a power supply voltage.
  • the first transistor and the second transistor are high-voltage transistors of which a threshold voltage is about 0.9 V and the third transistor is a low-voltage transistor of which a threshold voltage is about 0.6 V.
  • the semiconductor memory device operates at a power supply voltage of about 1.8 V.
  • a nonvolatile semiconductor memory device comprising a memory cell array.
  • the memory cell array includes a plurality of word lines, a plurality of bit lines, and a plurality of memory cells.
  • the plurality of memory cells is arranged in a matrix of word lines and bit lines.
  • the plurality of bit lines are divided into a plurality of input/output groups.
  • a row selection circuit selects at least one of the word lines in response to a row address signal
  • a column selection circuit selects at least one of the bit lines of the input/output groups in response to a column selection signal.
  • a discharge control circuit generates discharge signals corresponding to the bit lines of the respective input/output groups in response to a transition of the row address signal and the column selection signal.
  • a discharge circuit discharges the voltages of the bit lines in response to the discharge signals.
  • the discharge circuit includes a plurality of bit-line discharge units corresponding to the respective input/output groups of the bit lines.
  • Each of the bit-line discharge units includes a first and second transistor coupled in series between the corresponding bit lines and a ground voltage.
  • a gate of the first transistor is coupled to a voltage that is higher than a power supply voltage, and a gate of the second transistor receives a corresponding discharge signal.
  • the first transistor is a high-voltage transistor where the threshold voltage is about 0.9 V and the second transistor is a low-voltage transistor where the threshold voltage is about 0.6 V.
  • the nonvolatile semiconductor memory device operates at a power supply voltage of about 1.8 V.
  • NOR flash memory device that includes a memory cell array divided into a plurality of memory blocks, wherein each of the memory blocks includes a plurality of word lines, a plurality of local bit lines, and a plurality of memory cells.
  • the plurality of memory cells is arranged in a matrix of word lines and local bit lines.
  • the plurality of local bit lines is divided into a plurality of segments.
  • the NOR flash memory device also includes a plurality of global bit lines divided into a plurality of input/output groups, where the global bit lines correspond to the segments of the bit lines in the respective memory blocks.
  • the NOR flash memory device also includes a discharge control circuit for generating discharge signals in response to a transition of the row address signal and the column selection signal, and a discharge circuit for discharging the voltages of the global bit lines in response to the discharge signals, where the discharge circuit includes a plurality of bit-line discharge units corresponding to the respective input/output groups of the global bit lines.
  • Each of the bit-line discharge units have a first and a second transistor coupled in series between the corresponding global bit lines and a ground voltage, where the gate of the first transistor is coupled to a voltage that is higher than a power supply voltage, and where the gate of the second transistor receives a corresponding discharge signal.
  • FIG. 1 is a circuit diagram of a typical nonvolatile semiconductor memory device according to a read path.
  • FIG. 2 is a block diagram of a nonvolatile semiconductor memory device in accordance with an embodiment of the invention.
  • FIG. 3 is a timing chart showing a discharge operation of the bit lines in the nonvolatile semiconductor memory device illustrated in FIG. 2 .
  • FIG. 4 is a block diagram of a nonvolatile semiconductor memory device in accordance with another embodiment of the present invention.
  • FIG. 1 is a circuit diagram of a typical nonvolatile semiconductor memory device according to a read path.
  • the nonvolatile semiconductor memory device e.g., a NOR flash memory device
  • the nonvolatile semiconductor memory device includes a memory cell MC and the memory cell MC is implemented with a floating gate transistor.
  • the floating gate transistor has a grounded source, a drain coupled to a bit line BL, a floating gate, and a control gate coupled to a word line WL.
  • the bit line BL is coupled to a sense amplifier SA and a write driver WD through an NMOS transistor M 1 , and the NMOS transistor M 1 is turned on and off in response to a signal YA.
  • transistors disposed on data input/output paths must be implemented with “high-voltage transistors”, which have thick gate oxide layers, to increase the high-voltage tolerance.
  • the NMOS transistors M 1 and M 2 are implemented with high-voltage transistors.
  • a threshold voltage (e.g., 0.9 V) of the high-voltage transistor is higher than the threshold voltage (e.g., 0.6 V) of the low-voltage transistor.
  • a bit-line discharge time is relatively longer in cases where the NMOS transistor M 2 is implemented with the high-voltage transistor.
  • the bit-line discharge time represents the time taken to discharge the bit line BL. As the power supply voltage is lowered, this phenomenon becomes much more severe. The increase of the bit-line discharge time is a factor contributing to the reduction of the operating speed.
  • the discharge transistor M 2 must be implemented with a high-voltage transistor.
  • FIG. 2 is a block diagram of a nonvolatile semiconductor memory device 100 in accordance with an embodiment of the invention.
  • the nonvolatile semiconductor memory device 100 of the present invention is a NOR flash memory device and includes a memory cell array 110 .
  • the memory cell array 110 includes a plurality of word lines WL 0 -WLi arranged in parallel in a row direction, a plurality of bit lines BL 00 -BLxj arranged in parallel in a column direction, and a plurality of memory cells MC arranged at respective intersections of the word lines and the bit lines.
  • the bit lines arranged in the memory cell array 110 are divided into a plurality of input/output groups BL 00 -BL 0 j , BL 10 -BL 1 j , . . . , BLx 0 -BLxj.
  • the word lines WL 0 -WLi are coupled to a row decoder circuit 120 and the row decoder circuit 120 selects any one of the word lines WL 0 -WLi in response to row address signal RA.
  • the row decoder circuit 120 includes a pump circuit that receives a high voltage from a high voltage generator and transfers the high voltage to the selected word line.
  • the bit lines are coupled to a column pass gate circuit 130 .
  • the column pass gate circuit 130 selects any one of the bit lines of the respective input/output groups in response to column selection signals Y 0 -Yn from the column decoder circuit 140 and then couples the selected bit lines to corresponding data lines DL 0 -DLm.
  • the data lines DL 0 -DLm are coupled to a sense amplifier/write driver 150 .
  • the column pass gate circuit 130 includes a plurality of column pass gate groups that respectively correspond to the data lines DL 0 -DLm (or the input/output groups of the bit lines).
  • Each of the column pass gate groups includes a plurality of NMOS transistors that respectively correspond to the bit lines of the corresponding input/output groups.
  • the column pass gate group corresponding to the data line DL 0 includes NMOS transistors PTR 00 -PTR 0 j .
  • the NMOS transistors PTR 00 -PTR 0 j are coupled in parallel between the corresponding bit lines BL 00 -BL 0 j and the data line DL 0 and turned on and off in response to the corresponding column selection signals Y 0 -Yn.
  • the column pass gate group corresponding to the data line Dm includes NMOS transistors PTRx 0 -PTRxj.
  • the NMOS transistors PTRx 0 -PTRxj are coupled in parallel between the corresponding bit lines BLx 0 -BLxj and the data line DLm and are turned on and off in response to the corresponding column selection signals Y 0 -Yn.
  • the NOR flash memory device 100 of the embodiment in FIG. 2 further includes a discharge circuit 160 and a discharge control circuit 170 .
  • the discharge circuit 160 is coupled to the bit lines of the input/output groups and the discharge control circuit 170 discharges the voltages of the bit lines in response to discharge signals BLDIS 0 -BLDISn.
  • the discharge circuit 160 is divided into discharge units that respectively correspond to the input/output groups of the bit lines, and each of the discharge units includes a plurality of NMOS transistors.
  • the discharge unit corresponding to a first input/output group includes two NMOS transistors DTR 00 and DTR 01 coupled in series between the respective bit lines BL 00 -BL 0 j of the first input/output group and the ground voltage.
  • the discharge unit corresponding to the second input/output group includes two NMOS transistors DTR 10 and DTR 11 coupled in series between the respective bit lines BL 10 -BL 1 j of the second input/output group and the ground voltage.
  • the discharge unit corresponding to the final input/output group includes two NMOS transistors DTRx 0 and DTRx 1 coupled in series between the respective bit lines BLx 0 -BLxj of the final input/output group and the ground voltage.
  • the NMOS transistors coupled in series between the respective bit lines and the ground voltage include high-voltage transistors and low-voltage transistors.
  • the NMOS transistor whose drain is coupled to the bit line is the high-voltage transistor and the NMOS transistor whose source is coupled to the ground voltage is the low-voltage transistor.
  • Gates of the high-voltage NMOS transistors DTR 00 , DTR 10 , . . . , DTRx 0 are coupled to a high voltage Vpp.
  • the low-voltage NMOS transistors DTR 01 , DTR 11 , . . . , DTRx 1 of the respective discharge units are turned on and off in response to the corresponding discharge signals BLDIS 0 -BLDISn, respectively.
  • the high voltage Vpp is generated by a pump circuit.
  • the discharge control circuit 170 outputs the discharge signals BLDIS 0 -BLDISn in response to a transition of the row address signal and the column selection signal.
  • all of the discharge signals BLDIS 0 -BLDISn have a high level during a bit-line discharge period. Then, among the discharge signals BLDIS 0 -BLDISn, one discharge signal corresponding to the selected bit line is placed at a low level and the remaining discharge signals are continuously maintained at the high level. This means that the unselected bit lines of each input/output group are coupled to the ground voltage through the corresponding high-voltage and low-voltage transistors.
  • FIG. 3 is a timing chart explaining the discharge operation of the bit line in the nonvolatile semiconductor memory device illustrated in FIG. 2 .
  • the voltages of bit lines selected during previous read/write operations must be discharged.
  • an address transition detecting circuit (not shown) detects the transition of the row address signal.
  • the discharge control circuit 170 outputs the discharge signals BLDIS 0 -BLDISn in response to a transition of the row address signal and the column selection signals.
  • the discharge control circuit 170 activates the discharge signal BLDIS 0 , which corresponds to the selected bit line, to a high level in response to a transition of the row address signal and the column selection signal.
  • the discharge signal BLDIS 0 reaches the high level, the voltage of the bit line (e.g., BL 00 ) selected during the previous read/write operation is discharged through the NMOS transistors DTR 00 and DTR 01 of the discharge circuit 160 .
  • the activated discharge signal BLDIS 0 is inactivated to a low level. During this time, as shown in FIG. 3, the remaining discharge signals BLDIS 1 -BLDISn are continuously maintained at the high level.
  • the read/write operations are substantially performed according to the well-known method.
  • the high-voltage and low-voltage transistors are coupled in series between the bit line and the ground voltage so as to discharge the voltage of the bit line.
  • the gates of the high-voltage transistors are fixedly coupled to the high voltage Vpp, the high-voltage transistors are always turned on.
  • the discharge signal corresponding to the selected bit line is activated, the bit-line discharge time of the memory device is shortened as much as ⁇ t compared with that of the typical semiconductor memory device shown in FIG. 1 . This is explained in greater detail in the following paragraph.
  • the discharge transistor M 1 shown in FIG. 1 is the high-voltage transistor, the voltage of the bit line is not discharged until the signals DIS reaches a voltage of V2. In other words, the discharge transistor M 1 is not turned on.
  • the high-voltage transistors since the high-voltage transistors are always turned on, the voltage of the bit line starts to be discharged when the discharge signal BLDIS 0 reaches a voltage of V1 (a threshold voltage of the low-voltage transistor). Therefore, as seen in FIG. 3, the bit-line discharge time can be shortened as much as ⁇ t. The shortening of the bit-line discharge time results in an improvement to the operating speed.
  • FIG. 4 is a block diagram of a nonvolatile semiconductor memory device in accordance with another embodiment of the present invention.
  • a nonvolatile semiconductor memory device includes a memory cell array and the memory cell array is configured with a plurality of memory blocks MBLK 0 -MBLKm.
  • Each of the memory blocks MBLK 0 -MBLKm includes a plurality of word lines WL 0 _k-WLi_k arranged in parallel with a row direction, a plurality of local bit lines LBL 0 -LBLj arranged in parallel with a column direction, and a plurality of memory cells MC arranged at respective intersections of the word lines and the local bit lines.
  • the local bit lines LBL 0 -LBLj of the memory blocks MBLK 0 -MBLKm are coupled to a corresponding first column selection circuit 210 _ 0 - 210 _m.
  • the first column selection circuits 210 _ 0 - 210 _m are configured with a plurality of NMOS transistors PTR 0 a -PTR 1 a .
  • the first column selection circuits 210 _ 0 - 210 _m select odd or even local bit lines among the local bit lines LBL 0 -LBLj of the corresponding memory blocks MBLK 0 -MBLKm and then couple the selected local bit lines to a corresponding global bit line GBL 0 -GBLn.
  • the first column selection circuit 210 _ 0 selects the odd or even local bit lines among the local bit lines LBL 0 -LBLj in response to corresponding column selection signals YA 0 _ 0 -YA 1 _ 0 and then couples the selected local bit lines to the corresponding global bit lines GBL 0 -GBLn.
  • the global bit lines GBL 0 -GBLn are coupled to a second column selection circuit 220 .
  • the second column selection circuit 220 includes a plurality of NMOS transistors PTR 0 b , PTR 1 b and PTR 2 b and selects some of the global bit lines GBL 0 -GBLn in response to the column selection signals YB 0 -YB 2 .
  • the selected global bit lines are coupled to a sense amplifier/write driver 230 through corresponding data lines DL 0 -DLx.
  • the global bit lines GBL 0 -GBLn are also coupled to a discharge circuit 240 and the discharge circuit 240 discharges the voltages of the global bit lines (along with the voltages of the attached local bit lines as well).
  • the discharge circuit 240 includes NMOS transistors DTR 10 and DTR 12 coupled in series between the respective global bit lines and the ground voltage.
  • one DTR 10 is the high-voltage transistor and the other DTR 12 is the low-voltage transistor.
  • the gates of the high-voltage transistors DTR 10 are commonly coupled to the high voltage Vpp.
  • the gates of the low-voltage transistors DTR 12 are coupled to the corresponding discharge signals BLDIS 0 , BLDIS 1 and BLDIS 2 , respectively.
  • the voltages of the bit lines are discharged using the high-voltage and low-voltage transistors coupled in series between the bit lines and the ground voltage, so that the bit-line discharge time is shortened when the power supply voltage is low. Consequently, the operating speed is improved in proportion to the shortening of the bit-line discharge time.

Landscapes

  • Read Only Memory (AREA)

Abstract

This invention provides a semiconductor memory device operating at a low operating voltage (e.g., 1.8 V) and the semiconductor memory device includes a discharge circuit for discharging a voltage of a bit line prior to read/write operations. The discharge circuit includes high-voltage and low-voltage transistors coupled in series between the bit line and a reference voltage. The high-voltage transistor is switched on and off by a high voltage and the low-voltage transistor is switched on and off by a discharge signal.

Description

CROSS REFERENCE TO RELATED APPLICATIONS
This application claims benefit of priority under 35 USC §119 to Korean Patent Application No. 2002-25515, filed on May 9, 2002, the contents of which are herein incorporated by reference in their entirety.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to semiconductor devices, and more particularly, to a low-voltage semiconductor memory device capable of operating at a low operating voltage (e.g., about 1.8 volts).
2. Description of the Related Art
For the convenience of portability, various electronic devices have been designed to operate by means of a battery and have a small size. In cases where the battery is used instead of an AC power source, the power consumption of the electronic device must be considered, because the power consumption is closely related to the operating time of the electronic device. Among the methods for increasing the operating time of the electronic device, one method is to increase a battery capacity. In cases where the battery capacity is increased, however, the battery must also inevitably increase in size. This hinders the miniaturization of the electronic device. Another method for increasing the operating time is lowering the operating voltage (or a power supply voltage) of the electronic device. In cases where the electronic device operates using a low power supply voltage, the operating speed of the electronic device must also be considered. Thus, when a power supply voltage of an electronic device is lowered, it is important to prevent the operating speed of the electronic device from being reduced.
SUMMARY OF THE INVENTION
An object of the present invention is to provide a low-voltage semiconductor memory device capable of improving the operating speed of the device when the power supply voltage is low.
To achieve these objects and other advantages in accordance with an embodiment of the invention, there is a provided a semiconductor memory device that includes a bit line coupled to a memory cell, a sense amplifier coupled to the bit line through a first transistor, and a discharge circuit coupled to the bit line that discharges a voltage of the bit line in response to a discharge signal, where the discharge circuit includes a second and third transistor coupled in series between the bit line and a first voltage, where a gate of the second transistor is coupled to a second voltage, and where a gate of the third transistor is coupled to the discharge signal. In this embodiment, the first voltage is a ground voltage and the second voltage is a voltage higher than a power supply voltage. The first transistor and the second transistor are high-voltage transistors of which a threshold voltage is about 0.9 V and the third transistor is a low-voltage transistor of which a threshold voltage is about 0.6 V. In this embodiment of the invention, the semiconductor memory device operates at a power supply voltage of about 1.8 V.
In accordance with another embodiment of the invention, there is provided a nonvolatile semiconductor memory device comprising a memory cell array. The memory cell array includes a plurality of word lines, a plurality of bit lines, and a plurality of memory cells. The plurality of memory cells is arranged in a matrix of word lines and bit lines. The plurality of bit lines are divided into a plurality of input/output groups. A row selection circuit selects at least one of the word lines in response to a row address signal, and a column selection circuit selects at least one of the bit lines of the input/output groups in response to a column selection signal. A discharge control circuit generates discharge signals corresponding to the bit lines of the respective input/output groups in response to a transition of the row address signal and the column selection signal. A discharge circuit discharges the voltages of the bit lines in response to the discharge signals. The discharge circuit includes a plurality of bit-line discharge units corresponding to the respective input/output groups of the bit lines. Each of the bit-line discharge units includes a first and second transistor coupled in series between the corresponding bit lines and a ground voltage. A gate of the first transistor is coupled to a voltage that is higher than a power supply voltage, and a gate of the second transistor receives a corresponding discharge signal. In this embodiment, the first transistor is a high-voltage transistor where the threshold voltage is about 0.9 V and the second transistor is a low-voltage transistor where the threshold voltage is about 0.6 V. In this embodiment of the invention, the nonvolatile semiconductor memory device operates at a power supply voltage of about 1.8 V.
In accordance with yet another embodiment of the present invention, there is provided a NOR flash memory device that includes a memory cell array divided into a plurality of memory blocks, wherein each of the memory blocks includes a plurality of word lines, a plurality of local bit lines, and a plurality of memory cells. The plurality of memory cells is arranged in a matrix of word lines and local bit lines. The plurality of local bit lines is divided into a plurality of segments. The NOR flash memory device also includes a plurality of global bit lines divided into a plurality of input/output groups, where the global bit lines correspond to the segments of the bit lines in the respective memory blocks. There is also a plurality of first column selection circuits corresponding to the memory blocks, for selecting at least one of the local bit lines of the respective segments in the corresponding memory blocks, and a second column selection circuit for selecting any one of the global bit lines of the respective input/output groups and coupling the selected global bit lines to corresponding data lines. The NOR flash memory device also includes a discharge control circuit for generating discharge signals in response to a transition of the row address signal and the column selection signal, and a discharge circuit for discharging the voltages of the global bit lines in response to the discharge signals, where the discharge circuit includes a plurality of bit-line discharge units corresponding to the respective input/output groups of the global bit lines. Each of the bit-line discharge units have a first and a second transistor coupled in series between the corresponding global bit lines and a ground voltage, where the gate of the first transistor is coupled to a voltage that is higher than a power supply voltage, and where the gate of the second transistor receives a corresponding discharge signal.
BRIEF DESCRIPTION OF THE DRAWINGS
The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this application, illustrate embodiments of the invention and, together with the description, serve to explain the principle of the invention.
FIG. 1 is a circuit diagram of a typical nonvolatile semiconductor memory device according to a read path.
FIG. 2 is a block diagram of a nonvolatile semiconductor memory device in accordance with an embodiment of the invention.
FIG. 3 is a timing chart showing a discharge operation of the bit lines in the nonvolatile semiconductor memory device illustrated in FIG. 2.
FIG. 4 is a block diagram of a nonvolatile semiconductor memory device in accordance with another embodiment of the present invention.
DETAILED DESCRIPTION OF THE INVENTION
Hereinafter, preferred embodiments of the present invention will be described in detail with reference to the accompanying drawings.
FIG. 1 is a circuit diagram of a typical nonvolatile semiconductor memory device according to a read path. The nonvolatile semiconductor memory device (e.g., a NOR flash memory device) includes a memory cell MC and the memory cell MC is implemented with a floating gate transistor. The floating gate transistor has a grounded source, a drain coupled to a bit line BL, a floating gate, and a control gate coupled to a word line WL. The bit line BL is coupled to a sense amplifier SA and a write driver WD through an NMOS transistor M1, and the NMOS transistor M1 is turned on and off in response to a signal YA. An NMOS transistor M2 acting as a discharge transistor is coupled between the bit line BL and a ground voltage GND and is turned on and off in response to a signal DIS. In the case of a NOR flash memory device, a discharge operation of the bit line BL is performed prior to read/erase/program operations.
The discharge operation is performed through the NMOS transistor M2 that is responsive to the signal DIS. Then, in the read operation, the sense amplifier SA senses a voltage change of the bit line BL, which varies according to the memory cell MC. In the program operation, the write driver WD supplies a higher voltage (e.g., 5 V to 6 V) than a power supply voltage to the bit line BL. As is well known, the memory cell MC of the NOR flash memory device is programmed by hot electron injection and erased by Fowler-Nordheim tunneling (F-N tunneling). The program and erase methods are disclosed in U.S. Pat. No. 6,347,053, entitled “NONVIOLATILE MEMORY DEVICE HAVING IMPROVED THRESHOLD VOLTAGES IN ERASING AND PROGRAMMING OPERATIONS” and in U.S. Pat. No. 6,157,575 entitled “NONVOLATILE MEMORY DEVICE AND OPERATING METHOD THEREOF”, respectively, which are hereby incorporated by reference.
As described above, since the high voltage is applied to the bit line BL in the program operation, transistors disposed on data input/output paths must be implemented with “high-voltage transistors”, which have thick gate oxide layers, to increase the high-voltage tolerance. In other words, the NMOS transistors M1 and M2 are implemented with high-voltage transistors.
Since the high-voltage transistor uses a much thicker gate oxide layer than a low-voltage transistor, a threshold voltage (e.g., 0.9 V) of the high-voltage transistor is higher than the threshold voltage (e.g., 0.6 V) of the low-voltage transistor. Compared with the case where the NMOS transistor M2 for discharging the voltage of the bit line BL is implemented with the low-voltage transistor, “a bit-line discharge time” is relatively longer in cases where the NMOS transistor M2 is implemented with the high-voltage transistor. The bit-line discharge time represents the time taken to discharge the bit line BL. As the power supply voltage is lowered, this phenomenon becomes much more severe. The increase of the bit-line discharge time is a factor contributing to the reduction of the operating speed. In cases where the NMOS transistor M2 is implemented with the low-voltage transistor, a breakdown of the NMOS transistor occurs when the high voltage is applied to the bit line BL. Therefore, the discharge transistor M2 must be implemented with a high-voltage transistor.
FIG. 2 is a block diagram of a nonvolatile semiconductor memory device 100 in accordance with an embodiment of the invention. Referring to FIG. 2, the nonvolatile semiconductor memory device 100 of the present invention is a NOR flash memory device and includes a memory cell array 110. The memory cell array 110 includes a plurality of word lines WL0-WLi arranged in parallel in a row direction, a plurality of bit lines BL00-BLxj arranged in parallel in a column direction, and a plurality of memory cells MC arranged at respective intersections of the word lines and the bit lines. The bit lines arranged in the memory cell array 110 are divided into a plurality of input/output groups BL00-BL0 j, BL10-BL1 j, . . . , BLx0-BLxj.
As shown in FIG. 2, the word lines WL0-WLi are coupled to a row decoder circuit 120 and the row decoder circuit 120 selects any one of the word lines WL0-WLi in response to row address signal RA. Although not shown in FIG. 2, the row decoder circuit 120 includes a pump circuit that receives a high voltage from a high voltage generator and transfers the high voltage to the selected word line. The bit lines are coupled to a column pass gate circuit 130. The column pass gate circuit 130 selects any one of the bit lines of the respective input/output groups in response to column selection signals Y0-Yn from the column decoder circuit 140 and then couples the selected bit lines to corresponding data lines DL0-DLm. The data lines DL0-DLm are coupled to a sense amplifier/write driver 150.
The column pass gate circuit 130 includes a plurality of column pass gate groups that respectively correspond to the data lines DL0-DLm (or the input/output groups of the bit lines). Each of the column pass gate groups includes a plurality of NMOS transistors that respectively correspond to the bit lines of the corresponding input/output groups. For example, the column pass gate group corresponding to the data line DL0 includes NMOS transistors PTR00-PTR0 j. The NMOS transistors PTR00-PTR0 j are coupled in parallel between the corresponding bit lines BL00-BL0 j and the data line DL0 and turned on and off in response to the corresponding column selection signals Y0-Yn. In the same manner, the column pass gate group corresponding to the data line Dm includes NMOS transistors PTRx0-PTRxj. The NMOS transistors PTRx0-PTRxj are coupled in parallel between the corresponding bit lines BLx0-BLxj and the data line DLm and are turned on and off in response to the corresponding column selection signals Y0-Yn.
The NOR flash memory device 100 of the embodiment in FIG. 2 further includes a discharge circuit 160 and a discharge control circuit 170. The discharge circuit 160 is coupled to the bit lines of the input/output groups and the discharge control circuit 170 discharges the voltages of the bit lines in response to discharge signals BLDIS0-BLDISn. The discharge circuit 160 is divided into discharge units that respectively correspond to the input/output groups of the bit lines, and each of the discharge units includes a plurality of NMOS transistors. For example, the discharge unit corresponding to a first input/output group includes two NMOS transistors DTR00 and DTR01 coupled in series between the respective bit lines BL00-BL0 j of the first input/output group and the ground voltage. The discharge unit corresponding to the second input/output group includes two NMOS transistors DTR10 and DTR11 coupled in series between the respective bit lines BL10-BL1 j of the second input/output group and the ground voltage. In this manner, the discharge unit corresponding to the final input/output group includes two NMOS transistors DTRx0 and DTRx1 coupled in series between the respective bit lines BLx0-BLxj of the final input/output group and the ground voltage.
In this embodiment, the NMOS transistors coupled in series between the respective bit lines and the ground voltage include high-voltage transistors and low-voltage transistors. For example, the NMOS transistor whose drain is coupled to the bit line is the high-voltage transistor and the NMOS transistor whose source is coupled to the ground voltage is the low-voltage transistor. Gates of the high-voltage NMOS transistors DTR00, DTR10, . . . , DTRx0 are coupled to a high voltage Vpp. The low-voltage NMOS transistors DTR01, DTR11, . . . , DTRx1 of the respective discharge units are turned on and off in response to the corresponding discharge signals BLDIS0-BLDISn, respectively. Although it is not shown in FIG. 2, the high voltage Vpp is generated by a pump circuit.
The discharge control circuit 170 outputs the discharge signals BLDIS0-BLDISn in response to a transition of the row address signal and the column selection signal. In this embodiment of the invention, all of the discharge signals BLDIS0-BLDISn have a high level during a bit-line discharge period. Then, among the discharge signals BLDIS0-BLDISn, one discharge signal corresponding to the selected bit line is placed at a low level and the remaining discharge signals are continuously maintained at the high level. This means that the unselected bit lines of each input/output group are coupled to the ground voltage through the corresponding high-voltage and low-voltage transistors.
FIG. 3 is a timing chart explaining the discharge operation of the bit line in the nonvolatile semiconductor memory device illustrated in FIG. 2. As described above, prior to the read and write operations, the voltages of bit lines selected during previous read/write operations must be discharged. To perform the next read/write operation after completing the previous read/write operation, a transition of the row address signal occurs and an address transition detecting circuit (not shown) detects the transition of the row address signal. The discharge control circuit 170 outputs the discharge signals BLDIS0-BLDISn in response to a transition of the row address signal and the column selection signals.
For purposes of illustration, it is assumed that the first bit line of each input/output group is successively selected during the previous and present read operations. According to this assumption, the voltage of the selected bit line must be discharged prior to the read operation. In order to do this, the discharge control circuit 170 activates the discharge signal BLDIS0, which corresponds to the selected bit line, to a high level in response to a transition of the row address signal and the column selection signal. As the discharge signal BLDIS0 reaches the high level, the voltage of the bit line (e.g., BL00) selected during the previous read/write operation is discharged through the NMOS transistors DTR00 and DTR01 of the discharge circuit 160. After discharging all the voltages of the selected bit lines, the activated discharge signal BLDIS0 is inactivated to a low level. During this time, as shown in FIG. 3, the remaining discharge signals BLDIS1-BLDISn are continuously maintained at the high level. Next, the read/write operations are substantially performed according to the well-known method.
In the case of the embodiment illustrated in FIG. 2, the high-voltage and low-voltage transistors are coupled in series between the bit line and the ground voltage so as to discharge the voltage of the bit line. Here, since the gates of the high-voltage transistors are fixedly coupled to the high voltage Vpp, the high-voltage transistors are always turned on. For these reasons, as shown in FIG. 3, when the discharge signal corresponding to the selected bit line is activated, the bit-line discharge time of the memory device is shortened as much as Δt compared with that of the typical semiconductor memory device shown in FIG. 1. This is explained in greater detail in the following paragraph.
Since the discharge transistor M1 shown in FIG. 1 is the high-voltage transistor, the voltage of the bit line is not discharged until the signals DIS reaches a voltage of V2. In other words, the discharge transistor M1 is not turned on. To the contrary, in the embodiment illustrated by FIG. 2, since the high-voltage transistors are always turned on, the voltage of the bit line starts to be discharged when the discharge signal BLDIS0 reaches a voltage of V1 (a threshold voltage of the low-voltage transistor). Therefore, as seen in FIG. 3, the bit-line discharge time can be shortened as much as Δt. The shortening of the bit-line discharge time results in an improvement to the operating speed.
FIG. 4 is a block diagram of a nonvolatile semiconductor memory device in accordance with another embodiment of the present invention.
Referring to FIG. 4, a nonvolatile semiconductor memory device includes a memory cell array and the memory cell array is configured with a plurality of memory blocks MBLK0-MBLKm. Each of the memory blocks MBLK0-MBLKm includes a plurality of word lines WL0_k-WLi_k arranged in parallel with a row direction, a plurality of local bit lines LBL0-LBLj arranged in parallel with a column direction, and a plurality of memory cells MC arranged at respective intersections of the word lines and the local bit lines. The local bit lines LBL0-LBLj of the memory blocks MBLK0-MBLKm are coupled to a corresponding first column selection circuit 210_0-210_m. The first column selection circuits 210_0-210_m are configured with a plurality of NMOS transistors PTR0 a-PTR1 a. In addition, the first column selection circuits 210_0-210_m select odd or even local bit lines among the local bit lines LBL0-LBLj of the corresponding memory blocks MBLK0-MBLKm and then couple the selected local bit lines to a corresponding global bit line GBL0-GBLn. For example, the first column selection circuit 210_0 selects the odd or even local bit lines among the local bit lines LBL0-LBLj in response to corresponding column selection signals YA0_0-YA1_0 and then couples the selected local bit lines to the corresponding global bit lines GBL0-GBLn.
The global bit lines GBL0-GBLn are coupled to a second column selection circuit 220. The second column selection circuit 220 includes a plurality of NMOS transistors PTR0 b, PTR1 b and PTR2 b and selects some of the global bit lines GBL0-GBLn in response to the column selection signals YB0-YB2. The selected global bit lines are coupled to a sense amplifier/write driver 230 through corresponding data lines DL0-DLx. The global bit lines GBL0-GBLn are also coupled to a discharge circuit 240 and the discharge circuit 240 discharges the voltages of the global bit lines (along with the voltages of the attached local bit lines as well). The discharge circuit 240 includes NMOS transistors DTR10 and DTR12 coupled in series between the respective global bit lines and the ground voltage. Among the two NMOS transistors DTR10 and DTR12 corresponding to the respective global bit lines, one DTR10 is the high-voltage transistor and the other DTR12 is the low-voltage transistor. The gates of the high-voltage transistors DTR10 are commonly coupled to the high voltage Vpp. The gates of the low-voltage transistors DTR12 are coupled to the corresponding discharge signals BLDIS0, BLDIS1 and BLDIS2, respectively.
Since a discharge operation of the semiconductor memory device shown in FIG. 4 is similar to that of FIG. 2, a detailed description will be omitted. It is obvious that the semiconductor memory device shown in FIG. 4 can obtain the same effect described with respect to the embodiment illustrated in FIG. 2. In other words, as described above, since the high-voltage transistors are always turned on, the voltages of the local and global bit lines start to discharge when a predetermined discharge signal reaches a voltage of V1 (a threshold voltage of the low-voltage transistor). Therefore, the bit-line discharge time is shortened by the use of the discharge circuit 240.
As described above, the voltages of the bit lines are discharged using the high-voltage and low-voltage transistors coupled in series between the bit lines and the ground voltage, so that the bit-line discharge time is shortened when the power supply voltage is low. Consequently, the operating speed is improved in proportion to the shortening of the bit-line discharge time.
It will be apparent to those skilled in the art that various modifications can be made to obtain variations of the embodiments that have been presented. Thus, it is intended that the invention cover all modifications and variations of these embodiments provided that they are within the scope of the appended claims and their equivalents.

Claims (20)

What is claimed is:
1. A device comprising:
a bit line coupled to a memory cell;
a sense amplifier coupled to the bit line through a first transistor; and
a discharge circuit coupled to the bit line that discharges a voltage of the bit line in response to a discharge signal, wherein the discharge circuit includes a second and a third transistor coupled in series between the bit line and a first voltage, wherein a gate of the second transistor is coupled to a second voltage, and wherein a gate of the third transistor is coupled to the discharge signal.
2. The device of claim 1, wherein the first voltage is a ground voltage and the second voltage is a voltage higher than a power supply voltage.
3. The device of claim 1, wherein the first transistor and the second transistor are high-voltage transistors with a threshold voltage of about 0.9 V and the third transistor is a low-voltage transistor with a threshold voltage of about 0.6 V.
4. The device of claim 1, wherein the device operates at a power supply voltage of about 1.8 V.
5. A device comprising:
a memory cell array, wherein the memory cell array comprises a plurality of word lines, a plurality of bit lines and a plurality of memory cells, wherein the plurality of memory cells are arranged according to a matrix formed by the plurality of word lines and the plurality of bit lines, and wherein the plurality of bit lines are divided into a plurality of input/output groups;
a row selection circuit for selecting at least one of the word lines in response to a row address signal;
a column selection circuit that selects at least one of the bit lines from every one of the plurality of input/output groups in response to a column address signal;
an amplification circuit that detects a voltage change on the at least one of the bit lines selected by the column selection circuit;
a discharge control circuit that generates discharge signals corresponding to the plurality of bit lines in response to a transition of the row address signal and the column address signal; and
a discharge circuit that selectively discharges the voltages of the plurality of bit lines in response to the discharge signals, the discharge circuit further comprising a plurality of bit-line discharge units each corresponding to a respective one of the plurality of input/output groups, each of the bit-line discharge units having a first transistor and a second transistor coupled in series between a corresponding one of the plurality of bit lines and a ground voltage, a gate of the first transistor being coupled to a voltage higher than a power supply voltage, and a gate of the second transistor receiving a corresponding one of the discharge signals.
6. The device of claim 5, wherein the first transistor is a high-voltage transistor with a threshold voltage of about 0.9 V and the second transistor is a low-voltage transistor with a threshold voltage of about 0.6 V.
7. The device of claim 5, wherein the device operates with a power supply voltage of about 1.8 V.
8. The device of claim 5, wherein the device includes a NOR flash memory device.
9. The device of claim 5, wherein the first transistor and the second transistor are NMOS transistors.
10. A device comprising:
a memory cell array divided into a plurality of memory blocks, wherein each of the memory blocks comprises a plurality of word lines, a plurality of local bit lines and a plurality of memory cells, wherein the plurality of memory cells are arranged according to a matrix formed by the plurality of word lines and the plurality of local bit lines, wherein the plurality of local bit lines are grouped into a plurality of segments;
a plurality of global bit lines each corresponding to one of the plurality of segments, wherein the plurality of global bit lines is grouped into a plurality of input/output groups;
a plurality of first column selection circuits each corresponding to one of the plurality of memory blocks that selects at least one of the plurality of local bit lines from the plurality of segments;
a second column selection circuit that selects any one of the plurality of global bit lines from the plurality of input/output groups and couples the selected any one of the plurality of global bit lines to a data line, wherein the data line corresponds to the input/output group containing the selected any one of the plurality of global bit lines;
a discharge control circuit that generates discharge signals in response to a transition of a row address signal and a transition of a column selection signal; and
a discharge circuit that selectively discharges the voltages of the plurality of global bit lines in response to the discharge signals, the discharge circuit further comprising a plurality of bit-line discharge units each corresponding to one of the plurality of input/output groups, wherein each of the bit-line discharge units has a first transistor and a second transistor coupled in series between a corresponding one of the plurality of global bit lines and a ground voltage, wherein a gate of the first transistor is coupled to a voltage higher than a power supply voltage, and wherein a gate of the second transistor receiving a corresponding one of the discharge signals.
11. The device of claim 10, wherein the first transistor is a high-voltage transistor with a threshold voltage of about 0.9 V and the second transistor is a low-voltage transistor with a threshold voltage of about 0.6 V.
12. The device of claim 10, wherein the device operates at a power supply voltage of about 1.8 V.
13. The device of claim 10, wherein the nonvolatile device comprises a NOR flash memory device.
14. The device of claim 10, wherein the first transistor and the second transistor are NMOS transistors.
15. A device comprising:
a bit line coupled to a memory cell;
a sense amplifier coupled to the bit line through a first high-voltage transistor with a threshold voltage of about 0.9V; and
a discharge circuit coupled to the bit line that discharges a voltage of the bit line in response to a discharge signal, wherein the discharge circuit includes a second high-voltage transistor with a threshold voltage of about 0.9V and a low-voltage transistor with a threshold voltage of about 0.6V coupled in series between the bit line and a first voltage, wherein a gate of the second high-voltage transistor is coupled to a second voltage, and wherein a gate of the low-voltage transistor is coupled to the discharge signal.
16. The device of claim 15, wherein the device operates at a power supply voltage of about 1.8 V.
17. A device comprising:
a memory cell array, wherein the memory cell array comprises a plurality of word lines, a plurality of bit lines and a plurality of memory cells, wherein the plurality of memory cells are arranged according to a matrix formed by the plurality of word lines and the plurality of bit lines, and wherein the plurality of bit lines are divided into a plurality of input/output groups;
a row selection circuit for selecting at least one of the word lines in response to a row address signal;
a column selection circuit that selects at least one of the bit lines from every one of the plurality of input/output groups in response to a column address signal;
an amplification circuit that detects a voltage change on the at least one of the bit lines selected by the column selection circuit;
a discharge control circuit that generates discharge signals corresponding to the plurality of bit lines in response to a transition of the row address signal and the column address signal; and
a discharge circuit that selectively discharges the voltages of the plurality of bit lines in response to the discharge signals, the discharge circuit further comprising a plurality of bit-line discharge units each corresponding to a respective one of the plurality of input/output groups, each of the bit-line discharge units having a high-voltage transistor with a threshold voltage of about 0.9V and a low-voltage transistor with a threshold voltage of about 0.6V coupled in series between a corresponding one of the plurality of bit lines and a ground voltage, a gate of the first transistor being coupled to a voltage higher than a power supply voltage, and a gate of the second transistor receiving a corresponding one of the discharge signals.
18. The device of claim 17, the power supply voltage at about 1.8 V.
19. A device comprising:
a memory cell array divided into a plurality of memory blocks, wherein each of the memory blocks comprises a plurality of word lines, a plurality of local bit lines and a plurality of memory cells, wherein the plurality of memory cells are arranged according to a matrix formed by the plurality of word lines and the plurality of local bit lines, wherein the plurality of local bit lines are grouped into a plurality of segments;
a plurality of global bit lines each corresponding to one of the plurality of segments, wherein the plurality of global bit lines is grouped into a plurality of input/output groups;
a plurality of first column selection circuits each corresponding to one of the plurality of memory blocks that selects at least one of the plurality of local bit lines from the plurality of segments;
a second column selection circuit that selects any one of the plurality of global bit lines from the plurality of input/output groups and couples the selected any one of the plurality of global bit lines to a data line, wherein the data line corresponds to the input/output group containing the selected any one of the plurality of global bit lines;
a discharge control circuit that generates discharge signals in response to a transition of a row address signal and a transition of a column selection signal; and
a discharge circuit that selectively discharges the voltages of the plurality of global bit lines in response to the discharge signals, the discharge circuit further comprising a plurality of bit-line discharge units each corresponding to one of the plurality of input/output groups, wherein each of the bit-line discharge units has a high-voltage transistor with a threshold voltage of about 0.9V and a low-voltage transistor with a threshold voltage of about 0.6V coupled in series between a corresponding one of the plurality of global bit lines and a ground voltage, wherein a gate of the high-voltage transistor is coupled to a voltage higher than a power supply voltage, and wherein a gate of the low-voltage transistor receives a corresponding one of the discharge signals.
20. The device of claim 19, the power supply voltage at about 1.8 V.
US10/357,538 2002-05-09 2003-02-03 Low-voltage semiconductor memory device Expired - Fee Related US6781904B2 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
KR2002-25515 2002-05-09
KR10-2002-0025515A KR100423894B1 (en) 2002-05-09 2002-05-09 Low-voltage semiconductor memory device
KR10-2002-0025515 2002-05-09

Publications (2)

Publication Number Publication Date
US20030210581A1 US20030210581A1 (en) 2003-11-13
US6781904B2 true US6781904B2 (en) 2004-08-24

Family

ID=29398488

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/357,538 Expired - Fee Related US6781904B2 (en) 2002-05-09 2003-02-03 Low-voltage semiconductor memory device

Country Status (3)

Country Link
US (1) US6781904B2 (en)
JP (1) JP4184138B2 (en)
KR (1) KR100423894B1 (en)

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040140485A1 (en) * 2001-04-02 2004-07-22 Nozomu Matsuzaki Semiconductor non-volatile storage device
US20050111264A1 (en) * 2003-11-24 2005-05-26 Myong-Jae Kim Flash memory device
US20050128836A1 (en) * 2003-12-16 2005-06-16 Motorola, Inc. Low-power compiler-programmable memory with fast access timing
US20050146959A1 (en) * 2004-01-07 2005-07-07 Kabushiki Kaisha Toshiba Non-volatile semiconductor memory device and electric device with the same
US20050243622A1 (en) * 2004-04-28 2005-11-03 Renesas Technology Corp. Nonvolatile semiconductor memory device that achieves speedup in read operation
US7292495B1 (en) * 2006-06-29 2007-11-06 Freescale Semiconductor, Inc. Integrated circuit having a memory with low voltage read/write operation
US20080091990A1 (en) * 2006-09-28 2008-04-17 Bruce Klas M Controlled reliability in an integrated circuit
US20090103379A1 (en) * 2007-10-22 2009-04-23 Shayan Zhang Integrated circuit memory having dynamically adjustable read margin and method therefor
US20090213657A1 (en) * 2006-03-28 2009-08-27 Andrea Martinelli Electronic Device Comprising Non Volatile Memory Cells and Corresponding Programming Method
US20100080055A1 (en) * 2007-08-15 2010-04-01 Oki Semiconductor Co., Ltd. Semiconductor memory device
US20100284221A1 (en) * 2009-05-06 2010-11-11 Samsung Electronics Co., Ltd. Nonvolatile memory device and method for controlling word line or bit line thereof
US8787075B2 (en) 2010-08-14 2014-07-22 The New Industry Research Organization Low-voltage semiconductor memory
US20150200015A1 (en) * 2014-01-15 2015-07-16 SK Hynix Inc. Semiconductor memory device and method of operating the same
US20220180921A1 (en) * 2020-12-03 2022-06-09 SK Hynix Inc. Memory device

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100634438B1 (en) 2004-10-05 2006-10-16 삼성전자주식회사 Common source line control scheme of non-volatile memory device capable of improving read characteristic
ITMI20041957A1 (en) * 2004-10-15 2005-01-15 St Microelectronics Srl MEMORY DEVICE
DE602004009078T2 (en) * 2004-10-15 2008-06-19 Stmicroelectronics S.R.L., Agrate Brianza memory order
KR20100035446A (en) 2008-09-26 2010-04-05 삼성전자주식회사 Nonvolatile memory device and driving method of the same
KR20110099564A (en) * 2010-03-02 2011-09-08 삼성전자주식회사 Flash memory device for improving repair efficiency and operation method thereof
IT1404368B1 (en) * 2010-12-21 2013-11-22 St Microelectronics Srl MEMORY DEVICE AND ITS READING METHOD
US8730739B2 (en) * 2012-01-17 2014-05-20 Eon Silicon Solution Inc. Semiconductor device for accelerating erase verification process and method therefor
TWI650769B (en) * 2018-05-22 2019-02-11 華邦電子股份有限公司 Memory device and programming method for memory cell array

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5953274A (en) * 1994-02-02 1999-09-14 Kabushiki Kaisha Toshiba Semiconductor memory device capable of storing plural-bit data in a single memory cell
US6018487A (en) * 1997-12-31 2000-01-25 Samsung Electronics Co., Ltd. Read-only memory device having bit line discharge circuitry and method of reading data from the same
US6157575A (en) 1998-03-26 2000-12-05 Samsung Electronics Co., Ltd Nonvolatile memory device and operating method thereof
US6347053B1 (en) 1999-01-26 2002-02-12 Samsung Electronics Co., Ltd. Nonviolatile memory device having improved threshold voltages in erasing and programming operations

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2504743B2 (en) * 1985-03-18 1996-06-05 日本電気株式会社 Semiconductor memory device
JPH0793019B2 (en) * 1988-09-02 1995-10-09 株式会社東芝 Semiconductor integrated circuit
JP3373632B2 (en) * 1993-03-31 2003-02-04 株式会社東芝 Nonvolatile semiconductor memory device
JPH09265791A (en) * 1996-03-28 1997-10-07 Nec Corp Semiconductor memory

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5953274A (en) * 1994-02-02 1999-09-14 Kabushiki Kaisha Toshiba Semiconductor memory device capable of storing plural-bit data in a single memory cell
US6018487A (en) * 1997-12-31 2000-01-25 Samsung Electronics Co., Ltd. Read-only memory device having bit line discharge circuitry and method of reading data from the same
US6157575A (en) 1998-03-26 2000-12-05 Samsung Electronics Co., Ltd Nonvolatile memory device and operating method thereof
US6347053B1 (en) 1999-01-26 2002-02-12 Samsung Electronics Co., Ltd. Nonviolatile memory device having improved threshold voltages in erasing and programming operations

Cited By (37)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040140485A1 (en) * 2001-04-02 2004-07-22 Nozomu Matsuzaki Semiconductor non-volatile storage device
US7180793B2 (en) 2001-04-02 2007-02-20 Renesas Technology Corp. Semiconductor non-volatile storage device
US6944056B2 (en) * 2001-04-02 2005-09-13 Renesas Technology Corp. Semiconductor non-volatile storage device
US20050237805A1 (en) * 2001-04-02 2005-10-27 Renesas Technology Corp. Semiconductor non-volatile storage device
US20050111264A1 (en) * 2003-11-24 2005-05-26 Myong-Jae Kim Flash memory device
US7248505B2 (en) * 2003-11-24 2007-07-24 Samsung Electronics Co., Ltd. Flash memory device
US7050354B2 (en) * 2003-12-16 2006-05-23 Freescale Semiconductor, Inc. Low-power compiler-programmable memory with fast access timing
US20050128836A1 (en) * 2003-12-16 2005-06-16 Motorola, Inc. Low-power compiler-programmable memory with fast access timing
US6982904B2 (en) * 2004-01-07 2006-01-03 Kabushiki Kaisha Toshiba Non-volatile semiconductor memory device and electric device with the same
US20050146959A1 (en) * 2004-01-07 2005-07-07 Kabushiki Kaisha Toshiba Non-volatile semiconductor memory device and electric device with the same
US20050243622A1 (en) * 2004-04-28 2005-11-03 Renesas Technology Corp. Nonvolatile semiconductor memory device that achieves speedup in read operation
US20070195601A1 (en) * 2004-04-28 2007-08-23 Renesas Technology Corp. Nonvolatile semiconductor memory device that achieves speedup in read operation
US7263002B2 (en) * 2004-04-28 2007-08-28 Renesas Technology Corp. Nonvolatile semiconductor memory device that achieves speedup in read operation
US7379345B2 (en) 2004-04-28 2008-05-27 Renesas Technology Corp. Nonvolatile semiconductor memory device that achieves speedup in read operation
US8284623B2 (en) 2006-03-28 2012-10-09 Micron Technology, Inc. Electronic device comprising non volatile memory cells and corresponding programming method
US20110170361A1 (en) * 2006-03-28 2011-07-14 Andrea Martinelli Electronic Device Comprising Non Volatile Memory Cells and Corresponding Programming Method
US7940590B2 (en) * 2006-03-28 2011-05-10 Andrea Martinelli Electronic device comprising non volatile memory cells and corresponding programming method
US20090213657A1 (en) * 2006-03-28 2009-08-27 Andrea Martinelli Electronic Device Comprising Non Volatile Memory Cells and Corresponding Programming Method
US7542369B2 (en) 2006-06-29 2009-06-02 Freescale Semiconductor, Inc. Integrated circuit having a memory with low voltage read/write operation
US20080019206A1 (en) * 2006-06-29 2008-01-24 Freescale Semiconductor, Inc. Integrated circuit having a memory with low voltage read/write operation
CN102394100B (en) * 2006-06-29 2014-09-24 飞思卡尔半导体公司 Integrated circuit having a memory with low voltage read/write operation
US7292495B1 (en) * 2006-06-29 2007-11-06 Freescale Semiconductor, Inc. Integrated circuit having a memory with low voltage read/write operation
CN102394100A (en) * 2006-06-29 2012-03-28 飞思卡尔半导体公司 Integrated circuit having a memory with low voltage read/write operation
US7793172B2 (en) 2006-09-28 2010-09-07 Freescale Semiconductor, Inc. Controlled reliability in an integrated circuit
US20080091990A1 (en) * 2006-09-28 2008-04-17 Bruce Klas M Controlled reliability in an integrated circuit
US8154944B2 (en) * 2007-08-15 2012-04-10 Oki Semiconductor Co., Ltd. Semiconductor memory device
US20100080055A1 (en) * 2007-08-15 2010-04-01 Oki Semiconductor Co., Ltd. Semiconductor memory device
US20090103379A1 (en) * 2007-10-22 2009-04-23 Shayan Zhang Integrated circuit memory having dynamically adjustable read margin and method therefor
US7688656B2 (en) 2007-10-22 2010-03-30 Freescale Semiconductor, Inc. Integrated circuit memory having dynamically adjustable read margin and method therefor
TWI482170B (en) * 2007-10-22 2015-04-21 Freescale Semiconductor Inc Integrated circuit memory having dynamically adjustable read margin and method therefor
US20100284221A1 (en) * 2009-05-06 2010-11-11 Samsung Electronics Co., Ltd. Nonvolatile memory device and method for controlling word line or bit line thereof
US8305806B2 (en) * 2009-05-06 2012-11-06 Samsung Electronics Co., Ltd. Nonvolatile memory device and method for controlling word line or bit line thereof
US8787075B2 (en) 2010-08-14 2014-07-22 The New Industry Research Organization Low-voltage semiconductor memory
US20150200015A1 (en) * 2014-01-15 2015-07-16 SK Hynix Inc. Semiconductor memory device and method of operating the same
US9424941B2 (en) * 2014-01-15 2016-08-23 SK Hynix Inc. Semiconductor memory device with sense amplifyer groups and method of operation the same
US20220180921A1 (en) * 2020-12-03 2022-06-09 SK Hynix Inc. Memory device
US11615835B2 (en) * 2020-12-03 2023-03-28 SK Hynix Inc. Memory device

Also Published As

Publication number Publication date
KR100423894B1 (en) 2004-03-22
KR20030087674A (en) 2003-11-15
JP2003331591A (en) 2003-11-21
JP4184138B2 (en) 2008-11-19
US20030210581A1 (en) 2003-11-13

Similar Documents

Publication Publication Date Title
US6781904B2 (en) Low-voltage semiconductor memory device
US6587375B2 (en) Row decoder for a nonvolatile memory device
US7336541B2 (en) NAND flash memory cell programming
KR960000616B1 (en) Non-volatile semiconductor memory device
US7663929B2 (en) Semiconductor memory device
US7539059B2 (en) Selective bit line precharging in non volatile memory
US7280407B2 (en) Semiconductor memory device including floating gates and control gates, control method for the same, and memory card including the same
US8503249B2 (en) Semiconductor memory column decoder device and method
US7613044B2 (en) Method and apparatus for high voltage operation for a high performance semiconductor memory device
US6680865B2 (en) Nonvolatile memory for which program operation is optimized by controlling source potential
KR100536613B1 (en) Nor type flash memory device being capable of reducing program time and its program method
US7489557B2 (en) Methods for reducing write time in nonvolatile memory devices and related devices
US7394719B2 (en) Flash memory device with burst read mode of operation
US20040032763A1 (en) Flash memory device with stable source line regardless of bit line coupling and loading effect
US6816421B2 (en) Nonvolatile semiconductor memory
JP3615009B2 (en) Semiconductor memory device
JP4828520B2 (en) Semiconductor device and control method thereof
US20080094905A1 (en) Nonvolatile Memory
US7532510B2 (en) Flash memory device with sector access
US10083755B2 (en) Discharge circuit and semiconductor memory device
US7088631B2 (en) Semiconductor storage apparatus
US7684240B2 (en) Flash memory device having bit lines decoded in irregular sequence
EP1065669A2 (en) High-density NOR-type flash memory device and programming method therefor
WO2023002644A1 (en) Semiconductor memory device
JP2000512057A (en) Floating gate memory device with low current page buffer

Legal Events

Date Code Title Description
AS Assignment

Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LEE, SEUNG-KEUN;LIM, YOUNG-HO;REEL/FRAME:013730/0358

Effective date: 20030114

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20160824