US6764917B1 - SOI device with different silicon thicknesses - Google Patents

SOI device with different silicon thicknesses Download PDF

Info

Publication number
US6764917B1
US6764917B1 US10/023,350 US2335001A US6764917B1 US 6764917 B1 US6764917 B1 US 6764917B1 US 2335001 A US2335001 A US 2335001A US 6764917 B1 US6764917 B1 US 6764917B1
Authority
US
United States
Prior art keywords
silicon layer
silicon
transistor
source
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US10/023,350
Inventor
Darin A. Chan
William G. En
John G. Pellerin
Mark W. Michael
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Inc
Original Assignee
Advanced Micro Devices Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Micro Devices Inc filed Critical Advanced Micro Devices Inc
Assigned to ADVANCED MICRO DEVICES, INC. reassignment ADVANCED MICRO DEVICES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PELLERIN, JOHN G., MICHAEL, MARK W., CHAN, DARIN A., EN, WILLIAM G.
Priority to US10/023,350 priority Critical patent/US6764917B1/en
Priority to AU2002357367A priority patent/AU2002357367A1/en
Priority to CNB028255488A priority patent/CN1320657C/en
Priority to GB0416018A priority patent/GB2407703B/en
Priority to DE10297583T priority patent/DE10297583B4/en
Priority to PCT/US2002/041102 priority patent/WO2003054966A1/en
Priority to JP2003555588A priority patent/JP2005514770A/en
Priority to KR1020047009734A priority patent/KR100948938B1/en
Publication of US6764917B1 publication Critical patent/US6764917B1/en
Application granted granted Critical
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. AFFIRMATION OF PATENT ASSIGNMENT Assignors: ADVANCED MICRO DEVICES, INC.
Assigned to GLOBALFOUNDRIES U.S. INC. reassignment GLOBALFOUNDRIES U.S. INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/84Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1203Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body the substrate comprising an insulating body on a semiconductor body, e.g. SOI

Definitions

  • the present invention relates to the manufacturing of semiconductor devices, and more particularly, to forming silicon on insulator devices having improved characteristics.
  • MOS metal-oxide-semiconductor
  • a typical MOS device includes a bulk semiconductor substrate on which a gate electrode is disposed.
  • the gate electrode which acts as a conductor, receives an input signal to control operation of the device.
  • Source and drain regions are typically formed in regions of the substrate adjacent the gate electrodes by doping the regions with a dopant of a desired conductivity. The conductivity of the doped region depends on the type of impurity used to dope the region.
  • the typical MOS device is symmetrical, in that the source and drain are interchangeable. Whether a region acts as a source or drain typically depends on the respective applied voltages and the type of device being made.
  • the collective term source/drain region is used herein to generally describe an active region used for the formation of either a source or drain.
  • the semiconductor layer can be formed on an insulating substrate, or over an insulation layer formed in a semiconductor substrate.
  • This technology is referred to as Silicon-on-Insulator (SOI) technology.
  • Silicon on insulator materials offer potential advantages over bulk materials for the fabrication of high performance integrated circuits. For example dielectric isolation and reduction of parasitic capacitance improve circuit performance.
  • SOI is more resistant to radiation.
  • SOS silicon-on-sapphire
  • CMOS radiation-hardened complimentary MOS
  • a disadvantage of many SOI devices is the lack of a bulk silicon or body contact to the MOS transistor. If the channel/body region is left “floating”, various hysteresis effects can prevent proper circuit operation. These effects include the so-called “kink” effect and the parasitic lateral bipolar action. Partially-depleted devices are such that the maximum depletion width in the body is smaller than the thickness of the semiconductor Si layer, and a quasi-neutral region results which has a floating potential. These floating body effects may result in undesirable performance in SOI devices.
  • MOS devices using SOI structure typically fall in one of two groups depending on the type of dopants used to form the source, drain and channel regions.
  • the two groups are often referred to as n-channel and p-channel devices.
  • the type of channel is identified based on the conductivity type of the channel which is developed under the transverse electric field.
  • NMOS n-channel MOS
  • PMOS p-channel MOS
  • p-type impurities e.g., boron
  • NMOS and PMOS SOI transistors One consideration when manufacturing NMOS and PMOS SOI transistors is maintaining a proper channel length.
  • the channel length can be shortened, for example, if the source/drain regions are exposed to excessive temperature and/or time during activation. This causes excess lateral diffusion of the dopants, which causes the channel length to shorten.
  • NMOS and PMOS transistors are formed on a single chip and are therefore exposed to the same temperature/time profile during dopant activation. However, because the NMOS and PMOS transistors are formed using different dopants, which likely have different diffusion characteristics, the temperature/time profile for at least one of the NMOS or PMOS transistors will not be optimized.
  • Another consideration when forming transistors on a SOI structure is the formation of both fully depleted and partially depleted transistors.
  • the source/drain regions extend all the way through the silicon layer to the insulator, and in a partially depleted transistor, the source/drain regions extend partially through the silicon layer.
  • One difference between a partially depleted transistor and fully depleted transistor is that the threshold voltage to obtain a drive or on current through a fully depleted transistor is lower than the threshold voltage for a partially depleted transistor. Accordingly, a need exists for an improved method of forming devices on an SOI structure that allows for improved performance, minimization of floating body effects, and allows for separate optimization of separate transistors formed on the SOI structure.
  • inventions of the present invention provide a method of manufacturing a semiconductor device that improves performance, minimizes floating body effects, and allows for separate optimization of separate transistors formed on an SOI structure.
  • the method includes providing a silicon semiconductor layer over an insulating layer, and partially removing a first portion of the silicon layer.
  • the silicon layer includes the first portion and a second portion, and a thickness of the second portion is greater than a thickness of the first portion. Initially, the first and second portions of the silicon layer can initially have the same thickness.
  • the first portion of the silicon layer is partially removed by etching.
  • the partial removal of the first portion of the silicon layer can also include depositing a resist over the silicon layer and exposing and developing the resist to expose the first portion of the silicon layer.
  • the thickness of the first portion is determined by etching the first portion for a predetermined length of time.
  • the first portion of the silicon layer is partially removed by oxidizing the first portion of the silicon layer and removing the oxidized silicon.
  • the partial removal of the first portion of the silicon layer can also include depositing a mask layer and a resist over the silicon layer and exposing and developing the resist to expose a portion of the mask layer over the first portion of the silicon layer and removing the mask layer over the first portion of the silicon layer. After partially removing the first portion, the mask layer can then be removed.
  • Isolating features can be formed before or after the first portion of the silicon layer is partially removed.
  • a first transistor can be formed in the first portion and a second transistor can be formed in the second portion.
  • the first transistor can be a fully depleted transistor, and the second transistor can be a partially depleted transistor.
  • the first transistor can include source/drain regions formed with a first dopant and the second transistor can include source/drain regions formed with a second dopant, and the diffusivity of the second dopant into silicon is greater than the diffusivity of the first dopant into silicon.
  • a semiconductor device in another embodiment, includes an insulating layer and a silicon semiconductor layer over the insulating layer.
  • the silicon layer includes a first portion and a second portion, and a thickness of the second portion is greater than a thickness of the first portion.
  • FIGS. 1A-1D schematically illustrate sequential phases of a SOI fabrication method according to one embodiment of the present invention.
  • FIGS. 2A-2D schematically illustrate sequential phases of a SOI fabrication method according to another embodiment of the present invention.
  • FIG. 3 schematically illustrates a SOI semiconductor device having different portions with silicon layers having different thicknesses.
  • FIG. 4 illustrates the semiconductor device of FIG. 3 after features are formed on the silicon layers having different thicknesses.
  • FIG. 5 schematically illustrates a SOI semiconductor device in which the isolating regions are removed.
  • the present invention improves performance, reduces floating body effects, and allows for separate optimization of separate transistors formed on an SOI structure. This is achieved, in part, by providing a semiconductor device having different portions, with each portion having a silicon semiconductor layer of the SOI structure, and a thickness of one portion of the silicon layer differing from another portion of the silicon layer. In so doing, the thickness of each portion of the silicon layer can be optimized depending upon factors, such as whether a transistor formed on the SOI structure is to be partially or fully depleted and the diffusion characteristics of the dopants used to form the transistors.
  • FIGS. 1A and 2A illustrate a conventional SOI structure.
  • the SOI structure includes a silicon semiconductor layer 14 above an insulator layer 12 .
  • the SOI structure is then positioned over a substrate 10 .
  • the invention is not limited as to the manner in which the SOI structure is formed.
  • one method of forming an SOI structure involves implanting heavy doses of oxygen into the substrate 10 .
  • the substrate 10 is then subjected to an annealing process, which forms a silicon oxide insulator layer 12 and the silicon layer 14 above the insulator layer 12 .
  • Another method of forming an SOI structure includes a technique termed wafer bonding in which the SOI structure is bonded onto a substrate 10 .
  • the substrate 10 can be formed from any material suitable for use with an SOI structure, for example, metal substrates have been contemplated. However, in one aspect, the substrate 10 is formed from silicon.
  • the insulator layer 12 can be formed from any material suitable for use with an SOI structure.
  • sapphire and Si 3 N 4 are materials known to be acceptable for use with an SOI structure.
  • the insulator layer 12 is formed from SiO 2 .
  • the insulator layer 12 can have a thickness from about 100 to 500 nanometers.
  • the silicon layer 14 is formed above the insulator layer 12 , and the silicon layer 14 is not limited as to a particular thickness. However, in a current aspect of the present invention, the thickness of the silicon layer 14 can be optimized for particular individual devices formed on the wafer. In this manner, a semiconductor device can be provided with different portions, each portion having a silicon layer 14 with a thickness that differs from another portion. The invention is also not limited in the manner in which the thickness of the silicon layer 14 of each portion is modified. Two exemplary methods of modifying the thickness of the silicon layer 14 are respectively illustrated in FIGS. 1A-D and 2 A-D.
  • a photoresist 22 is formed over the silicon layer 14 , and in FIG. 1C, the photoresist 22 is selectively irradiated using a photolithographic system, such as a step and repeat optical projection system, in which ultraviolet light from a mercury-vapor lamp is projected through a first reticle and a focusing lens to obtain a first image pattern.
  • the photoresist 22 is then developed, and the irradiated portions of the photoresist 22 are removed to provide openings in the photoresist 22 .
  • the openings expose portions of the silicon layer 14 , which will thereby define the portions of the silicon layer 14 having a modified thickness.
  • An etch typically anisotropic, although not limited in this manner, is then applied to remove a certain thickness of the exposed portions of the silicon layer 14 .
  • isolation features 18 can be provided in the silicon layer 14 .
  • the invention is not limited in the manner in which the isolation features 18 are formed.
  • a shallow isolation trench can be formed by etching either isotropically with wet techniques or anisotropically with dry etch techniques. An oxide is thereafter deposited within the trench.
  • a field oxide can be formed. A field oxide is typically formed via thermal oxidation in an oxygen-steam ambient at temperatures from about 850 to 1050° C.
  • a patterned, oxidation-resistant mask can be used to prevent oxidation of non-isolation device regions.
  • the mask is removed using known techniques, for example hot phosphoric acid for a silicon nitride mask or buffered hydrofluoric acid for a pad oxide mask.
  • the isolation features 18 can be formed before the thickness of certain portions of the silicon layer 14 are modified. Furthermore, as also illustrated in FIGS. 2A-2D, a hard mask can be formed over the silicon layer 14 to aid in etching of the silicon layer 14 . As illustrated in FIG. 2B, the isolation features 18 are formed in the silicon layer 14 , and as described above, the invention is not limited in the manner in which the isolation features 18 are formed.
  • a mask layer 20 is formed over the silicon layer 14 , and the invention is not limited as to a particular mask layer 20 .
  • the mask layer 20 can be formed from an anti-reflective film, which can be advantageously used during fine line patterning.
  • the mask layer 20 is formed from silicon nitride.
  • a photoresist 22 is formed over the mask layer 20 .
  • the photoresist 22 is selectively irradiated using a photolithographic system, such as a step and repeat optical projection system, in which ultraviolet light from a mercury-vapor lamp is projected through a first reticle and a focusing lens to obtain a first image pattern.
  • the photoresist 22 is then developed, and the irradiated portions of the photoresist 22 are removed to provide openings in the photoresist 22 .
  • the openings expose portions of the mask layer 20 .
  • a portion of the exposed mask layer 20 below the openings in the photoresist 22 is then removed, which exposes portions of the silicon layer 14 to be modified.
  • the exposed portions of the silicon layer 14 are partially removed, and the invention is not limited in the manner in which the exposed portions of the silicon layer 14 are partially removed.
  • the exposed portions of the silicon layer 14 can be partially removed using an etch, such as an anisotropic etch.
  • the amount of the exposed portions of the silicon layer 14 being removed can be determined, for example, by subjecting the exposed portions of the silicon layer 14 to the etch for a given time, as the removal rate of silicon for a given etchant is known.
  • Another example of partially removing exposed portions of the silicon layer 14 involves oxidizing the exposed portions of the silicon layer 14 to form silicon oxide. The silicon oxide can then be removed leaving only the silicon layer 14 .
  • An advantage of using this process is that the consumption of silicon to form silicon oxide can be very closely controlled, and this allows for precise control of the partial removal of the exposed portions of the silicon layer 14 .
  • the features can include a gate dielectric 16 and a gate electrode 24 over the gate dielectric 16 .
  • Sidewall spacers 36 , 38 can be formed on sidewalls 26 , 28 of the gate electrode 24
  • source/drain extensions 30 , 32 can be formed in the silicon layer 14 underneath the sidewall spacers 36 , 38 .
  • source/drain regions 40 , 42 can be formed in the silicon layer 14 . As shown, the source/drain regions 40 a , 42 a in a first portion of the semiconductor device can have different depths than the source/drain regions 40 b , 42 b in a second portion of the semiconductor device.
  • the isolation features 18 can be removed, and the invention is not limited as to the manner in which the isolation features 18 are removed.
  • the isolation features 18 can be removed using an etchant having a high selectivity to the material with which the isolation features 18 are formed.
  • the silicon layer 14 between the isolation features 18 can be relaxed.
  • the silicon layer 14 is stressed, and this stressing of the silicon layer 14 can degrade transistor performance.
  • the removal of the relaxing of the silicon layer 14 is not limited to semiconductor devices having portions with different depths.
  • the relaxing of the silicon layer 14 can occur for semiconductor devices having a silicon layer 14 with a single depth.
  • NMOS and PMOS transistors can be optimized. For example, a transistor with a dopant (e.g., boron) that has a greater diffusion rate in silicon can be formed on a portion of the silicon layer having a greater thickness than a portion of the silicon layer upon which another transistor, with a dopant (e.g., arsenic) with a lower diffusion rate, is formed.
  • a dopant e.g., arsenic
  • Another advantage of providing a semiconductor device having different portions, with each portion having a silicon layer with a thickness that differs from another portion, is that both fully and partially depleted transistors can be easily formed.
  • a partially depleted transistor can be formed on a portion of the silicon layer having a greater thickness
  • a fully depleted transistor can be formed on a portion of the silicon layer with a lesser thickness.
  • floating body effects can be minimized by eliminating the neutral region between the source/drain region and the insulating layer by making all transistors fully depleted.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Manufacturing & Machinery (AREA)
  • Thin Film Transistor (AREA)
  • Element Separation (AREA)
  • Recrystallisation Techniques (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)

Abstract

A method of manufacturing a semiconductor device includes providing a silicon semiconductor layer over an insulating layer, and partially removing a first portion of the silicon layer. The silicon layer includes the first portion and a second portion, and a thickness of the second portion is greater than a thickness of the first portion. Initially, the first and second portions of the silicon layer initially can have the same thickness. A semiconductor device is also disclosed.

Description

FIELD OF THE INVENTION
The present invention relates to the manufacturing of semiconductor devices, and more particularly, to forming silicon on insulator devices having improved characteristics.
BACKGROUND OF THE INVENTION
Over the last few decades, the semiconductor industry has undergone a revolution by the use of semiconductor technology to fabricate small, highly integrated electronic devices, and the most common semiconductor technology presently used is silicon-based. A large variety of semiconductor devices have been manufactured having various applications in numerous disciplines. One silicon-based semiconductor device is a metal-oxide-semiconductor (MOS) transistor. The MOS transistor is one of the basic building blocks of most modern electronic circuits. Importantly, these electronic circuits realize improved performance and lower costs, as the performance of the MOS transistor is increased and as manufacturing costs are reduced.
A typical MOS device includes a bulk semiconductor substrate on which a gate electrode is disposed. The gate electrode, which acts as a conductor, receives an input signal to control operation of the device. Source and drain regions are typically formed in regions of the substrate adjacent the gate electrodes by doping the regions with a dopant of a desired conductivity. The conductivity of the doped region depends on the type of impurity used to dope the region. The typical MOS device is symmetrical, in that the source and drain are interchangeable. Whether a region acts as a source or drain typically depends on the respective applied voltages and the type of device being made. The collective term source/drain region is used herein to generally describe an active region used for the formation of either a source or drain.
As an alternative to forming a MOS device on a bulk semiconductor substrate, the semiconductor layer can be formed on an insulating substrate, or over an insulation layer formed in a semiconductor substrate. This technology is referred to as Silicon-on-Insulator (SOI) technology. Silicon on insulator materials offer potential advantages over bulk materials for the fabrication of high performance integrated circuits. For example dielectric isolation and reduction of parasitic capacitance improve circuit performance. Compared to bulk circuits, SOI is more resistant to radiation. For example, silicon-on-sapphire (SOS) (SOS) technology has been successfully used for years to fabricate radiation-hardened complimentary MOS (CMOS) circuits for military applications. Circuit layout in SOI can also be greatly simplified and packing density greatly increased if the devices are made without body contacts in which the body regions of these devices are “floating”.
A disadvantage of many SOI devices is the lack of a bulk silicon or body contact to the MOS transistor. If the channel/body region is left “floating”, various hysteresis effects can prevent proper circuit operation. These effects include the so-called “kink” effect and the parasitic lateral bipolar action. Partially-depleted devices are such that the maximum depletion width in the body is smaller than the thickness of the semiconductor Si layer, and a quasi-neutral region results which has a floating potential. These floating body effects may result in undesirable performance in SOI devices.
MOS devices using SOI structure typically fall in one of two groups depending on the type of dopants used to form the source, drain and channel regions. The two groups are often referred to as n-channel and p-channel devices. The type of channel is identified based on the conductivity type of the channel which is developed under the transverse electric field. In an n-channel MOS (NMOS) device, for example, the conductivity of the channel under a transverse electric field is of the conductivity type associated with n-type impurities (e.g., arsenic or phosphorous). Conversely, the channel of a p-channel MOS (PMOS) device under the transverse electric field is associated with p-type impurities (e.g., boron).
One consideration when manufacturing NMOS and PMOS SOI transistors is maintaining a proper channel length. The channel length can be shortened, for example, if the source/drain regions are exposed to excessive temperature and/or time during activation. This causes excess lateral diffusion of the dopants, which causes the channel length to shorten. NMOS and PMOS transistors are formed on a single chip and are therefore exposed to the same temperature/time profile during dopant activation. However, because the NMOS and PMOS transistors are formed using different dopants, which likely have different diffusion characteristics, the temperature/time profile for at least one of the NMOS or PMOS transistors will not be optimized.
Another consideration when forming transistors on a SOI structure is the formation of both fully depleted and partially depleted transistors. In a fully depleted transistor, the source/drain regions extend all the way through the silicon layer to the insulator, and in a partially depleted transistor, the source/drain regions extend partially through the silicon layer. One difference between a partially depleted transistor and fully depleted transistor is that the threshold voltage to obtain a drive or on current through a fully depleted transistor is lower than the threshold voltage for a partially depleted transistor. Accordingly, a need exists for an improved method of forming devices on an SOI structure that allows for improved performance, minimization of floating body effects, and allows for separate optimization of separate transistors formed on the SOI structure.
SUMMARY OF THE INVENTION
This and other needs are met by embodiments of the present invention which provide a method of manufacturing a semiconductor device that improves performance, minimizes floating body effects, and allows for separate optimization of separate transistors formed on an SOI structure. The method includes providing a silicon semiconductor layer over an insulating layer, and partially removing a first portion of the silicon layer. The silicon layer includes the first portion and a second portion, and a thickness of the second portion is greater than a thickness of the first portion. Initially, the first and second portions of the silicon layer can initially have the same thickness.
In another aspect of the invention, the first portion of the silicon layer is partially removed by etching. The partial removal of the first portion of the silicon layer can also include depositing a resist over the silicon layer and exposing and developing the resist to expose the first portion of the silicon layer. The thickness of the first portion is determined by etching the first portion for a predetermined length of time.
In still another aspect of the invention, the first portion of the silicon layer is partially removed by oxidizing the first portion of the silicon layer and removing the oxidized silicon. The partial removal of the first portion of the silicon layer can also include depositing a mask layer and a resist over the silicon layer and exposing and developing the resist to expose a portion of the mask layer over the first portion of the silicon layer and removing the mask layer over the first portion of the silicon layer. After partially removing the first portion, the mask layer can then be removed.
Isolating features can be formed before or after the first portion of the silicon layer is partially removed. Also, a first transistor can be formed in the first portion and a second transistor can be formed in the second portion. The first transistor can be a fully depleted transistor, and the second transistor can be a partially depleted transistor. Also, the first transistor can include source/drain regions formed with a first dopant and the second transistor can include source/drain regions formed with a second dopant, and the diffusivity of the second dopant into silicon is greater than the diffusivity of the first dopant into silicon.
In another embodiment of the present invention, a semiconductor device is provided. The semiconductor device includes an insulating layer and a silicon semiconductor layer over the insulating layer. The silicon layer includes a first portion and a second portion, and a thickness of the second portion is greater than a thickness of the first portion.
Additional advantages of the present invention will become readily apparent to those skilled in this art from the following detailed description, wherein only the preferred embodiment of the present invention is shown and described, simply by way of illustration of the best mode contemplated for carrying out the present invention. As will be realized, the present invention is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects, all without departing from the invention. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
BRIEF DESCRIPTION OF THE DRAWINGS
Reference is made to the attached drawings, wherein elements having the same reference numeral designations represent like elements throughout, and wherein:
FIGS. 1A-1D schematically illustrate sequential phases of a SOI fabrication method according to one embodiment of the present invention.
FIGS. 2A-2D schematically illustrate sequential phases of a SOI fabrication method according to another embodiment of the present invention.
FIG. 3 schematically illustrates a SOI semiconductor device having different portions with silicon layers having different thicknesses.
FIG. 4 illustrates the semiconductor device of FIG. 3 after features are formed on the silicon layers having different thicknesses.
FIG. 5 schematically illustrates a SOI semiconductor device in which the isolating regions are removed.
DETAILED DESCRIPTION OF THE INVENTION
The present invention improves performance, reduces floating body effects, and allows for separate optimization of separate transistors formed on an SOI structure. This is achieved, in part, by providing a semiconductor device having different portions, with each portion having a silicon semiconductor layer of the SOI structure, and a thickness of one portion of the silicon layer differing from another portion of the silicon layer. In so doing, the thickness of each portion of the silicon layer can be optimized depending upon factors, such as whether a transistor formed on the SOI structure is to be partially or fully depleted and the diffusion characteristics of the dopants used to form the transistors.
Embodiments of the present invention are illustrated in FIGS. 1-5. FIGS. 1A and 2A illustrate a conventional SOI structure. The SOI structure includes a silicon semiconductor layer 14 above an insulator layer 12. The SOI structure is then positioned over a substrate 10. The invention is not limited as to the manner in which the SOI structure is formed. For example, one method of forming an SOI structure involves implanting heavy doses of oxygen into the substrate 10. The substrate 10 is then subjected to an annealing process, which forms a silicon oxide insulator layer 12 and the silicon layer 14 above the insulator layer 12. Another method of forming an SOI structure includes a technique termed wafer bonding in which the SOI structure is bonded onto a substrate 10. The substrate 10 can be formed from any material suitable for use with an SOI structure, for example, metal substrates have been contemplated. However, in one aspect, the substrate 10 is formed from silicon.
The insulator layer 12 can be formed from any material suitable for use with an SOI structure. For example, sapphire and Si3N4 are materials known to be acceptable for use with an SOI structure. However, in certain aspects, the insulator layer 12 is formed from SiO2. Although not limited in this manner, the insulator layer 12 can have a thickness from about 100 to 500 nanometers.
The silicon layer 14 is formed above the insulator layer 12, and the silicon layer 14 is not limited as to a particular thickness. However, in a current aspect of the present invention, the thickness of the silicon layer 14 can be optimized for particular individual devices formed on the wafer. In this manner, a semiconductor device can be provided with different portions, each portion having a silicon layer 14 with a thickness that differs from another portion. The invention is also not limited in the manner in which the thickness of the silicon layer 14 of each portion is modified. Two exemplary methods of modifying the thickness of the silicon layer 14 are respectively illustrated in FIGS. 1A-D and 2A-D.
In FIG. 1B, a photoresist 22 is formed over the silicon layer 14, and in FIG. 1C, the photoresist 22 is selectively irradiated using a photolithographic system, such as a step and repeat optical projection system, in which ultraviolet light from a mercury-vapor lamp is projected through a first reticle and a focusing lens to obtain a first image pattern. The photoresist 22 is then developed, and the irradiated portions of the photoresist 22 are removed to provide openings in the photoresist 22. The openings expose portions of the silicon layer 14, which will thereby define the portions of the silicon layer 14 having a modified thickness. An etch, typically anisotropic, although not limited in this manner, is then applied to remove a certain thickness of the exposed portions of the silicon layer 14.
In FIG. 1D, the remaining photoresist 22 is removed, and a semiconductor device precursor having different portions with a silicon layer 14 of different respective thicknesses is provided. Once the photoresist 22 is removed, as shown in FIG. 3, isolation features 18 can be provided in the silicon layer 14. The invention, however, is not limited in the manner in which the isolation features 18 are formed. For example, a shallow isolation trench can be formed by etching either isotropically with wet techniques or anisotropically with dry etch techniques. An oxide is thereafter deposited within the trench. As an alternative to the shallow isolation trench, a field oxide can be formed. A field oxide is typically formed via thermal oxidation in an oxygen-steam ambient at temperatures from about 850 to 1050° C. A patterned, oxidation-resistant mask can be used to prevent oxidation of non-isolation device regions. After formation of the field oxide, the mask is removed using known techniques, for example hot phosphoric acid for a silicon nitride mask or buffered hydrofluoric acid for a pad oxide mask.
Alternatively, as illustrated in FIGS. 2A-2D, the isolation features 18 can be formed before the thickness of certain portions of the silicon layer 14 are modified. Furthermore, as also illustrated in FIGS. 2A-2D, a hard mask can be formed over the silicon layer 14 to aid in etching of the silicon layer 14. As illustrated in FIG. 2B, the isolation features 18 are formed in the silicon layer 14, and as described above, the invention is not limited in the manner in which the isolation features 18 are formed.
In FIG. 2C, a mask layer 20 is formed over the silicon layer 14, and the invention is not limited as to a particular mask layer 20. For example, the mask layer 20 can be formed from an anti-reflective film, which can be advantageously used during fine line patterning. In a current aspect, the mask layer 20 is formed from silicon nitride.
Upon formation of the mask layer 20, a photoresist 22 is formed over the mask layer 20. In FIG. 2D, the photoresist 22 is selectively irradiated using a photolithographic system, such as a step and repeat optical projection system, in which ultraviolet light from a mercury-vapor lamp is projected through a first reticle and a focusing lens to obtain a first image pattern. The photoresist 22 is then developed, and the irradiated portions of the photoresist 22 are removed to provide openings in the photoresist 22. The openings expose portions of the mask layer 20. A portion of the exposed mask layer 20 below the openings in the photoresist 22 is then removed, which exposes portions of the silicon layer 14 to be modified.
After portions of the mask layer 20 have been removed, the exposed portions of the silicon layer 14 are partially removed, and the invention is not limited in the manner in which the exposed portions of the silicon layer 14 are partially removed. For example, the exposed portions of the silicon layer 14 can be partially removed using an etch, such as an anisotropic etch. The amount of the exposed portions of the silicon layer 14 being removed can be determined, for example, by subjecting the exposed portions of the silicon layer 14 to the etch for a given time, as the removal rate of silicon for a given etchant is known. Another example of partially removing exposed portions of the silicon layer 14 involves oxidizing the exposed portions of the silicon layer 14 to form silicon oxide. The silicon oxide can then be removed leaving only the silicon layer 14. An advantage of using this process is that the consumption of silicon to form silicon oxide can be very closely controlled, and this allows for precise control of the partial removal of the exposed portions of the silicon layer 14.
As illustrated in FIG. 3, after the remaining mask layer 20 and photoresist 22 is removed using techniques known to those skilled in the art, a semiconductor device having different portions, with each portion having a silicon layer 14 with a thickness that differs from another portion, is provided. Once the thickness of certain portions of the silicon layer 14 has been modified, features, such as transistors although not limited in this manner, can be formed in the silicon layer 14, as illustrated in FIG. 4.
The features, for example, can include a gate dielectric 16 and a gate electrode 24 over the gate dielectric 16. Sidewall spacers 36, 38 can be formed on sidewalls 26, 28 of the gate electrode 24, and source/ drain extensions 30, 32 can be formed in the silicon layer 14 underneath the sidewall spacers 36, 38. Furthermore, source/drain regions 40, 42 can be formed in the silicon layer 14. As shown, the source/ drain regions 40 a, 42 a in a first portion of the semiconductor device can have different depths than the source/ drain regions 40 b, 42 b in a second portion of the semiconductor device.
In FIG. 5, the isolation features 18 can be removed, and the invention is not limited as to the manner in which the isolation features 18 are removed. For example, the isolation features 18 can be removed using an etchant having a high selectivity to the material with which the isolation features 18 are formed. By removing the isolation features 18, the silicon layer 14 between the isolation features 18 can be relaxed. During formation of the isolation features 18, the silicon layer 14 is stressed, and this stressing of the silicon layer 14 can degrade transistor performance. Furthermore, it is noted that the removal of the relaxing of the silicon layer 14, for example by removing the isolation features between adjacent silicon layers 14, is not limited to semiconductor devices having portions with different depths. For example, the relaxing of the silicon layer 14 can occur for semiconductor devices having a silicon layer 14 with a single depth.
By providing a semiconductor device having different portions, with each portion having a silicon layer with a thickness that differs from another portion, the formation of NMOS and PMOS transistors can be optimized. For example, a transistor with a dopant (e.g., boron) that has a greater diffusion rate in silicon can be formed on a portion of the silicon layer having a greater thickness than a portion of the silicon layer upon which another transistor, with a dopant (e.g., arsenic) with a lower diffusion rate, is formed. Thus, the NMOS and PMOS transistors can both be exposed to an optimal temperature/time profile.
Another advantage of providing a semiconductor device having different portions, with each portion having a silicon layer with a thickness that differs from another portion, is that both fully and partially depleted transistors can be easily formed. For example, a partially depleted transistor can be formed on a portion of the silicon layer having a greater thickness, and a fully depleted transistor can be formed on a portion of the silicon layer with a lesser thickness. Thus, even if the source/drain regions extend down to the same depth, both partially and fully depleted transistors can be formed. Alternatively, floating body effects can be minimized by eliminating the neutral region between the source/drain region and the insulating layer by making all transistors fully depleted.
The present invention can be practiced by employing conventional materials, methodology and equipment. Accordingly, the details of such materials, equipment and methodology are not set forth herein in detail. In the previous descriptions, numerous specific details are set forth, such as specific materials, structures, chemicals, processes, etc., in order to provide a thorough understanding of the present invention. However, it should be recognized that the present invention can be practiced without resorting to the details specifically set forth. In other instances, well-known processing structures have not been described in detail, in order not to unnecessarily obscure the present invention.
Only the preferred embodiment of the present invention and but a few examples of its versatility are shown and described in the present disclosure. It is to be understood that the present invention is capable of use in various other combinations and environments and is capable of changes or modifications within the scope of the inventive concepts as expressed herein.

Claims (15)

What is claimed is:
1. A method of manufacturing a semiconductor device, comprising the steps of:
providing a silicon layer over an insulating layer, the silicon layer including a first portion and a second portion;
partially removing the first portion of the silicon layer, wherein a thickness of the second portion is greater than a thickness of the first portion; and
forming a first transistor in the first portion and a second transistor in the second portion, wherein:
the first transistor includes first source/drain regions and the second transistor includes second source/drain regions, and a depth of the second source/drain regions is greater than a depth of the first source/drain regions,
the first source/drain regions are formed with a first dopant and the second source/drain regions are formed with a second dopant, and
the diffusivity of the second dopant into silicon is greater than the diffusivity of the first dopant into silicon.
2. The method according to claim 1, wherein the first and second portions of the silicon layer initially have the same thickness.
3. The method according to claim 1, wherein the step of partially removing the first portion of the silicon layer includes etching the first portion.
4. The method according to claim 3, wherein the step of partially removing the first portion of the silicon layer includes depositing a resist over the silicon layer and exposing and developing the resist to expose the first portion of the silicon layer.
5. The method according to claim 3, wherein the thickness of the first portion is determined by etching the first portion for a predetermined length of time.
6. The method according to claim 1, wherein the step of partially removing the first portion of the silicon layer includes oxidizing the first portion of the silicon layer and removing the oxidized silicon.
7. The method according to claim 6, wherein the step of partially removing the first portion of the silicon layer includes depositing a mask layer and a resist over the silicon layer and exposing and developing the resist to expose a portion of the mask layer over the first portion of the silicon layer and removing the mask layer over the first portion of the silicon layer.
8. The method according to claim 7, further comprising the step of removing the mask layer.
9. The method according to claim 7, wherein the mask layer is an antireflective material.
10. The method according to claim 7, wherein the mask layer is silicon nitride.
11. The method according to claim 1, wherein the first portion of the silicon layer is immediately adjacent the second portion, and the first portion and the second portion are separated by an isolating feature.
12. The method according to claim 1, wherein the first transistor is a N-type transistor and the second transistor is a P-type transistor.
13. A semiconductor device, comprising:
an insulating layer;
a silicon layer over the insulating layer, the silicon layer including a first portion and a second portion; and
a first transistor is formed in the first portion and a second transistor is formed in the second portion, wherein
a thickness of the second portion is greater than a thickness of the first portion,
the first transistor includes first source/drain regions and the second transistor includes second source/drain regions,
a depth of the second source/drain regions greater than a depth of the first source/drain regions,
the first source/drain regions are formed with a first dopant and the second source/drain regions are formed with a second dopant, and
the diffusivity of the second dopant into silicon is greater than the diffusivity of the first dopant into silicon.
14. The method according to claim 13, wherein the first portion of the silicon layer is immediately adjacent the second portion, and the first portion and the second portion are separated by an isolating feature.
15. The semiconductor device according to claim 13, wherein the first transistor is a N-type and the second transistor is a P-type transistor.
US10/023,350 2001-12-20 2001-12-20 SOI device with different silicon thicknesses Expired - Fee Related US6764917B1 (en)

Priority Applications (8)

Application Number Priority Date Filing Date Title
US10/023,350 US6764917B1 (en) 2001-12-20 2001-12-20 SOI device with different silicon thicknesses
JP2003555588A JP2005514770A (en) 2001-12-20 2002-12-19 SOI devices with different silicon thickness
CNB028255488A CN1320657C (en) 2001-12-20 2002-12-19 Soi device with different silicon thicknesses
GB0416018A GB2407703B (en) 2001-12-20 2002-12-19 SOI device with different silicon thicknesses
DE10297583T DE10297583B4 (en) 2001-12-20 2002-12-19 Method for producing a Soi component with different silicon thicknesses
PCT/US2002/041102 WO2003054966A1 (en) 2001-12-20 2002-12-19 Soi device with different silicon thicknesses
AU2002357367A AU2002357367A1 (en) 2001-12-20 2002-12-19 Soi device with different silicon thicknesses
KR1020047009734A KR100948938B1 (en) 2001-12-20 2002-12-19 Soi device with different silicon thickness

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/023,350 US6764917B1 (en) 2001-12-20 2001-12-20 SOI device with different silicon thicknesses

Publications (1)

Publication Number Publication Date
US6764917B1 true US6764917B1 (en) 2004-07-20

Family

ID=21814574

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/023,350 Expired - Fee Related US6764917B1 (en) 2001-12-20 2001-12-20 SOI device with different silicon thicknesses

Country Status (8)

Country Link
US (1) US6764917B1 (en)
JP (1) JP2005514770A (en)
KR (1) KR100948938B1 (en)
CN (1) CN1320657C (en)
AU (1) AU2002357367A1 (en)
DE (1) DE10297583B4 (en)
GB (1) GB2407703B (en)
WO (1) WO2003054966A1 (en)

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040121547A1 (en) * 2002-12-18 2004-06-24 Lee Dae Woo Structures of high voltage device and low voltage device, and method of manufacturing the same
US20050006704A1 (en) * 2002-10-25 2005-01-13 International Business Machines Corporation Silicon-on-insulator (SOI) integrated circuit (IC) chip with the silicon layers consisting of regions of different thickness
US6861716B1 (en) * 2003-10-31 2005-03-01 International Business Machines Corporation Ladder-type gate structure for four-terminal SOI semiconductor device
WO2006038164A1 (en) * 2004-10-08 2006-04-13 Koninklijke Philips Electronics N.V. Semiconductor device having substrate comprising layer with different thicknesses and method of manufacturing the same
US20060145257A1 (en) * 2001-10-11 2006-07-06 Oki Electric Industry Co., Ltd. Method of fabricating a semiconductor device having full depletion type logic transistors and partial depletion type memory transistors
US20070102769A1 (en) * 2005-11-08 2007-05-10 Taiwan Semiconductor Manufacturing Company, Ltd. Dual SOI structure
WO2007114983A2 (en) * 2006-03-30 2007-10-11 Freescale Semiconductor Inc. Method of making a multiple crystal orientation semiconductor device
US20130270680A1 (en) * 2005-02-10 2013-10-17 Advanced Micro Devices, Inc. Method for forming semiconductor devices with active silicon height variation
US20160071947A1 (en) * 2014-09-10 2016-03-10 Globalfoundries Inc. Method including a replacement of a dummy gate structure with a gate structure including a ferroelectric material
US20170345724A1 (en) * 2016-05-24 2017-11-30 X-Fab Semiconductor Foundries Ag Method for the formation of transistors pdso1 and fdso1 on a same substrate
CN110660804A (en) * 2018-06-28 2020-01-07 台湾积体电路制造股份有限公司 Integrated chip and method for forming integrated chip
US10748934B2 (en) 2018-08-28 2020-08-18 Qualcomm Incorporated Silicon on insulator with multiple semiconductor thicknesses using layer transfer
US11011547B2 (en) * 2018-04-24 2021-05-18 X-Fab France Method for forming a microelectronic device
US20220285403A1 (en) * 2020-04-17 2022-09-08 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor wafer with devices having different top layer thicknesses

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6764917B1 (en) * 2001-12-20 2004-07-20 Advanced Micro Devices, Inc. SOI device with different silicon thicknesses
JP5003857B2 (en) * 2005-11-02 2012-08-15 セイコーエプソン株式会社 Manufacturing method of semiconductor device
JP5548356B2 (en) * 2007-11-05 2014-07-16 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
US7939389B2 (en) * 2008-04-18 2011-05-10 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method for manufacturing the same
US10141229B2 (en) * 2016-09-29 2018-11-27 Globalfoundries Inc. Process for forming semiconductor layers of different thickness in FDSOI technologies
JP2018148123A (en) * 2017-03-08 2018-09-20 ソニーセミコンダクタソリューションズ株式会社 Semiconductor device and semiconductor device manufacturing method

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4642878A (en) * 1984-08-28 1987-02-17 Kabushiki Kaisha Toshiba Method of making MOS device by sequentially depositing an oxidizable layer and a masking second layer over gated device regions
US5463238A (en) 1992-02-25 1995-10-31 Seiko Instruments Inc. CMOS structure with parasitic channel prevention
US5627399A (en) * 1989-10-11 1997-05-06 Nippondenso Co., Ltd. Semiconductor device
US5909400A (en) * 1997-08-22 1999-06-01 International Business Machines Corporation Three device BICMOS gain cell
JPH11176925A (en) 1997-12-05 1999-07-02 Asahi Kasei Micro Syst Co Ltd Manufacture of semiconductor device
US5940691A (en) 1997-08-20 1999-08-17 Micron Technology, Inc. Methods of forming SOI insulator layers and methods of forming transistor devices
US6060748A (en) * 1996-12-26 2000-05-09 Kabushiki Kaisha Toshiba Semiconductor integrated circuit device using a silicon-on-insulator substrate
US6180986B1 (en) * 1998-07-28 2001-01-30 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and method of manufacturing the same
US20010045561A1 (en) * 2000-04-19 2001-11-29 Toshio Hata Nitride based semiconductor light emitting element
US6537891B1 (en) * 2000-08-29 2003-03-25 Micron Technology, Inc. Silicon on insulator DRAM process utilizing both fully and partially depleted devices
WO2003054966A1 (en) 2001-12-20 2003-07-03 Advanced Micro Devices, Inc. Soi device with different silicon thicknesses

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW214603B (en) * 1992-05-13 1993-10-11 Seiko Electron Co Ltd Semiconductor device
JPH07106579A (en) * 1993-10-08 1995-04-21 Hitachi Ltd Semiconductor device and its manufacture
JP3114654B2 (en) * 1997-06-05 2000-12-04 日本電気株式会社 Method for manufacturing semiconductor device
CA2588865A1 (en) * 2004-11-23 2006-06-01 Xiao Bing Wang Detection of nucleic acid variation by cleavage-amplification method

Patent Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4642878A (en) * 1984-08-28 1987-02-17 Kabushiki Kaisha Toshiba Method of making MOS device by sequentially depositing an oxidizable layer and a masking second layer over gated device regions
US5627399A (en) * 1989-10-11 1997-05-06 Nippondenso Co., Ltd. Semiconductor device
US5463238A (en) 1992-02-25 1995-10-31 Seiko Instruments Inc. CMOS structure with parasitic channel prevention
US6060748A (en) * 1996-12-26 2000-05-09 Kabushiki Kaisha Toshiba Semiconductor integrated circuit device using a silicon-on-insulator substrate
US5940691A (en) 1997-08-20 1999-08-17 Micron Technology, Inc. Methods of forming SOI insulator layers and methods of forming transistor devices
US6110765A (en) 1997-08-20 2000-08-29 Micron Technology, Inc. Semiconductor devices and assemblies
US5909400A (en) * 1997-08-22 1999-06-01 International Business Machines Corporation Three device BICMOS gain cell
JPH11176925A (en) 1997-12-05 1999-07-02 Asahi Kasei Micro Syst Co Ltd Manufacture of semiconductor device
US6180986B1 (en) * 1998-07-28 2001-01-30 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and method of manufacturing the same
US20010045561A1 (en) * 2000-04-19 2001-11-29 Toshio Hata Nitride based semiconductor light emitting element
US6537891B1 (en) * 2000-08-29 2003-03-25 Micron Technology, Inc. Silicon on insulator DRAM process utilizing both fully and partially depleted devices
WO2003054966A1 (en) 2001-12-20 2003-07-03 Advanced Micro Devices, Inc. Soi device with different silicon thicknesses

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
International PCT Search Report dated Apr. 10, 2003. received in corresponding PCT Cast PCT US/02/41102.

Cited By (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7507610B2 (en) * 2001-10-11 2009-03-24 Oki Semiconductor Co., Ltd. Semiconductor memory device having full depletion type logic transistors and partial depletion type memory transistors
US20060145257A1 (en) * 2001-10-11 2006-07-06 Oki Electric Industry Co., Ltd. Method of fabricating a semiconductor device having full depletion type logic transistors and partial depletion type memory transistors
US20050006704A1 (en) * 2002-10-25 2005-01-13 International Business Machines Corporation Silicon-on-insulator (SOI) integrated circuit (IC) chip with the silicon layers consisting of regions of different thickness
US7067371B2 (en) * 2002-10-25 2006-06-27 International Business Machines Corporation Silicon-on-insulator (SOI) integrated circuit (IC) chip with the silicon layers consisting of regions of different thickness
US6887772B2 (en) * 2002-12-18 2005-05-03 Electronics And Telecommunications Research Institute Structures of high voltage device and low voltage device, and method of manufacturing the same
US20040121547A1 (en) * 2002-12-18 2004-06-24 Lee Dae Woo Structures of high voltage device and low voltage device, and method of manufacturing the same
US6861716B1 (en) * 2003-10-31 2005-03-01 International Business Machines Corporation Ladder-type gate structure for four-terminal SOI semiconductor device
WO2006038164A1 (en) * 2004-10-08 2006-04-13 Koninklijke Philips Electronics N.V. Semiconductor device having substrate comprising layer with different thicknesses and method of manufacturing the same
US20130270680A1 (en) * 2005-02-10 2013-10-17 Advanced Micro Devices, Inc. Method for forming semiconductor devices with active silicon height variation
US20070102769A1 (en) * 2005-11-08 2007-05-10 Taiwan Semiconductor Manufacturing Company, Ltd. Dual SOI structure
US7986029B2 (en) * 2005-11-08 2011-07-26 Taiwan Semiconductor Manufacturing Company, Ltd. Dual SOI structure
WO2007114983A3 (en) * 2006-03-30 2008-01-03 Freescale Semiconductor Inc Method of making a multiple crystal orientation semiconductor device
US7402477B2 (en) 2006-03-30 2008-07-22 Freescale Semiconductor, Inc. Method of making a multiple crystal orientation semiconductor device
US20070238233A1 (en) * 2006-03-30 2007-10-11 Sadaka Mariam G Method of making a multiple crystal orientation semiconductor device
WO2007114983A2 (en) * 2006-03-30 2007-10-11 Freescale Semiconductor Inc. Method of making a multiple crystal orientation semiconductor device
US20160071947A1 (en) * 2014-09-10 2016-03-10 Globalfoundries Inc. Method including a replacement of a dummy gate structure with a gate structure including a ferroelectric material
US20170345724A1 (en) * 2016-05-24 2017-11-30 X-Fab Semiconductor Foundries Ag Method for the formation of transistors pdso1 and fdso1 on a same substrate
US10181429B2 (en) * 2016-05-24 2019-01-15 X-Fab Semiconductor Foundries Ag Method for the formation of transistors PDSO1 and FDSO1 on a same substrate
US11011547B2 (en) * 2018-04-24 2021-05-18 X-Fab France Method for forming a microelectronic device
CN110660804A (en) * 2018-06-28 2020-01-07 台湾积体电路制造股份有限公司 Integrated chip and method for forming integrated chip
US10748934B2 (en) 2018-08-28 2020-08-18 Qualcomm Incorporated Silicon on insulator with multiple semiconductor thicknesses using layer transfer
US20220285403A1 (en) * 2020-04-17 2022-09-08 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor wafer with devices having different top layer thicknesses
US11887987B2 (en) * 2020-04-17 2024-01-30 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor wafer with devices having different top layer thicknesses

Also Published As

Publication number Publication date
GB2407703A (en) 2005-05-04
GB2407703B (en) 2005-11-30
DE10297583T5 (en) 2004-11-11
DE10297583B4 (en) 2010-10-14
KR20040069186A (en) 2004-08-04
WO2003054966A1 (en) 2003-07-03
JP2005514770A (en) 2005-05-19
GB0416018D0 (en) 2004-08-18
CN1606807A (en) 2005-04-13
KR100948938B1 (en) 2010-03-23
AU2002357367A1 (en) 2003-07-09
CN1320657C (en) 2007-06-06

Similar Documents

Publication Publication Date Title
US6764917B1 (en) SOI device with different silicon thicknesses
US7417250B1 (en) Strained-silicon device with different silicon thicknesses
US6900094B2 (en) Method of selective removal of SiGe alloys
US6949420B1 (en) Silicon-on-insulator (SOI) substrate having dual surface crystallographic orientations and method of forming same
US20050156199A1 (en) Method of forming a CMOS device
KR20050004086A (en) Semiconductor device and manufacturing method thereof
KR19980084215A (en) Method of manufacturing transistor of semiconductor device
US5445107A (en) Semiconductor device and method of formation
JP2924763B2 (en) Method for manufacturing semiconductor device
KR100296130B1 (en) Manufacturing Method of Metal-Oxide-Semiconductor Field Effect Transistor Using Double-Layer Silicon Wafer
KR100322394B1 (en) Method of manufacturing semiconductor device
CN1964045A (en) Semiconductor structure and fabrication method thereof
JP2004193166A (en) Semiconductor device
US20080233695A1 (en) Integration method of inversion oxide (TOXinv) thickness reduction in CMOS flow without added pattern
JP3147161B2 (en) Field effect transistor and method of manufacturing the same
KR100731062B1 (en) Method of manufacturing high voltage device
US6271092B1 (en) Method for fabricating a semiconductor device
US20030116800A1 (en) Semiconductor device and method for fabricating the same
KR100344825B1 (en) Method for fabricating of semiconductor device
KR100303914B1 (en) Manufacturing method of semiconductor device
KR20020000293A (en) CMOS transistor and method for manufacturing the same
CN114446996A (en) Co-integrated High Voltage (HV) and Medium Voltage (MV) field effect transistors and anti-defect structures
KR100466025B1 (en) Method manufacturing semiconductor device having sti structure
KR20030049352A (en) Method of manufacturing a semiconductor device
KR19980029390A (en) Manufacturing method of semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: ADVANCED MICRO DEVICES, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHAN, DARIN A.;EN, WILLIAM G.;PELLERIN, JOHN G.;AND OTHERS;REEL/FRAME:012408/0896;SIGNING DATES FROM 20011212 TO 20011218

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: AFFIRMATION OF PATENT ASSIGNMENT;ASSIGNOR:ADVANCED MICRO DEVICES, INC.;REEL/FRAME:023119/0083

Effective date: 20090630

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20160720

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001

Effective date: 20201117