US4040169A - Method of fabricating an array of semiconductor devices - Google Patents

Method of fabricating an array of semiconductor devices Download PDF

Info

Publication number
US4040169A
US4040169A US05/644,515 US64451575A US4040169A US 4040169 A US4040169 A US 4040169A US 64451575 A US64451575 A US 64451575A US 4040169 A US4040169 A US 4040169A
Authority
US
United States
Prior art keywords
substrate
diode
layer
alignment tool
forming
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US05/644,515
Inventor
Ralph E. Rose
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
WJ Semiconductor Equipment Group Inc
Stellex Microwave Systems Inc
Signetics Corp
Original Assignee
Watkins Johnson Co
Signetics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US05/447,981 external-priority patent/US3930295A/en
Application filed by Watkins Johnson Co, Signetics Corp filed Critical Watkins Johnson Co
Priority to US05/644,515 priority Critical patent/US4040169A/en
Application granted granted Critical
Publication of US4040169A publication Critical patent/US4040169A/en
Anticipated expiration legal-status Critical
Assigned to STELLEX MICROWAVE SYSTEMS, INC., A CALIFORNIA CORPORATION reassignment STELLEX MICROWAVE SYSTEMS, INC., A CALIFORNIA CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WATKINS-JOHNSON COMPANY, A CALIFORNIA CORPORATION
Assigned to FIRST UNION COMMERCIAL CORPORATION reassignment FIRST UNION COMMERCIAL CORPORATION SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: STELLEX MICROWAVE SYSTEMS, INC.
Assigned to WJ SEMICONDUCTOR EQUIPMENT GROUP, INC. reassignment WJ SEMICONDUCTOR EQUIPMENT GROUP, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WATKINS-JOHNSON COMPANY
Assigned to STELLEX MICROWAVE SYSTEMS, INC. reassignment STELLEX MICROWAVE SYSTEMS, INC. RELEASE Assignors: FIRST UNION COMMERCIAL CORPORATION, AS COLLATERAL AGENT
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K13/00Apparatus or processes specially adapted for manufacturing or adjusting assemblages of electric components
    • H05K13/04Mounting of components, e.g. of leadless components
    • H05K13/046Surface mounting
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.
    • Y10T29/49133Assembling to base an electrical component, e.g., capacitor, etc. with component orienting
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/53Means to assemble or disassemble
    • Y10T29/5313Means to assemble electrical device
    • Y10T29/53191Means to apply vacuum directly to position or hold work part
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/53Means to assemble or disassemble
    • Y10T29/5313Means to assemble electrical device
    • Y10T29/53261Means to align and advance work part

Definitions

  • This invention relates generally to a method for fabricating a precisely aligned semiconductor array, and more particularly a method for alignment of semiconductor diodes using a tool and a method for fabrication of the tool.
  • EBS electron bombarded semiconductor
  • the device-to-device alignment be extremely precise so that the output from the diode array results solely from beam movement.
  • Device-to-device misalignment may contribute substantial error in the output.
  • adjacent devices such as diodes in the present invention
  • an electron beam is swept across the diodes a very precise amount. If it is necessary to sweep the electron beam more than anticipated then power is wasted and less efficient operation results.
  • the devices may be connected in series and the spacing between diodes then become particularly critical as any variation in spacing will produce a corresponding variation in output impedance of the series connected devices. Thus it may not be possible to couple the semiconductor target into a load properly.
  • Prior art methods of providing a diode array include separating a plurality of diodes into individual dice with the die dimensions accurately controlled, such as by sawing. The dice are then individually aligned and bonded to a substrate.
  • This technique in reality, lacks the required precision because of the inherent limitations in the mechanical device which must step from one diode position to an adjacent diode position as devices are individually bonded on a one-by-one basis.
  • the inherent limitations of mechanical one-by-one positioning become particularly acute when semiconductor dice must be placed very close together, on the order of 1 or 2 mils. Dice spacing of this order does not permit sufficient room to physically and rigidly grip each semiconductor die to prevent it from sliding while it is being bonded to a substrate.
  • a further object of this invention is to provide an alignment tool for positioning diodes in an array and a method for fabricating the tool.
  • a diode array is fabricated using an alignment tool of the type having spaced recesses formed in a semiconductor body.
  • the body is adapted to receive discrete diodes of the type having diode bonding pads so that the diode bond pads protrude above the surface of the body.
  • An insulating substrate having a surface is provided and a metal layer formed on the surface of the substrate is patterned to correspond with the diode bond pads of the spaced diodes which have been positioned by the alignment tool.
  • the substrate and patterned layer thereon is then heated to the melting temperature of the diode bond pads.
  • the diode bond pads and the substrate pattern are aligned in a confronting relationship and are brought into contact.
  • the substrate is allowed to cool and the tool is removed from the diode array formed on the substrate pattern.
  • FIGS. 1-10 show cross sectional views of a portion of a semiconductor body utilized as an alignment tool in accord with the present invention.
  • FIGS. 11 and 12 show the alignment tool having a plurality of diodes mounted therein, the tool placed in a holder and the combination placed in a conventional bonding apparatus.
  • the method for bonding diodes in an array in accord with the present invention requires an alignment tool for positioning discrete diode during the bonding process.
  • the starting material for the alignment tool is a semiconductor body or wafer 16, having a top planar surface 17 and a bottom planar surface 18, FIG. 1.
  • the semiconductor body 16 may be of silicon material having a ⁇ 100 > orientation and having top and bottom planar surfaces ground and polished to provide a body thickness of from 10 to 12 mils.
  • a first protective layer 19 is formed on the top planar surface 17 and a layer 20 on the bottom planar surface 18.
  • the protective layer may be an oxide of the semiconductor body having a thickness of 1 to 1.5 micrometers.
  • the top protective layer 19 is masked with a pattern defining the diode size, thickness range and diode spacing corresponding to the diodes that the alignment tool is to position, FIG. 2.
  • This may be a conventional step of applying a photoresist 21 to the top layer 19.
  • the body is etched in the areas of the top protective layer 19, that are exposed by the conventional photoresist process to form masking windows, or apertures 23. This etching step may be accomplished by attaching the body to an inert substrate with wax, leaving the patterned side exposed and etching the thermal oxide in the exposed areas, FIG. 3.
  • the portions of the semiconductor body which are exposed after the etching process are then etched through windows or apertures 23 to form recesses 24 having walls 24a with the desired depth determined by the diodes to be aligned by the tool, FIG. 4.
  • the etching may be accomplished by an anisotropic etch, such as in 30% sodium hydroxide at 60 to 80° .
  • the top protective layer 19 is then removed from the planar surface 17 such as by etching, FIG. 5.
  • the body 16 is demounted, cleaned and a second protective layer 26 formed on the planar surface 17 and the exposed walls of recesses 24, FIG. 6.
  • the bottom protective layer 20 is masked, such as by conventional photoresist technique, FIG. 7.
  • Windows or apertures 27 are formed in the layer 20 underlying the recesses 24 extending from planar surface 17, and portions of the body 28 are exposed.
  • the apertures or windows may be of rectangular shaped and of sufficient size to provide an anisotropic etching to a depth of 15 mils. Alignment of the underlying apertures 28 with the recesses 26 may be accomplished by use of an infra red microscope.
  • the portions of the semiconductor body 28 exposed through the mask are anisotropically etched forming botton recesses 29, which extend from the lower planar surface 18 to contact an exposed portion 31 of the layer 26, FIG. 8.
  • a relatively thin passivating layer 32 is formed on the exposed surfaces of the body.
  • Layer 32 may be an oxide of the body formed to a thickness of 1 to 1.5 micrometers, FIG. 10.
  • the body 16 may be dimensioned such as by scribing to provide an alignment tool having the desired diode size and diode pattern formed therein.
  • the alignment tool may be dimensioned to a rectangular pattern 0.6 inches on each side and having the diode array pattern centered thereon.
  • Tool holder 36 includes a housing 38 having a lower surface 39 and having a cavity 41 extending from said lower surface 39 within the housing 38.
  • Housing 38 has a passage 42 extending from cavity 41 through housing 38 exiting on a surface opposite surface 39.
  • Passage 42 has a bonder pin 43 slidably mounted within passage 42.
  • a vacuum tube 44 is in communication with cavity 41.
  • Cavity 41 has a porous block 46 suitably positioned within said cavity.
  • Bonder pin 43 is positioned in relation to block 46 so that when pressure means is applied to pin 43 the pin moves from a rest position to contact block 46 which transmits the force applied to pin 43 by said pressure means over the surface contacted by block 46.
  • alignment tool 34 is positioned over the open end of cavity 41 and resting on surface 39 and contacting porous block 46.
  • Vacuum means is applied to vacuum tube 44 to thereby urge alignment tool 34 against surface 39 and porous block 46.
  • Diodes 47 may now be loaded in the recesses of alignment tool 34, said diodes and tool positioned so that the diode bond pads 48 protrude from the alignment tool and extend outward from the combination of the holder 36 and the tool 34.
  • the diodes 47 are likewise urged against the outward suface of tool 34 by the vacuum means applied to vacuum tube 44.
  • Diodes 47 are positioned within the alignment tool 34 with outwardly facing bond pads 48, FIG. 12.
  • the diode bond pad 48 metal combines with the substrate metal, yet to be described, to form a diode bond metallization, thereby bonding the diodes into an array.
  • Two specific diode bond metallizations may be utilized, one metallization utilizing the gold-silicon eutectic and the other the gold-tin eutectic.
  • the process used to form the diode bond pads 48 may be accomplished subsequent to the conventional formation of the diodes 47.
  • the conventional formation of diodes 47 may be by diffusion or ion implantation of the diodes in a first surface of a semiconductor body which is then ground and polished to the desired diode thickness.
  • a relatively thick, impurity doped insulating layer is formed on the back side of the wafer, that is, the surface parallel to the planar front or first surface in which the diodes are formed.
  • the layer may be approximately 2000 Angstroms in thickness formed of phosphorous doped silicon dioxide.
  • the oxide may then be patterned to expose the semiconductor surface on the back of each diode.
  • the diode bond pad 48 may be formed.
  • the gold-silicon eutectic a first layer of 100 to 300 Angstroms of nickel is formed and sequentially a 1000 Angstrom layer of gold is formed on the exposed backside of the diodes.
  • the gold-tin eutectic a layer of 100 to 300 Angstroms of titanium is first formed, and then a 1000 to 1500 Angstrom layer of platinum or molybdenum layer is formed thereon. Finally a 1000 Angstrom layer of gold is formed on the platinum or molybdenum layer. The bond pads are then conventionally masked.
  • the gold-silicon semiconductor bodies have a 1 to 1.5 micrometer layer of gold formed thereon, such as by electroplating.
  • the gold-tin metallization semiconductor bodies have a layer of 3 to 4 micrometers of gold formed thereon, followed by a 2 to 3 micrometer layer of tine sequentially formed thereon.
  • a 1 to 1.5 micrometer layer of gold is formed on the tin layer.
  • the photoresist is then removed and excess portions of the metals removed by etching.
  • the semiconductor bodies are mounted on an inert substrate having the individual diodes exposed.
  • the diodes are then separated, such as by anisotropic etching in 30% sodium hydroxide at 60° C., as required.
  • the discrete diodes, having the diode bond pads 48 formed thereon may then be demounted, cleaned and inspected; prior to their being formed into a diode array.
  • vacuum means urges the diodes 47 against the recesses of alignment tool.
  • the plurality of diodes in the alignment tool 34 and the alignment tool holder 36 are placed in a conventional flip-chip beam lead bonding machine having vertical travel, FIG. 11.
  • An insulating substrate 51 has a metallization layer 52 formed thereon and patterned to correspond with the diode bond pads 48 of the spaced diodes 47 positioned by alignment tool 34.
  • the substrate 51 and the metallization layer 52 formed thereon are heated by the conventional bonder stage 53.
  • the bonder stage 53 and flip-chip bonding machine are positioned to align the diode bond pads 48 and confronting, patterned metal layer 52.
  • the metal layer 52 may be formed of gold and heated to approximately 450° C.
  • the conventional flip-chip bonding machine vertical travel is adjusted to bring the confronting diode bond pads 48 into contact with the metallization layer 52.
  • Pressure means may then be applied to bonder pin 43. Typically 0 to 5 pounds of pressure may be applied for a period of from 5-10 seconds.
  • the vacuum means is deenergized, the alignment tool holder pin 43 moved to its rest position.
  • the bonding tool 34 and diodes 47 therein remain in contact having formed a metallization eutectic at the bond pad 48 - layer 52 interface.
  • the substrate is allowed to cool to 250° C. and the alignment tool 34 is then removed leaving the plurality of diodes 47 bonded to the substrate formed as a diode array thereon.
  • the substrate and diode array are allowed to cool to room temperature.
  • an alignment tool for positioning discrete diodes of the type having diode bond pads so that they can be bonded into an array.
  • a method for fabricating a diode array using a gold-silicon and alternatively a gold-tin eutectic is apparent.
  • the alignment tool, the method for forming the tool and the method for forming semiconductor devices into an array provides alignment of semiconductor devices in a wide variety of applications which require precise alignment.
  • the present invention may be utilized to form arrays of various types of semiconductors, such as diodes transistors and photo-semiconductors, which may be scanned or activated by wide variety of optical or electron beams.

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Led Device Packages (AREA)

Abstract

A method for fabricating a semiconductor diode array, utilizing an alignment tool to precisely position a plurality of diodes so that they can be bonded into a precision array. The alignment tool and a method for fabricating the tool are also disclosed.

Description

BACKGROUND OF THE INVENTION
The invention herein described was made in the course of work under a grant or award from the U.S. Army.
This is a division, of application Ser. No. 447,981 filed Mar. 4, 1974, now U.S. Pat. No. 3,930,295.
This invention relates generally to a method for fabricating a precisely aligned semiconductor array, and more particularly a method for alignment of semiconductor diodes using a tool and a method for fabrication of the tool.
Semiconductor applications frequently require precise alignment of a plurality of semiconductor devices spaced over a surface and configured as a large scale array. Many applications utilize an optical or electron beam which is caused to move from device to device in an array. The semiconductor devices are responsive to the beam as it impinges on individual semiconductor devices during its movement across the array. In an electron bombarded semiconductor (EBS) target, a semiconductor target including a plurality of reverse biased diodes is bombarded by an electron beam to obtain an output from the diodes that is representative of the linear distance over which the beam moves.
It is important in EBS applications that the device-to-device alignment be extremely precise so that the output from the diode array results solely from beam movement. Device-to-device misalignment may contribute substantial error in the output. In EBS applications it is necessary that adjacent devices, such as diodes in the present invention, be isolated from each other and further be very precisely aligned with respect to one another. In operation, an electron beam is swept across the diodes a very precise amount. If it is necessary to sweep the electron beam more than anticipated then power is wasted and less efficient operation results. Further, in certain applications, the devices may be connected in series and the spacing between diodes then become particularly critical as any variation in spacing will produce a corresponding variation in output impedance of the series connected devices. Thus it may not be possible to couple the semiconductor target into a load properly.
Prior art methods of providing a diode array include separating a plurality of diodes into individual dice with the die dimensions accurately controlled, such as by sawing. The dice are then individually aligned and bonded to a substrate. This technique, in reality, lacks the required precision because of the inherent limitations in the mechanical device which must step from one diode position to an adjacent diode position as devices are individually bonded on a one-by-one basis. The inherent limitations of mechanical one-by-one positioning become particularly acute when semiconductor dice must be placed very close together, on the order of 1 or 2 mils. Dice spacing of this order does not permit sufficient room to physically and rigidly grip each semiconductor die to prevent it from sliding while it is being bonded to a substrate.
SUMMARY OF THE INVENTION AND OBJECTS
Accordingly, it is an object of this invention to provide a method for fabricating precisely aligned arrays of semiconductor devices.
It is a more specific object of this invention to provide a method for fabricating a semiconductor diode array utilizing an alignment tool to precisely position a plurality of diodes so that they can be bonded into a precision array.
A further object of this invention is to provide an alignment tool for positioning diodes in an array and a method for fabricating the tool.
Briefly, in a specific embodiment of the invention, a diode array is fabricated using an alignment tool of the type having spaced recesses formed in a semiconductor body. The body is adapted to receive discrete diodes of the type having diode bonding pads so that the diode bond pads protrude above the surface of the body. An insulating substrate having a surface is provided and a metal layer formed on the surface of the substrate is patterned to correspond with the diode bond pads of the spaced diodes which have been positioned by the alignment tool. The substrate and patterned layer thereon is then heated to the melting temperature of the diode bond pads. The diode bond pads and the substrate pattern are aligned in a confronting relationship and are brought into contact. The substrate is allowed to cool and the tool is removed from the diode array formed on the substrate pattern.
DESCRIPTION OF THE DRAWINGS
FIGS. 1-10 show cross sectional views of a portion of a semiconductor body utilized as an alignment tool in accord with the present invention.
FIGS. 11 and 12 show the alignment tool having a plurality of diodes mounted therein, the tool placed in a holder and the combination placed in a conventional bonding apparatus.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
The method for bonding diodes in an array in accord with the present invention requires an alignment tool for positioning discrete diode during the bonding process. The starting material for the alignment tool is a semiconductor body or wafer 16, having a top planar surface 17 and a bottom planar surface 18, FIG. 1. The semiconductor body 16 may be of silicon material having a <100 > orientation and having top and bottom planar surfaces ground and polished to provide a body thickness of from 10 to 12 mils.
Next a first protective layer 19 is formed on the top planar surface 17 and a layer 20 on the bottom planar surface 18. The protective layer may be an oxide of the semiconductor body having a thickness of 1 to 1.5 micrometers. Next the top protective layer 19 is masked with a pattern defining the diode size, thickness range and diode spacing corresponding to the diodes that the alignment tool is to position, FIG. 2. This may be a conventional step of applying a photoresist 21 to the top layer 19. Next the body is etched in the areas of the top protective layer 19, that are exposed by the conventional photoresist process to form masking windows, or apertures 23. This etching step may be accomplished by attaching the body to an inert substrate with wax, leaving the patterned side exposed and etching the thermal oxide in the exposed areas, FIG. 3.
The portions of the semiconductor body which are exposed after the etching process, are then etched through windows or apertures 23 to form recesses 24 having walls 24a with the desired depth determined by the diodes to be aligned by the tool, FIG. 4. In a silicon body, the etching may be accomplished by an anisotropic etch, such as in 30% sodium hydroxide at 60 to 80° . The top protective layer 19 is then removed from the planar surface 17 such as by etching, FIG. 5. Next, the body 16 is demounted, cleaned and a second protective layer 26 formed on the planar surface 17 and the exposed walls of recesses 24, FIG. 6.
Next the bottom protective layer 20 is masked, such as by conventional photoresist technique, FIG. 7. Windows or apertures 27 are formed in the layer 20 underlying the recesses 24 extending from planar surface 17, and portions of the body 28 are exposed. The apertures or windows may be of rectangular shaped and of sufficient size to provide an anisotropic etching to a depth of 15 mils. Alignment of the underlying apertures 28 with the recesses 26 may be accomplished by use of an infra red microscope. Next, the portions of the semiconductor body 28 exposed through the mask are anisotropically etched forming botton recesses 29, which extend from the lower planar surface 18 to contact an exposed portion 31 of the layer 26, FIG. 8.
Next the body 16 is cleaned and layers 26 and 20 are removed, FIG. 9. Next a relatively thin passivating layer 32 is formed on the exposed surfaces of the body. Layer 32 may be an oxide of the body formed to a thickness of 1 to 1.5 micrometers, FIG. 10. Next the body 16 may be dimensioned such as by scribing to provide an alignment tool having the desired diode size and diode pattern formed therein. The alignment tool may be dimensioned to a rectangular pattern 0.6 inches on each side and having the diode array pattern centered thereon.
Turning to the method for forming discrete diodes in an array, the alignment tool now fabricated is positioned in combination with an alignment tool holder 36, FIG. 11. The alignment tool 34 is placed on a lower surface 39 of the holder 36. Tool holder 36 includes a housing 38 having a lower surface 39 and having a cavity 41 extending from said lower surface 39 within the housing 38. Housing 38 has a passage 42 extending from cavity 41 through housing 38 exiting on a surface opposite surface 39. Passage 42 has a bonder pin 43 slidably mounted within passage 42. A vacuum tube 44 is in communication with cavity 41. Cavity 41 has a porous block 46 suitably positioned within said cavity. Bonder pin 43 is positioned in relation to block 46 so that when pressure means is applied to pin 43 the pin moves from a rest position to contact block 46 which transmits the force applied to pin 43 by said pressure means over the surface contacted by block 46.
In operation of the tool holder 36, alignment tool 34 is positioned over the open end of cavity 41 and resting on surface 39 and contacting porous block 46. Vacuum means is applied to vacuum tube 44 to thereby urge alignment tool 34 against surface 39 and porous block 46. Diodes 47 may now be loaded in the recesses of alignment tool 34, said diodes and tool positioned so that the diode bond pads 48 protrude from the alignment tool and extend outward from the combination of the holder 36 and the tool 34. The diodes 47 are likewise urged against the outward suface of tool 34 by the vacuum means applied to vacuum tube 44.
Diodes 47 are positioned within the alignment tool 34 with outwardly facing bond pads 48, FIG. 12. In the present invention the diode bond pad 48 metal combines with the substrate metal, yet to be described, to form a diode bond metallization, thereby bonding the diodes into an array. Two specific diode bond metallizations may be utilized, one metallization utilizing the gold-silicon eutectic and the other the gold-tin eutectic. The process used to form the diode bond pads 48 may be accomplished subsequent to the conventional formation of the diodes 47. The conventional formation of diodes 47 may be by diffusion or ion implantation of the diodes in a first surface of a semiconductor body which is then ground and polished to the desired diode thickness.
Next a relatively thick, impurity doped insulating layer is formed on the back side of the wafer, that is, the surface parallel to the planar front or first surface in which the diodes are formed. The layer may be approximately 2000 Angstroms in thickness formed of phosphorous doped silicon dioxide. The oxide may then be patterned to expose the semiconductor surface on the back of each diode. Next the diode bond pad 48 may be formed. In the case of the gold-silicon eutectic a first layer of 100 to 300 Angstroms of nickel is formed and sequentially a 1000 Angstrom layer of gold is formed on the exposed backside of the diodes. In the case of the gold-tin eutectic a layer of 100 to 300 Angstroms of titanium is first formed, and then a 1000 to 1500 Angstrom layer of platinum or molybdenum layer is formed thereon. Finally a 1000 Angstrom layer of gold is formed on the platinum or molybdenum layer. The bond pads are then conventionally masked.
Next, the gold-silicon semiconductor bodies have a 1 to 1.5 micrometer layer of gold formed thereon, such as by electroplating. The gold-tin metallization semiconductor bodies have a layer of 3 to 4 micrometers of gold formed thereon, followed by a 2 to 3 micrometer layer of tine sequentially formed thereon. Next a 1 to 1.5 micrometer layer of gold is formed on the tin layer. The photoresist is then removed and excess portions of the metals removed by etching. Next the semiconductor bodies are mounted on an inert substrate having the individual diodes exposed. The diodes are then separated, such as by anisotropic etching in 30% sodium hydroxide at 60° C., as required. The discrete diodes, having the diode bond pads 48 formed thereon, may then be demounted, cleaned and inspected; prior to their being formed into a diode array.
As previously discussed, once the diodes 47 are placed in the alignment tool 34 which has been positioned against the alignment holder 36, vacuum means urges the diodes 47 against the recesses of alignment tool. Next the plurality of diodes in the alignment tool 34 and the alignment tool holder 36, are placed in a conventional flip-chip beam lead bonding machine having vertical travel, FIG. 11. An insulating substrate 51 has a metallization layer 52 formed thereon and patterned to correspond with the diode bond pads 48 of the spaced diodes 47 positioned by alignment tool 34. Next the substrate 51 and the metallization layer 52 formed thereon are heated by the conventional bonder stage 53. The bonder stage 53 and flip-chip bonding machine are positioned to align the diode bond pads 48 and confronting, patterned metal layer 52. The metal layer 52 may be formed of gold and heated to approximately 450° C.
Next the conventional flip-chip bonding machine vertical travel is adjusted to bring the confronting diode bond pads 48 into contact with the metallization layer 52. Pressure means may then be applied to bonder pin 43. Typically 0 to 5 pounds of pressure may be applied for a period of from 5-10 seconds. Next the vacuum means is deenergized, the alignment tool holder pin 43 moved to its rest position. The bonding tool 34 and diodes 47 therein remain in contact having formed a metallization eutectic at the bond pad 48 - layer 52 interface. Next the substrate is allowed to cool to 250° C. and the alignment tool 34 is then removed leaving the plurality of diodes 47 bonded to the substrate formed as a diode array thereon. Next the substrate and diode array are allowed to cool to room temperature.
Thus it is apparent that an alignment tool has been provided for positioning discrete diodes of the type having diode bond pads so that they can be bonded into an array. Further, a method for fabricating a diode array using a gold-silicon and alternatively a gold-tin eutectic is apparent. The alignment tool, the method for forming the tool and the method for forming semiconductor devices into an array provides alignment of semiconductor devices in a wide variety of applications which require precise alignment. Moreover, the present invention may be utilized to form arrays of various types of semiconductors, such as diodes transistors and photo-semiconductors, which may be scanned or activated by wide variety of optical or electron beams.

Claims (6)

What is claimed is: pg,11
1. In a method of fabricating an array of semiconductor devices on a substrate utilizing an alignment tool having a body with a plurality of spaced apart recesses with outwardly diverging side walls extending to one surface thereof, the steps of: forming a plurality of individual semiconductor devices having bonding pads on one side thereof and inclined side walls diverging toward the bonding pads, placing the individual semiconductor devices in the recesses in the alignment tool with the inclined walls of the semiconductor devices engaging the outwardly diverging walls of the recesses and the bonding pads protruding beyond the surface of the tool, forming a metallized layer on one surface of the substrate, positioning the surfaces of the alignment tool and the substrate in confronting relationship with the bonding pads aligned with predetermined portions of the metallized layer, heating the metallized layer to a predetermined temperature, and pressing the alignment tool and substrate together to bring the bonding pads into contact with the metallized layer and thereby effect bonding of the semiconductor devices to the substrate.
2. The method of claim 1 wherein the semiconductor devices are held in the tool by applying a vacuum to the recesses.
3. The method of claim 1 wherein the alignment tool is removed when the substrate has cooled to a predetermined temperature.
4. In a method for fabricating a diode array on a substrate using an alignment tool of the type having spaced recesses formed in a body adapted to receive discrete diodes of the type having diode bonding pads with the diode bond pads protruding above the surface of the body, the steps of: forming a metal layer containing gold on the surface of the substrate patterned to correspond with the diode bond pads of the spaced diodes, heating the substrate to a temperature on the order of 450° C., aligning the diode bond pads to confront the corresponding substrate pattern, bringing the confronting bond pads and the substrate pattern into contact, pressing the pads and pattern together with a pressure on the order of 5 pounds or less for a period on the order of 5 to 10 seconds, allowing said substrate to cool to a temperature on the order of 250° C., and removing said tool from the diode array at said temperature.
5. A method as in claim 4 wherein the metal layer comprises a gold and silicon eutectic and the diode bond pads are formed by forming a 100 to 300 Angstrom nickel layer on an exposed silicon surface of each diode, and forming a gold layer having a thickness on the order of 1,000 Angstroms on the nickel layer.
6. A method as in claim 4, wherein the metal layer comprises a gold and tin eutectic and the diode bond pads are formed by forming a titanium layer on the order of 100 to 300 Angstroms in thickness on an exposed silicon surface of each diode, forming a second layer having a thickness on the order of 1,000 to 1,500 Angstroms from a metal selected from the group consisting of platinum or molybdenum on the titanium layer, and forming a gold layer on the order of 1,000 Angstroms in thickness on the second layer.
US05/644,515 1974-03-04 1975-12-29 Method of fabricating an array of semiconductor devices Expired - Lifetime US4040169A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US05/644,515 US4040169A (en) 1974-03-04 1975-12-29 Method of fabricating an array of semiconductor devices

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US05/447,981 US3930295A (en) 1974-03-04 1974-03-04 Tool for fabricating diode array
US05/644,515 US4040169A (en) 1974-03-04 1975-12-29 Method of fabricating an array of semiconductor devices

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US05/447,981 Division US3930295A (en) 1974-03-04 1974-03-04 Tool for fabricating diode array

Publications (1)

Publication Number Publication Date
US4040169A true US4040169A (en) 1977-08-09

Family

ID=27035181

Family Applications (1)

Application Number Title Priority Date Filing Date
US05/644,515 Expired - Lifetime US4040169A (en) 1974-03-04 1975-12-29 Method of fabricating an array of semiconductor devices

Country Status (1)

Country Link
US (1) US4040169A (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4342090A (en) * 1980-06-27 1982-07-27 International Business Machines Corp. Batch chip placement system
US4794092A (en) * 1987-11-18 1988-12-27 Grumman Aerospace Corporation Single wafer moated process
US5588203A (en) * 1995-02-28 1996-12-31 Matsushita Communication Industrial Corporation Of America Nozzle for a vacuum mounting head
US5770468A (en) * 1993-01-12 1998-06-23 Mitsubishi Denki Kabushiki Kaisha Process for mounting a semiconductor chip to a chip carrier by exposing a solder layer to a reducing atmosphere
US20040250417A1 (en) * 2003-06-12 2004-12-16 Arneson Michael R. Method, system, and apparatus for transfer of dies using a die plate
US20060180595A1 (en) * 2002-08-02 2006-08-17 Symbol Technologies, Inc. Method and system for transferring dies between surfaces
US20060225273A1 (en) * 2005-03-29 2006-10-12 Symbol Technologies, Inc. Transferring die(s) from an intermediate surface to a substrate
US20070107186A1 (en) * 2005-11-04 2007-05-17 Symbol Technologies, Inc. Method and system for high volume transfer of dies to substrates

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3387365A (en) * 1965-09-28 1968-06-11 John P. Stelmak Method of making electrical connections to a miniature electronic component
US3859723A (en) * 1973-11-05 1975-01-14 Microsystems Int Ltd Bonding method for multiple chip arrays

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3387365A (en) * 1965-09-28 1968-06-11 John P. Stelmak Method of making electrical connections to a miniature electronic component
US3859723A (en) * 1973-11-05 1975-01-14 Microsystems Int Ltd Bonding method for multiple chip arrays

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4342090A (en) * 1980-06-27 1982-07-27 International Business Machines Corp. Batch chip placement system
US4794092A (en) * 1987-11-18 1988-12-27 Grumman Aerospace Corporation Single wafer moated process
US5770468A (en) * 1993-01-12 1998-06-23 Mitsubishi Denki Kabushiki Kaisha Process for mounting a semiconductor chip to a chip carrier by exposing a solder layer to a reducing atmosphere
US5588203A (en) * 1995-02-28 1996-12-31 Matsushita Communication Industrial Corporation Of America Nozzle for a vacuum mounting head
US20060180595A1 (en) * 2002-08-02 2006-08-17 Symbol Technologies, Inc. Method and system for transferring dies between surfaces
US20040250417A1 (en) * 2003-06-12 2004-12-16 Arneson Michael R. Method, system, and apparatus for transfer of dies using a die plate
US20050009232A1 (en) * 2003-06-12 2005-01-13 Matrics, Inc. Method, system, and apparatus for transfer of dies using a die plate having die cavities
US20050005434A1 (en) * 2003-06-12 2005-01-13 Matrics, Inc. Method, system, and apparatus for high volume transfer of dies
US20050015970A1 (en) * 2003-06-12 2005-01-27 Matrics, Inc. Method, system, and apparatus for transfer of dies using a pin plate
US7795076B2 (en) 2003-06-12 2010-09-14 Symbol Technologies, Inc. Method, system, and apparatus for transfer of dies using a die plate having die cavities
US20060225273A1 (en) * 2005-03-29 2006-10-12 Symbol Technologies, Inc. Transferring die(s) from an intermediate surface to a substrate
US20070107186A1 (en) * 2005-11-04 2007-05-17 Symbol Technologies, Inc. Method and system for high volume transfer of dies to substrates

Similar Documents

Publication Publication Date Title
US3930295A (en) Tool for fabricating diode array
US6448109B1 (en) Wafer level method of capping multiple MEMS elements
JP3895595B2 (en) Method for vertically integrating electrical components by back contact
US4189825A (en) Integrated test and assembly device
US4729315A (en) Thin film bridge initiator and method therefor
US5481205A (en) Temporary connections for fast electrical access to electronic devices
US5073117A (en) Flip-chip test socket adaptor and method
US6066513A (en) Process for precise multichip integration and product thereof
KR100307082B1 (en) Connection structure of integrated circuit and its manufacturing method
EP0646800A1 (en) Probe for testing semi-conductor chips
US6188231B1 (en) Method for forming an interposer for making temporary contact with pads of a semiconductor chip
US5174021A (en) Device manipulation apparatus and method
US4040169A (en) Method of fabricating an array of semiconductor devices
JPH04230050A (en) Apparatus and method for passive alignment, fixing method of object, method and apparatus for alignment of object, and batch manufacturing method
US7232740B1 (en) Method for bumping a thin wafer
US6025638A (en) Structure for precision multichip assembly
GB988367A (en) Semiconductor devices and method of fabricating same
US20200203227A1 (en) Dicing A Wafer
US3559279A (en) Method for bonding the flip-chip to a carrier substrate
US3986251A (en) Germanium doped light emitting diode bonding process
KR20010016934A (en) Jig for batch production of device and thereby batch production method of device
JPH06283663A (en) Method for matching semiconductor chips with each other
US3913216A (en) Method for fabricating a precision aligned semiconductor array
US5481899A (en) Pressure differential downset apparatus
CN114284243A (en) Bonding wafer, bonding structure and bonding method

Legal Events

Date Code Title Description
AS Assignment

Owner name: STELLEX MICROWAVE SYSTEMS, INC., A CALIFORNIA CORP

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WATKINS-JOHNSON COMPANY, A CALIFORNIA CORPORATION;REEL/FRAME:008811/0760

Effective date: 19971107

AS Assignment

Owner name: FIRST UNION COMMERCIAL CORPORATION, VIRGINIA

Free format text: SECURITY INTEREST;ASSIGNOR:STELLEX MICROWAVE SYSTEMS, INC.;REEL/FRAME:008829/0085

Effective date: 19971031

AS Assignment

Owner name: WJ SEMICONDUCTOR EQUIPMENT GROUP, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WATKINS-JOHNSON COMPANY;REEL/FRAME:009525/0899

Effective date: 19980910

AS Assignment

Owner name: STELLEX MICROWAVE SYSTEMS, INC., CALIFORNIA

Free format text: RELEASE;ASSIGNOR:FIRST UNION COMMERCIAL CORPORATION, AS COLLATERAL AGENT;REEL/FRAME:011855/0294

Effective date: 20010202