US20190074325A1 - Printed reconfigurable electronic circuit - Google Patents
Printed reconfigurable electronic circuit Download PDFInfo
- Publication number
- US20190074325A1 US20190074325A1 US15/963,379 US201815963379A US2019074325A1 US 20190074325 A1 US20190074325 A1 US 20190074325A1 US 201815963379 A US201815963379 A US 201815963379A US 2019074325 A1 US2019074325 A1 US 2019074325A1
- Authority
- US
- United States
- Prior art keywords
- printed
- electronic component
- resistive
- layers
- varying
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000000758 substrate Substances 0.000 claims abstract description 38
- 239000003990 capacitor Substances 0.000 claims abstract description 36
- 230000004044 response Effects 0.000 claims abstract description 5
- 239000000463 material Substances 0.000 claims description 58
- 239000004020 conductor Substances 0.000 claims description 16
- 229910052751 metal Inorganic materials 0.000 claims description 14
- 239000002184 metal Substances 0.000 claims description 14
- 239000012212 insulator Substances 0.000 claims description 8
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 3
- 229910052802 copper Inorganic materials 0.000 claims description 3
- 239000010949 copper Substances 0.000 claims description 3
- 229910052709 silver Inorganic materials 0.000 claims description 3
- 239000004332 silver Substances 0.000 claims description 3
- 238000007639 printing Methods 0.000 abstract description 18
- 239000000976 ink Substances 0.000 description 55
- 239000010410 layer Substances 0.000 description 24
- 238000000034 method Methods 0.000 description 22
- 238000013461 design Methods 0.000 description 21
- 230000008569 process Effects 0.000 description 16
- 238000005516 engineering process Methods 0.000 description 15
- 238000004519 manufacturing process Methods 0.000 description 11
- 230000010354 integration Effects 0.000 description 7
- 239000004065 semiconductor Substances 0.000 description 7
- 230000008859 change Effects 0.000 description 6
- 238000004891 communication Methods 0.000 description 5
- 239000004033 plastic Substances 0.000 description 4
- 229920003023 plastic Polymers 0.000 description 4
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 3
- 229920000089 Cyclic olefin copolymer Polymers 0.000 description 3
- 239000004713 Cyclic olefin copolymer Substances 0.000 description 3
- 238000003491 array Methods 0.000 description 3
- 229910052454 barium strontium titanate Inorganic materials 0.000 description 3
- 230000008901 benefit Effects 0.000 description 3
- 230000005540 biological transmission Effects 0.000 description 3
- 239000011521 glass Substances 0.000 description 3
- 238000000059 patterning Methods 0.000 description 3
- 230000003068 static effect Effects 0.000 description 3
- 229920002799 BoPET Polymers 0.000 description 2
- 239000005041 Mylar™ Substances 0.000 description 2
- 230000000903 blocking effect Effects 0.000 description 2
- 239000002041 carbon nanotube Substances 0.000 description 2
- 229910021393 carbon nanotube Inorganic materials 0.000 description 2
- 230000001413 cellular effect Effects 0.000 description 2
- 239000002131 composite material Substances 0.000 description 2
- -1 conductive Substances 0.000 description 2
- 239000004035 construction material Substances 0.000 description 2
- 239000004744 fabric Substances 0.000 description 2
- 229920002457 flexible plastic Polymers 0.000 description 2
- 238000007641 inkjet printing Methods 0.000 description 2
- 239000000123 paper Substances 0.000 description 2
- 229920003223 poly(pyromellitimide-1,4-diphenyl ether) Polymers 0.000 description 2
- 230000005855 radiation Effects 0.000 description 2
- 238000007650 screen-printing Methods 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- 239000004753 textile Substances 0.000 description 2
- 239000010409 thin film Substances 0.000 description 2
- 239000000853 adhesive Substances 0.000 description 1
- 230000001070 adhesive effect Effects 0.000 description 1
- 239000000443 aerosol Substances 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 238000003486 chemical etching Methods 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000018109 developmental process Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 239000003989 dielectric material Substances 0.000 description 1
- 230000002708 enhancing effect Effects 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 230000002452 interceptive effect Effects 0.000 description 1
- 239000002082 metal nanoparticle Substances 0.000 description 1
- 230000000116 mitigating effect Effects 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 239000002105 nanoparticle Substances 0.000 description 1
- 230000000737 periodic effect Effects 0.000 description 1
- 239000004417 polycarbonate Substances 0.000 description 1
- 229920000515 polycarbonate Polymers 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 229910000679 solder Inorganic materials 0.000 description 1
- 238000005476 soldering Methods 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 238000001228 spectrum Methods 0.000 description 1
- 239000007921 spray Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Images
Classifications
-
- H01L27/283—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K19/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic element specially adapted for rectifying, amplifying, oscillating or switching, covered by group H10K10/00
- H10K19/10—Integrated devices, or assemblies of multiple devices, comprising at least one organic element specially adapted for rectifying, amplifying, oscillating or switching, covered by group H10K10/00 comprising field-effect transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01G—CAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES OR LIGHT-SENSITIVE DEVICES, OF THE ELECTROLYTIC TYPE
- H01G7/00—Capacitors in which the capacitance is varied by non-mechanical means; Processes of their manufacture
- H01G7/06—Capacitors in which the capacitance is varied by non-mechanical means; Processes of their manufacture having a dielectric selected for the variation of its permittivity with applied voltage, i.e. ferroelectric capacitors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02282—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process liquid deposition, e.g. spin-coating, sol-gel techniques, spray coating
- H01L21/02288—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process liquid deposition, e.g. spin-coating, sol-gel techniques, spray coating printing, e.g. ink-jet printing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/288—Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/84—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being other than a semiconductor body, e.g. being an insulating body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
- H01L27/10—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
- H01L27/105—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration including field-effect components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/40—Capacitors
- H01L28/60—Electrodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/86—Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
- H01L29/92—Capacitors with potential-jump barrier or surface barrier
- H01L29/93—Variable capacitance diodes, e.g. varactors
-
- H01L51/0004—
-
- H01L51/0022—
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03J—TUNING RESONANT CIRCUITS; SELECTING RESONANT CIRCUITS
- H03J3/00—Continuous tuning
- H03J3/02—Details
- H03J3/16—Tuning without displacement of reactive element, e.g. by varying permeability
- H03J3/18—Tuning without displacement of reactive element, e.g. by varying permeability by discharge tube or semiconductor device simulating variable reactance
- H03J3/185—Tuning without displacement of reactive element, e.g. by varying permeability by discharge tube or semiconductor device simulating variable reactance with varactors, i.e. voltage variable reactive diodes
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03J—TUNING RESONANT CIRCUITS; SELECTING RESONANT CIRCUITS
- H03J3/00—Continuous tuning
- H03J3/20—Continuous tuning of single resonant circuit by varying inductance only or capacitance only
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03J—TUNING RESONANT CIRCUITS; SELECTING RESONANT CIRCUITS
- H03J5/00—Discontinuous tuning; Selecting predetermined frequencies; Selecting frequency bands with or without continuous tuning in one or more of the bands, e.g. push-button tuning, turret tuner
- H03J5/24—Discontinuous tuning; Selecting predetermined frequencies; Selecting frequency bands with or without continuous tuning in one or more of the bands, e.g. push-button tuning, turret tuner with a number of separate pretuned tuning circuits or separate tuning elements selectively brought into circuit, e.g. for waveband selection or for television channel selection
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K19/00—Integrated devices, or assemblies of multiple devices, comprising at least one organic element specially adapted for rectifying, amplifying, oscillating or switching, covered by group H10K10/00
- H10K19/202—Integrated devices comprising a common active layer
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K71/00—Manufacture or treatment specially adapted for the organic devices covered by this subclass
- H10K71/10—Deposition of organic active material
- H10K71/12—Deposition of organic active material using liquid deposition, e.g. spin coating
- H10K71/13—Deposition of organic active material using liquid deposition, e.g. spin coating using printing techniques, e.g. ink-jet printing or screen printing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/20—Resistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/40—Capacitors
-
- H01L51/0558—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K10/00—Organic devices specially adapted for rectifying, amplifying, oscillating or switching; Organic capacitors or resistors having a potential-jump barrier or a surface barrier
- H10K10/40—Organic transistors
- H10K10/46—Field-effect transistors, e.g. organic thin-film transistors [OTFT]
- H10K10/462—Insulated gate field-effect transistors [IGFETs]
- H10K10/484—Insulated gate field-effect transistors [IGFETs] characterised by the channel regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K71/00—Manufacture or treatment specially adapted for the organic devices covered by this subclass
- H10K71/60—Forming conductive regions or layers, e.g. electrodes
- H10K71/611—Forming conductive regions or layers, e.g. electrodes using printing deposition, e.g. ink jet printing
Definitions
- the present invention relates generally to the fabrication of dynamically controlled electromagnetic surfaces and more particularly patterning these surfaces using a combination of various types of inks such as conductive, semiconductor, dielectric, resistive, ferroelectric inks and in multiple layers.
- an engineered electromagnetic surface is defined as a non-conducting substrate, typically a dielectric substrate onto which is deposited metallic, dielectric, resistive, ferroelectric or semiconductor material in patterns designed in such a way as to alter, in a controlled manner, the behaviour of a radio signal in the form of an electromagnetic wave.
- EESs include: frequency-selective surfaces, having a periodic pattern of conductive elements, designed to only reflect or transmit radio signals within a desired frequency range; reflective/transmissive gratings, having of a set of conductive elements whose size, shape, and/or orientation are judiciously designed to reflect/transmit an incoming specific radio signal at a desired direction or directions; or reflectarrays/transmittarrays having of a set of conductive or dielectric elements whose size, shape, and/or orientation, are judiciously designed to either reflect or transmit an incoming specific radio signal into a given focal point.
- EESs have been fabricated using rigid microwave substrate sheets having relatively small surface area, and which have been primarily used for designing antennas or for placing in front of antennas to enhance their performance.
- a chemical etching or photolithographic process has traditionally been used to pattern these surfaces, and these patterns have primarily been implemented using metallic conductors.
- Printed electronics refers to the printing of functional inks such as conductive, dielectric, resistive, ferroelectric, and semiconductor inks using traditional printing technologies such as aerosol spray, ink-jet, screen, roll-to-roll, gravure, and flexographic printers on flexible substrates such as thin plastics, by way of example PET, Kapton, Mylar, polycarbonate, paper, fabric, and textile material.
- Inkjet and screen-printing can also be applied directly on to rigid materials including rigid plastics, glass, and composite materials and even on certain construction material such as drywall or concrete.
- conductive inks or dielectric inks are available from companies such as Novacentrix, Xerox, Sun Chemicals or Henkel; carbon-based resistive inks from companies such as Applied Ink Solutions or Creative Materials; ferroelectric inks from Solvay, and semiconducting inks from NanoIntegris.
- EES designs fabricated using printed electronics are static, meaning that once they are fabricated and deployed, their electromagnetic behaviour cannot be modified or controlled. They are generally designed to either pass or stop electromagnetic waves over a specified range of frequencies.
- the frequency behaviour of such an EES is mainly determined by the geometry of its unit cell, and is also dependent on the permittivity of the dielectric substrate supporting the array. In most, if not all cases, these static EESs have been printed solely using conductive inks.
- Some electronically reconfigurable EES designs have been developed. They have been designed as tunable filters with the capability of switching between reflection and transmission, or shifting the filter continuously in a certain frequency band. This reconfigurability feature is generally achieved either by incorporating an active device into the EES elements as described by F. Bayatpur, K. Sarabandi, entitled “Tuning performance of metamaterial-based frequency-selective surfaces,” in IEEE Transactions on Antennas and Propagation, Vol. 57, no. 2, pp. 590-592, February 2009, or by using tunable substrates as described by E. A. Parker, S. B. Savia, “Active frequency selective surfaces with ferroelectric substrates”, in IEE Proceedings of Microwaves, Antennas and Propagation, Vol.
- a well-established method of tuning the EES is to incorporate electronically tunable components into its unit cell.
- a limited number of electronically tunable EESs have been designed by embedding solid-state varactor diodes taught by Bayatpur et al., and MEMS switches taught by Parker et al. in the traditional EESs.
- an electronic component comprising:
- an electronic component comprising:
- a method of forming an electronic component comprising:
- a dynamically tunable resonator circuit comprised of a dielectric substrate having printed thereon one or more layers of printed material wherein a conductive material and ferroelectric material is printed on a layer so as to provide a loop resonator printed thereon and inter-digitated patterns printed thereon forming capacitors for loading the loop; and resistive biasing circuitry printed on the substrate electrically coupled to the capacitors for providing a varying voltage from a voltage source to the capacitors and for varying capacitance, and for varying a resonant frequency of the loop resonator.
- a dynamically tunable resonator circuit comprising a dielectric substrate having printed thereon one or more layers of printed material wherein a layer of conductive material is printed thereon so as to provide a loop resonator printed thereon and a plurality of layers are printed thereon forming metal insulator metal capacitors for loading the loop on each side; and resistive biasing circuitry printed on the substrate electrically coupled to the capacitors for providing a varying voltage from a voltage source to the capacitors and for varying its capacitance and for varying a resonant frequency of the loop resonator, wherein each of the metal insulator metal capacitors are formed of a ferroelectric material and at least a conductive, dielectric or resistive, material.
- a method of forming an electronic component comprising: providing a non-conducting substrate; printing upon the substrate in predetermined patterns one or more layers of ink wherein some of the ink is a ferroelectric or semiconductive ink and wherein some of the ink is at least a conductive, dielectric or resistive, ink; and, printing with an resistive ink, having a resistance of at least 100 ohms per square millimeter, biasing circuitry, supported by the substrate electrically coupled to one or more of the printed layers, for controlling the electronic component when coupled to a voltage source.
- the biasing circuitry may have a resistance of at least 200 ohms per square millimetre, and wherein in operation, when a varying voltage is applied to the biasing circuitry, an electronic property of the electronic component varies, and wherein the electronic component if formed in the absence of etching.
- FIG. 1 is a top view looking down on an interdigitated variable capacitor printed with inks having different properties and with resistive biasing lines.
- FIG. 2 is a top and side view of a multilayer MIM varactor with resistive biasing lines.
- FIG. 3( a ) is a top view and view showing a partial magnified view shown in FIG. 3( b ) of reconfigurable EES using an array of interdigitated capacitors.
- FIG. 3( c ) is a top view of an EES using an array of MIM varactors.
- FIG. 4 shows the process flow for printing the reconfigurable EES shown in FIG. 3( a ) .
- FIG. 5 is a top view of a a reconfigurable EES unit cell 50 , which is of a cross shape.
- FIG. 6 is a graph of the simulated transmission behaviour of the electronically reconfigurable EES design of FIG. 3( a ) .
- FIG. 7( a ) is a diagram of a reconfigurable ESS having organic thin-film transistors (OTFTs)
- FIG. 7( b ) is a circuit representation of the OTFT shown in FIG. 7( a ) .
- FIG. 8 is an embodiment of a portion of an engineered electromagnetic surface (EES) with embedded OTFTs.
- EES engineered electromagnetic surface
- the advent of printed electronics technology has allowed for low-cost fabrication of EESs over very large, thin and flexible surfaces, for example, plastic surfaces.
- the present invention relates to the fabrication of dynamically controllable EESs using single monolithic process by patterning these surfaces using a combination of various types of inks such as conductive, semiconductor, dielectric, resistive, ferroelectric, carbon nanotubes, etc. and in multiple layers, thus eliminating the requirement for integration of the discrete electronic components.
- inks such as conductive, semiconductor, dielectric, resistive, ferroelectric, carbon nanotubes, etc.
- variable capacitor or varactor 10 is shown formed by printing a single layer of interdigitated lines using a conductive ink 12 , with the gaps between these lines of conductive ink filled with a ferroelectric printed ink 14 .
- the two ends of the capacitor 10 labeled A and B in FIG. 1 are resistive bias lines printed with resistive ink. It should be understood that after the printed ink dries or cures, it becomes dried or cured ink, referred to hereafter as material or printed material.
- material or printed material By applying a DC voltage to the bias lines A and B, the permittivity of the ferroelectric material 14 will change, which causes a change in the capacitance value of the varactor.
- the varactor and biasing circuitry are integrated using a single monolithic printing process.
- the resistivity of the ink of the bias lines could range from about 4 to 25 milliohms per square per mil, however in more practicable useful embodiments having a large number of interconnected varactors, in order to have less loss, a higher resistance is required.
- resistive bias lines would be about 100 ohms or more per square millimetre preferably for large arrays, several hundred ohms per square per mil or higher.
- a metal-insulator-metal (MIM) capacitor 20 is shown in FIG. 2 .
- MIM metal-insulator-metal
- FIG. 2 a metal-insulator-metal (MIM) capacitor 20 is shown in FIG. 2 .
- multi-layer printing is required, where two metal plates 22 a and 22 b of the varactor are printed on different layers supported by the substrate 24 , separated by printed ferroelectric material 26 , which acts as an insulator with controllable dielectric properties.
- the interdigital design of FIG. 1 has the advantage of being printed as a single layer, but will require a higher bias voltage in order to change the permittivity of the ferroelectric material 14 , thereby changing the capacitance value of the varactor.
- the MIM structure 20 requires a multi-layer printing process, but will need less DC bias voltage to change the permittivity of the ferroelectric material 26 . This structure lends itself to use in large arrays of MIM varactors.
- FIG. 3( a ) an embodiment of an electronically reconfigurable EES 31 designed to be fabricated using printed electronics technology is shown. It uses the basic interdigital varactor cell 10 of FIG. 1 , where resistive material 33 a, 33 b is printed forming the bias lines G and H to isolate radio frequency (RF) and direct current (DC) signals and where ferroelectric material 34 is used to enable electronic control.
- the unit cell 35 of the EES as identified in FIG. 3( a ) , consists of a square loop resonator 36 with an interdigital varactor 30 integrated in each side of the loop, wherein the varactors 30 are interconnected by printed conductive material 32 forming the loop. Each loop, has printed a plurality of resistive bias input lines.
- Dielectric material 37 is used as an insulator to prevent certain paths from electrically contacting one another. Applying a DC voltage bias to the structure causes the permittivity of the ferroelectric material 34 to change, which changes the capacitance of the varactor 30 and which, in turn, changes the resonant frequency of the square loop resonator. This allows for the dynamic tuning of the resonant frequency at which the EES 31 either blocks or passes through incoming radio-wave signals.
- the actual EES 31 may include hundreds or thousands of these voltage controllable unit cells arranged in a regular lattice configuration; only a few unit cells are shown in FIG. 3( a ) along with a close-up view of two neighboring cells.
- One of the distinguishing features of this embodiment is the use of DC bias lines G and H, integrated with the EES 31 in the same monolithic process.
- FIG. 3( c ) shows a second embodiment where MIM varactors 20 as described in FIG. 2 are used instead of interdigital varactors 30 of FIG. 3( a ) .
- the principle of operation is the same as the embodiment of FIG. 3( a ) , but a smaller value of DC bias voltage would be required to obtain the same varactor tuning range.
- the varactors are coupled with conductive printed material 46 and resistive printed paths are shown as 48 b. Dielectric printed material 47 is shown providing required insulation.
- a salient feature of the suggested cell element of this invention is a self-resonating structure.
- the proposed cell element described using interdigitated varactors 10 or MIM varactors 20 is a square loop, which is preferably loaded on each of its four sides by interdigital capacitors (IDC).
- IDC interdigital capacitors
- the capacitive loading within the cell element tends to shrink the size of the cell element, which improves the angular stability of the resulting FSS structure; advantageously its behavior is less sensitive to the angle of incidence of the incoming radio signals.
- no external bias circuitry is required to change the capacitance of the varactor elements, as it is seamlessly integrated within the EES structure.
- a second distinguishing feature is that these DC bias lines are fabricated using resistive inks, in contrast to the conventional approach using conductive DC bias lines, and thus nearly appear transparent to the radio-frequency (RF) behaviour of the EES, and have negligible or no negative impact on performance. Resistance on the order of at least a few hundred ohms would be typical in order for the bias lines to appear RF transparent.
- the use of these resistive bias lines is also closely linked to the integration of the varactor elements in the EES, which only require a DC voltage in order to control their capacitance.
- the embodiments of the invention described make use of a combination of ferroelectric inks with at least one of conductive, dielectric, and resistive inks printed in a multi-layer process, along with patterning designs that allow for the monolithic fabrication of the required active devices and biasing circuitry for electronically controlling reconfigurable EESs.
- Methods for integrating such circuitry without disturbing the RF performance of the EES have previously posed a significant design challenge.
- signal lines of the bias circuitry are formed by resistive segments, which are seamlessly routed throughout the EES structure formed by printing the conductive, dielectric and ferroelectric inks so as to minimize any impact on the RF performance of the EES.
- the resultant invention allows scalability of the EES in both size and frequency.
- Conductive inks are commercially available.
- Conductive inks in particular are often composed of flakes of metal nanoparticles or silver or copper-based molecular inks such as those, for example, described in PCT/CA2015/050568.
- the flow process for fabrication is depicted in FIG. 4 where the numbering scheme corresponds to the sequence of the application of inks.
- the substrate onto which the inks are printed is a flexible plastic (PET) of 5 mil thickness.
- PET flexible plastic
- Printing would also work well on thinner or thicker flexible plastic materials such as Kapton or Mylar, and the process could be adjusted to print on other materials such as papers, glass, or fabrics (textiles).
- the process flow is designed for screen-printing, but could also be adapted to other printing methods such as inkjet printing or any other printed electronics technology that is capable of multi-layer printing at the required resolution.
- the process could also be applied to rigid substrates such as rigid plastics, glass, or directly onto construction material like drywall or concrete.
- the separation between two adjacent unit cell elements is 4.0 mm in this specific case for operation at 28.0 GHz.
- the minimum line width and minimum gap between conductors was set to 75 ⁇ m to meet fabrication tolerances of print technology.
- the electronically reconfigurable EES can be manufactured in a single process and be fully printable without the requirement for hybrid integration of separate, discrete devices, allowing the design to be scalable to large surface areas. Due to the fine feature sizes that can be printed using current printed electronics technology, this design is also scalable to millimeter-wave frequencies. As the minimum feature size attainable by printed electronics continues to shrink, the maximum frequency to which the invention can be designed will continue to increase, eventually possibly up to the Terahertz range. In short, the ability of printed electronics technology to deposit different types of inks in multiple layers onto large area flexible surfaces, combined with EES designs to exploit this capability and seamlessly incorporate biasing circuitry to develop electronically reconfigurable EES, offers significant advantages.
- printed electronic inks for example, conductive, resistive, dielectric, and ferroelectric inks deposited on different layers
- FIG. 5 shows another embodiment of a reconfigurable EES unit cell 50 , which is of a cross shape, compared to the square loop shape shown heretofore.
- the varactor elements 52 consisting of interdigital capacitors, form part of the element itself, and would be filled with ferroelectric material and biased with resistive lines 54 in order to shift the frequency of operation of the EES.
- this element can form part of an antenna array, and individually controlling the DC bias to each of these radiators would enable the electronic reconfiguration of the antenna radiation pattern.
- these ferroelectric-filled capacitors could form phase-shifting elements that are integrated within the beam-forming network of an antenna array and would be individually controlled to electronically reconfigure the radiation pattern.
- FIG. 6 shows the simulated transmission behaviour of the electronically reconfigurable EES design of FIG. 3( a ) , where the ferroelectric material is assumed to have a tunability of 10%. Without DC voltage bias, the EES is designed to block frequencies centred around 25 GHz shown by the solid curve in FIG. 6 . When the maximum value of DC bias is applied to cause a 10% shift in the permittivity of the ferroelectric material from a value of 36 to 40, the blocking centre frequency shifts from 25 GHz to approximately 22.6 GHz indicated by the dashed curve. If the application of interest is at 25 GHz, then the application and removal of the DC bias will cause the surface to either allow or block these RF signals to pass through, thus the EES can be switched on and off using DC voltage bias control.
- HFSS High-Frequency Simulation Software
- Some embodiments of this invention apply to the field of EESs, where an intended application is deployment over wide surfaces, either indoor or outdoor, in such a way as to enhance the radio-propagation environment, by either blocking, re-directing, or letting pass specific radio frequency (RF) signals for mitigating interfering signals or for enhancing coverage in wireless communication systems.
- RF radio frequency
- the invention is scalable to current and planned cellular and WiFi bands up to the millimeter-wave bands being considered for use by future 5G wireless communications applications. As printed electronics technology improves, allowing for the printing of smaller and smaller feature sizes, the invention would be scalable to higher frequencies, possibly up to the Terahertz range.
- FIG. 7( a ) an ESS having organic thin-film transistors (OTFTs) at have been printed using conductive, dielectric, semiconductor, and resistive inks.
- Conductive ink 72 forms the Gate (G), Source (S) and Drain (D) terminals of the transistor.
- a layer of dielectric ink 74 and a layer of semiconductor ink 76 is printed between the G terminal and the S and D terminals.
- Four unit cells are shown in FIG. 7( a ) .
- a circuit representation of an OTFT is shown in FIG. 7( b ) .
- FIG. 8 illustrates an exemplary embodiment of a portion of an engineered electromagnetic surface (EES) with embedded OTFTs 83 .
- the EES 80 is shown having cross-shaped elements 82 with the OTFTs 83 integrated into the arms 84 of the cross shaped elements 82 .
- Resistive bias lines (not shown) are connected to the gate (G) terminals of the OTFT 83 , while the cross segments, formed from a conductive ink 82 , are connected to either the source (S) or drain (D) terminals of the OFTFs 83 .
- the OFTFs 83 When the OFTFs 83 are biased in their OFF state, they act as open circuits, and the arms of the cross have an effective length of L 1 , resulting in a resonant frequency of F 1 .
- the OFTFs 83 When the OFTFs 83 are biased in their ON state, they form a short circuit, connecting the segments of the cross arms to form an effective length of L 2 , resulting in a resonant frequency of F 2 .
- biasing the OFTFs 83 OFF or ON will result in the EES 80 from switching operation from frequency F 1 to frequency F 2 .
- Frequencies F 1 and F 2 can be widely separated, since they are controlled solely by the lengths of the cross arm segments (L 1 and L 2 ). This differs from the varactor-tuned EES designs, where applying the bias will only result in tuning the frequency of operation by a small percentage around the original resonant frequency.
- the terms “printed thereon” or “printed on the substrate” when referring to ink printed on the substrate can mean directly on and contacting the substrate or over a layer carried by the substrate such as a layer that has been printed on the substrate, wherein all of these layers are supported by the substrate.
Abstract
Description
- The present invention claims priority from U.S. Patent Application No. 62/555,241 filed Sep. 7, 2017, which is incorporated herein by reference.
- The present invention relates generally to the fabrication of dynamically controlled electromagnetic surfaces and more particularly patterning these surfaces using a combination of various types of inks such as conductive, semiconductor, dielectric, resistive, ferroelectric inks and in multiple layers.
- For the purposes of this invention, an engineered electromagnetic surface (EES) is defined as a non-conducting substrate, typically a dielectric substrate onto which is deposited metallic, dielectric, resistive, ferroelectric or semiconductor material in patterns designed in such a way as to alter, in a controlled manner, the behaviour of a radio signal in the form of an electromagnetic wave. Examples of EESs include: frequency-selective surfaces, having a periodic pattern of conductive elements, designed to only reflect or transmit radio signals within a desired frequency range; reflective/transmissive gratings, having of a set of conductive elements whose size, shape, and/or orientation are judiciously designed to reflect/transmit an incoming specific radio signal at a desired direction or directions; or reflectarrays/transmittarrays having of a set of conductive or dielectric elements whose size, shape, and/or orientation, are judiciously designed to either reflect or transmit an incoming specific radio signal into a given focal point.
- Historically EESs have been fabricated using rigid microwave substrate sheets having relatively small surface area, and which have been primarily used for designing antennas or for placing in front of antennas to enhance their performance. A chemical etching or photolithographic process has traditionally been used to pattern these surfaces, and these patterns have primarily been implemented using metallic conductors.
- The majority of these surfaces have been passive structures, meaning that once they are fabricated their electromagnetic behaviour cannot be modified. There has been some effort, however, to develop active EESs, whose electromagnetic behaviour, such as frequency, can be dynamically controlled, by integrating electronic devices within these surfaces. Integration of electronic devices into these surfaces is a complicated process involving the placement and soldering of discrete components such as surface-mount resistors, capacitors, inductors or switches over the EES, and requires complicated biasing circuitry. The resultant designs are expensive, and have limitations in their overall size, or in the range of frequencies over which their designs can be scaled.
- The use of printed electronics is a promising technology providing low-cost fabrication of large-surface, flexible EESs, which can be deployed to control radio signals in order to engineer the radio-propagation environment and ultimately enhance performance of wireless communication systems.
- Printed electronics refers to the printing of functional inks such as conductive, dielectric, resistive, ferroelectric, and semiconductor inks using traditional printing technologies such as aerosol spray, ink-jet, screen, roll-to-roll, gravure, and flexographic printers on flexible substrates such as thin plastics, by way of example PET, Kapton, Mylar, polycarbonate, paper, fabric, and textile material. Inkjet and screen-printing can also be applied directly on to rigid materials including rigid plastics, glass, and composite materials and even on certain construction material such as drywall or concrete. Commercially available conductive inks or dielectric inks, including inks comprising nanoparticles, are available from companies such as Novacentrix, Xerox, Sun Chemicals or Henkel; carbon-based resistive inks from companies such as Applied Ink Solutions or Creative Materials; ferroelectric inks from Solvay, and semiconducting inks from NanoIntegris.
- Current EES designs fabricated using printed electronics are static, meaning that once they are fabricated and deployed, their electromagnetic behaviour cannot be modified or controlled. They are generally designed to either pass or stop electromagnetic waves over a specified range of frequencies. The frequency behaviour of such an EES is mainly determined by the geometry of its unit cell, and is also dependent on the permittivity of the dielectric substrate supporting the array. In most, if not all cases, these static EESs have been printed solely using conductive inks.
- There are instances, however, where it is desirable to be able to electronically control the behaviour of EESs in order to adapt to changing wireless communication conditions where, for instance, the competing user demands for the available radio spectrum bandwidth need to be continuously optimized by network requirements and user priorities. In order for such a reconfigurable EES to be commercially viable, it needs to maintain all the same advantages of a static EES; for example, be low-cost, flexible, scalable to large-area coverage, and have the capability of being designed for a wide range of frequency bands, from current cellular and WiFi bands, up to WiGig, new millimetre-wave 5G bands and beyond, possibly up to terahertz frequencies.
- Some electronically reconfigurable EES designs have been developed. They have been designed as tunable filters with the capability of switching between reflection and transmission, or shifting the filter continuously in a certain frequency band. This reconfigurability feature is generally achieved either by incorporating an active device into the EES elements as described by F. Bayatpur, K. Sarabandi, entitled “Tuning performance of metamaterial-based frequency-selective surfaces,” in IEEE Transactions on Antennas and Propagation, Vol. 57, no. 2, pp. 590-592, February 2009, or by using tunable substrates as described by E. A. Parker, S. B. Savia, “Active frequency selective surfaces with ferroelectric substrates”, in IEE Proceedings of Microwaves, Antennas and Propagation, Vol. 148, (2), 2001, pp. 103-108. A well-established method of tuning the EES is to incorporate electronically tunable components into its unit cell. A limited number of electronically tunable EESs have been designed by embedding solid-state varactor diodes taught by Bayatpur et al., and MEMS switches taught by Parker et al. in the traditional EESs.
- Currently, there is no technology for the fabrication of large conformal reconfigurable EESs made of heterogeneous materials other than through the use of hybrid integration, where discrete active devices must be individually placed and connected, usually attached using solder or conductive adhesive onto the EES. This process is neither scalable in size nor in frequency, the former being limited by integration process, while the latter being limited by the finite-size footprints of the discrete active devices. There is no precedence for fabricated electronically reconfigurable EESs using a monolithic printed electronics EES.
- The relatively large footprint of at least several square millimetres of discrete active devices that would be used in a hybrid integration technique would limit the operation of an electronically reconfigurable EES to frequencies below about 20 GHz. The process could not be scaled to the millimetre-wave frequencies currently used for WiGig or planned 5G communications. Mechanical robustness of the structure, fabrication complexity, biasing circuitry and high cost are other prohibiting factors in the adoption of such hybrid technology. Integrating the thousands or potentially tens of thousands of active devices required for the electronically reconfigurable EES would be prohibitively complicated, costly, and commercially impractical.
- M. Haghzadeh and A. Akyurtlu, have described in an a paper entitled “All-printed, flexible, reconfigurable frequency selective surfaces,” in Journal of Applied Physics, Vol. 120, 184901, 2016., band-pass frequency selective surfaces (FSSs) utilizing interdigitated capacitors (IDC) fabricated on a flexible substrate using printed electronics technology. In order to demonstrate the potential frequency tunability of this design, the spaces between the fingers of the IDCs were filled with barium strontium titanate/cyclic olefin copolymer (BST/COC) composite mixtures of different permittivities and the frequency responses of these filled designs were compared to the frequency response of a design with no BST/COC filling. It is important to note that the designs presented in this paper were not electronically tunable, as there was no biasing circuitry present, which is essential for electronic control.
- It is the object of the invention to remedy these drawbacks simply, reliably, effectively and efficiently.
- In accordance with an aspect of the invention an electronic component is provided comprising:
-
- a dielectric substrate having printed thereon, in predetermined patterns, one or more layers of material wherein some of the material is a ferroelectric or semi-conductive, and some of the material is at least one of conductive, dielectric, and resistive; and, printed resistive biasing circuitry supported by the substrate electrically coupled to one or more of the printed layers, wherein when a changing voltage is applied to the biasing circuitry, an electronic property of the electronic component changes in response to the changing voltage.
- In accordance with the invention there is further provided, an electronic component comprising:
- a dielectric substrate having printed thereon:
- a) a layer of conductive material to provide a loop resonator; and,
- b) a plurality of layers forming metal insulator metal capacitors for loading the loop resonator, wherein each capacitor is formed of a ferroelectric material and at least a conductive, dielectric or resistive, material;
- or
- c) a conductive material and a ferroelectric material in interdigitated patterns forming capacitors for loading the loop resonator;
- and,
- d) resistive biasing circuitry electrically coupled to the capacitors for providing a varying voltage from a voltage source to the capacitors and for varying capacitance and for varying a resonant frequency of the loop resonator.
- In accordance with another aspect of the invention a method of forming an electronic component is provided comprising:
- providing a substrate;
- printing upon the substrate in predetermined patterns one or more layers of ink wherein some of the ink is a ferroelectric ink or semi-conductive ink and wherein some of the ink is at least a conductive, dielectric or resistive, ink; and,
- printing with an ink biasing circuitry, supported by the substrate electrically coupled to one or more of the printed layers, for controlling the electronic component when coupled to a voltage source.
- In yet another aspect of the invention there is provided a dynamically tunable resonator circuit comprised of a dielectric substrate having printed thereon one or more layers of printed material wherein a conductive material and ferroelectric material is printed on a layer so as to provide a loop resonator printed thereon and inter-digitated patterns printed thereon forming capacitors for loading the loop; and resistive biasing circuitry printed on the substrate electrically coupled to the capacitors for providing a varying voltage from a voltage source to the capacitors and for varying capacitance, and for varying a resonant frequency of the loop resonator.
- There is further provided, a dynamically tunable resonator circuit comprising a dielectric substrate having printed thereon one or more layers of printed material wherein a layer of conductive material is printed thereon so as to provide a loop resonator printed thereon and a plurality of layers are printed thereon forming metal insulator metal capacitors for loading the loop on each side; and resistive biasing circuitry printed on the substrate electrically coupled to the capacitors for providing a varying voltage from a voltage source to the capacitors and for varying its capacitance and for varying a resonant frequency of the loop resonator, wherein each of the metal insulator metal capacitors are formed of a ferroelectric material and at least a conductive, dielectric or resistive, material.
- In accordance with the invention a method of forming an electronic component is provided comprising: providing a non-conducting substrate; printing upon the substrate in predetermined patterns one or more layers of ink wherein some of the ink is a ferroelectric or semiconductive ink and wherein some of the ink is at least a conductive, dielectric or resistive, ink; and, printing with an resistive ink, having a resistance of at least 100 ohms per square millimeter, biasing circuitry, supported by the substrate electrically coupled to one or more of the printed layers, for controlling the electronic component when coupled to a voltage source. The biasing circuitry may have a resistance of at least 200 ohms per square millimetre, and wherein in operation, when a varying voltage is applied to the biasing circuitry, an electronic property of the electronic component varies, and wherein the electronic component if formed in the absence of etching.
-
FIG. 1 is a top view looking down on an interdigitated variable capacitor printed with inks having different properties and with resistive biasing lines. -
FIG. 2 is a top and side view of a multilayer MIM varactor with resistive biasing lines. -
FIG. 3(a) is a top view and view showing a partial magnified view shown inFIG. 3(b) of reconfigurable EES using an array of interdigitated capacitors. -
FIG. 3(c) is a top view of an EES using an array of MIM varactors. -
FIG. 4 shows the process flow for printing the reconfigurable EES shown inFIG. 3(a) . -
FIG. 5 is a top view of a a reconfigurableEES unit cell 50, which is of a cross shape. -
FIG. 6 is a graph of the simulated transmission behaviour of the electronically reconfigurable EES design ofFIG. 3(a) . -
FIG. 7(a) is a diagram of a reconfigurable ESS having organic thin-film transistors (OTFTs) -
FIG. 7(b) is a circuit representation of the OTFT shown inFIG. 7(a) . -
FIG. 8 is an embodiment of a portion of an engineered electromagnetic surface (EES) with embedded OTFTs. - The advent of printed electronics technology has allowed for low-cost fabrication of EESs over very large, thin and flexible surfaces, for example, plastic surfaces. The present invention relates to the fabrication of dynamically controllable EESs using single monolithic process by patterning these surfaces using a combination of various types of inks such as conductive, semiconductor, dielectric, resistive, ferroelectric, carbon nanotubes, etc. and in multiple layers, thus eliminating the requirement for integration of the discrete electronic components. By fabricating devices in this manner, it is possible to implement designs of EESs that can be utilized to dynamically control radio signals, thus engineering the radio-propagation environment. The combination of different functional inks engenders a whole range of functionalities for low-cost and large conformal electromagnetic surfaces.
- Referring now to
FIG. 1 a variable capacitor orvaractor 10 is shown formed by printing a single layer of interdigitated lines using aconductive ink 12, with the gaps between these lines of conductive ink filled with a ferroelectric printedink 14. The two ends of thecapacitor 10, labeled A and B inFIG. 1 are resistive bias lines printed with resistive ink. It should be understood that after the printed ink dries or cures, it becomes dried or cured ink, referred to hereafter as material or printed material. By applying a DC voltage to the bias lines A and B, the permittivity of theferroelectric material 14 will change, which causes a change in the capacitance value of the varactor. A varying voltage over a range of voltages will result in a varying capacitance. In one embodiment, the varactor and biasing circuitry are integrated using a single monolithic printing process. In a less preferred embodiment the resistivity of the ink of the bias lines could range from about 4 to 25 milliohms per square per mil, however in more practicable useful embodiments having a large number of interconnected varactors, in order to have less loss, a higher resistance is required. For example in arrays of varactors resistive bias lines would be about 100 ohms or more per square millimetre preferably for large arrays, several hundred ohms per square per mil or higher. - In another embodiment, a metal-insulator-metal (MIM)
capacitor 20 is shown inFIG. 2 . In this embodiment, multi-layer printing is required, where twometal plates substrate 24, separated by printedferroelectric material 26, which acts as an insulator with controllable dielectric properties. The interdigital design ofFIG. 1 has the advantage of being printed as a single layer, but will require a higher bias voltage in order to change the permittivity of theferroelectric material 14, thereby changing the capacitance value of the varactor. TheMIM structure 20 requires a multi-layer printing process, but will need less DC bias voltage to change the permittivity of theferroelectric material 26. This structure lends itself to use in large arrays of MIM varactors. - Turning now to
FIG. 3(a) , an embodiment of an electronicallyreconfigurable EES 31 designed to be fabricated using printed electronics technology is shown. It uses the basicinterdigital varactor cell 10 ofFIG. 1 , whereresistive material ferroelectric material 34 is used to enable electronic control. Theunit cell 35 of the EES, as identified inFIG. 3(a) , consists of asquare loop resonator 36 with aninterdigital varactor 30 integrated in each side of the loop, wherein thevaractors 30 are interconnected by printedconductive material 32 forming the loop. Each loop, has printed a plurality of resistive bias input lines.Dielectric material 37 is used as an insulator to prevent certain paths from electrically contacting one another. Applying a DC voltage bias to the structure causes the permittivity of theferroelectric material 34 to change, which changes the capacitance of thevaractor 30 and which, in turn, changes the resonant frequency of the square loop resonator. This allows for the dynamic tuning of the resonant frequency at which theEES 31 either blocks or passes through incoming radio-wave signals. Theactual EES 31 may include hundreds or thousands of these voltage controllable unit cells arranged in a regular lattice configuration; only a few unit cells are shown inFIG. 3(a) along with a close-up view of two neighboring cells. One of the distinguishing features of this embodiment is the use of DC bias lines G and H, integrated with theEES 31 in the same monolithic process. -
FIG. 3(c) shows a second embodiment whereMIM varactors 20 as described in FIG. 2 are used instead ofinterdigital varactors 30 ofFIG. 3(a) . The principle of operation is the same as the embodiment ofFIG. 3(a) , but a smaller value of DC bias voltage would be required to obtain the same varactor tuning range. The varactors are coupled with conductive printedmaterial 46 and resistive printed paths are shown as 48 b. Dielectric printedmaterial 47 is shown providing required insulation. - A salient feature of the suggested cell element of this invention is a self-resonating structure. Specifically, the proposed cell element described using
interdigitated varactors 10 orMIM varactors 20 is a square loop, which is preferably loaded on each of its four sides by interdigital capacitors (IDC). This contrasts the design in where the capacitive loading is done between cell elements, not within the same cell element. In this invention, the capacitive loading within the cell element tends to shrink the size of the cell element, which improves the angular stability of the resulting FSS structure; advantageously its behavior is less sensitive to the angle of incidence of the incoming radio signals. - For embodiments shown in
FIGS. 3(a), 3(b) and 3(c) , no external bias circuitry is required to change the capacitance of the varactor elements, as it is seamlessly integrated within the EES structure. A second distinguishing feature is that these DC bias lines are fabricated using resistive inks, in contrast to the conventional approach using conductive DC bias lines, and thus nearly appear transparent to the radio-frequency (RF) behaviour of the EES, and have negligible or no negative impact on performance. Resistance on the order of at least a few hundred ohms would be typical in order for the bias lines to appear RF transparent. The use of these resistive bias lines is also closely linked to the integration of the varactor elements in the EES, which only require a DC voltage in order to control their capacitance. - By using a varactor element as described heretofore, advantageously, there is no continuous path for DC current to flow; the flow of significant DC current along highly resistive bias lines would result in substantial unwanted losses from voltage drops. Other devices such as certain diodes or transistors, for example that rely on DC bias currents could not be biased by resistive bias lines without incurring significant losses.
- The embodiments of the invention described make use of a combination of ferroelectric inks with at least one of conductive, dielectric, and resistive inks printed in a multi-layer process, along with patterning designs that allow for the monolithic fabrication of the required active devices and biasing circuitry for electronically controlling reconfigurable EESs. Methods for integrating such circuitry without disturbing the RF performance of the EES have previously posed a significant design challenge. However, in this invention, signal lines of the bias circuitry are formed by resistive segments, which are seamlessly routed throughout the EES structure formed by printing the conductive, dielectric and ferroelectric inks so as to minimize any impact on the RF performance of the EES. The resultant invention allows scalability of the EES in both size and frequency.
- As mentioned above, the conductive, dielectric, resistive and ferroelectric inks are commercially available. Conductive inks, in particular are often composed of flakes of metal nanoparticles or silver or copper-based molecular inks such as those, for example, described in PCT/CA2015/050568.
- The flow process for fabrication is depicted in
FIG. 4 where the numbering scheme corresponds to the sequence of the application of inks. For this particular embodiment, the substrate onto which the inks are printed is a flexible plastic (PET) of 5 mil thickness. Printing would also work well on thinner or thicker flexible plastic materials such as Kapton or Mylar, and the process could be adjusted to print on other materials such as papers, glass, or fabrics (textiles). The process flow is designed for screen-printing, but could also be adapted to other printing methods such as inkjet printing or any other printed electronics technology that is capable of multi-layer printing at the required resolution. The process could also be applied to rigid substrates such as rigid plastics, glass, or directly onto construction material like drywall or concrete. The separation between two adjacent unit cell elements is 4.0 mm in this specific case for operation at 28.0 GHz. The minimum line width and minimum gap between conductors was set to 75 μm to meet fabrication tolerances of print technology. - By using a combination of different printed electronic inks, for example, conductive, resistive, dielectric, and ferroelectric inks deposited on different layers, the electronically reconfigurable EES can be manufactured in a single process and be fully printable without the requirement for hybrid integration of separate, discrete devices, allowing the design to be scalable to large surface areas. Due to the fine feature sizes that can be printed using current printed electronics technology, this design is also scalable to millimeter-wave frequencies. As the minimum feature size attainable by printed electronics continues to shrink, the maximum frequency to which the invention can be designed will continue to increase, eventually possibly up to the Terahertz range. In short, the ability of printed electronics technology to deposit different types of inks in multiple layers onto large area flexible surfaces, combined with EES designs to exploit this capability and seamlessly incorporate biasing circuitry to develop electronically reconfigurable EES, offers significant advantages.
- Combining printed electronics having printed biasing circuitry and novel EES designs, enables the production of low-cost, flexible electronically reconfigurable EES that are scalable in both size and frequency, which is a capability unavailable to any other technology or design. Furthermore, as new advancements are made in printed electronics technologies based on developments or improvements in semiconductor, carbon-nanotube, or other inks, this will enable new or enhance the current capabilities in electronically controlled reconfigurable EESs and extend the frequency limit to which these EESs can be scaled, possibly up to the terahertz range. Also, it is envisioned that the capacitive components could eventually be replaced by printed transistor switches using semi-or conductive ink.
-
FIG. 5 shows another embodiment of a reconfigurableEES unit cell 50, which is of a cross shape, compared to the square loop shape shown heretofore. - Again, the
varactor elements 52, consisting of interdigital capacitors, form part of the element itself, and would be filled with ferroelectric material and biased withresistive lines 54 in order to shift the frequency of operation of the EES. In such an embodiment, this element can form part of an antenna array, and individually controlling the DC bias to each of these radiators would enable the electronic reconfiguration of the antenna radiation pattern. In another embodiment, these ferroelectric-filled capacitors could form phase-shifting elements that are integrated within the beam-forming network of an antenna array and would be individually controlled to electronically reconfigure the radiation pattern. - The behaviour of electronically reconfigurable EESs has been simulated using commercially available electromagnetic simulation software: High-Frequency Simulation Software (HFSS).
FIG. 6 shows the simulated transmission behaviour of the electronically reconfigurable EES design ofFIG. 3(a) , where the ferroelectric material is assumed to have a tunability of 10%. Without DC voltage bias, the EES is designed to block frequencies centred around 25 GHz shown by the solid curve inFIG. 6 . When the maximum value of DC bias is applied to cause a 10% shift in the permittivity of the ferroelectric material from a value of 36 to 40, the blocking centre frequency shifts from 25 GHz to approximately 22.6 GHz indicated by the dashed curve. If the application of interest is at 25 GHz, then the application and removal of the DC bias will cause the surface to either allow or block these RF signals to pass through, thus the EES can be switched on and off using DC voltage bias control. - Some embodiments of this invention apply to the field of EESs, where an intended application is deployment over wide surfaces, either indoor or outdoor, in such a way as to enhance the radio-propagation environment, by either blocking, re-directing, or letting pass specific radio frequency (RF) signals for mitigating interfering signals or for enhancing coverage in wireless communication systems. Based on fabrication using current printed electronics technology, the invention is scalable to current and planned cellular and WiFi bands up to the millimeter-wave bands being considered for use by future 5G wireless communications applications. As printed electronics technology improves, allowing for the printing of smaller and smaller feature sizes, the invention would be scalable to higher frequencies, possibly up to the Terahertz range.
- Turning now of
FIG. 7(a) , an ESS having organic thin-film transistors (OTFTs) at have been printed using conductive, dielectric, semiconductor, and resistive inks.Conductive ink 72 forms the Gate (G), Source (S) and Drain (D) terminals of the transistor. A layer ofdielectric ink 74 and a layer ofsemiconductor ink 76 is printed between the G terminal and the S and D terminals. Four unit cells are shown inFIG. 7(a) . A circuit representation of an OTFT is shown inFIG. 7(b) . -
FIG. 8 illustrates an exemplary embodiment of a portion of an engineered electromagnetic surface (EES) with embeddedOTFTs 83. TheEES 80 is shown havingcross-shaped elements 82 with theOTFTs 83 integrated into thearms 84 of the cross shapedelements 82. Resistive bias lines (not shown) are connected to the gate (G) terminals of theOTFT 83, while the cross segments, formed from aconductive ink 82, are connected to either the source (S) or drain (D) terminals of theOFTFs 83. When theOFTFs 83 are biased in their OFF state, they act as open circuits, and the arms of the cross have an effective length of L1, resulting in a resonant frequency of F1. When theOFTFs 83 are biased in their ON state, they form a short circuit, connecting the segments of the cross arms to form an effective length of L2, resulting in a resonant frequency of F2. Thus, biasing theOFTFs 83 OFF or ON will result in theEES 80 from switching operation from frequency F1 to frequency F2. Frequencies F1 and F2 can be widely separated, since they are controlled solely by the lengths of the cross arm segments (L1 and L2). This differs from the varactor-tuned EES designs, where applying the bias will only result in tuning the frequency of operation by a small percentage around the original resonant frequency. - It should be understood that the terms “printed thereon” or “printed on the substrate” when referring to ink printed on the substrate can mean directly on and contacting the substrate or over a layer carried by the substrate such as a layer that has been printed on the substrate, wherein all of these layers are supported by the substrate.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/963,379 US10797108B2 (en) | 2017-09-07 | 2018-04-26 | Printed reconfigurable electronic circuit |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201762555241P | 2017-09-07 | 2017-09-07 | |
US15/963,379 US10797108B2 (en) | 2017-09-07 | 2018-04-26 | Printed reconfigurable electronic circuit |
Publications (2)
Publication Number | Publication Date |
---|---|
US20190074325A1 true US20190074325A1 (en) | 2019-03-07 |
US10797108B2 US10797108B2 (en) | 2020-10-06 |
Family
ID=65517403
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/963,379 Active US10797108B2 (en) | 2017-09-07 | 2018-04-26 | Printed reconfigurable electronic circuit |
Country Status (2)
Country | Link |
---|---|
US (1) | US10797108B2 (en) |
CA (1) | CA3002992C (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11265073B2 (en) * | 2017-11-28 | 2022-03-01 | Metawave Corporation | Method and apparatus for a metastructure reflector in a wireless communication system |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4379621A (en) * | 1979-11-01 | 1983-04-12 | Matsushita Electric Industrial Company, Limited | Image display device utilizing birefringence properties of ferroelectric ceramic material |
US6225802B1 (en) * | 1998-07-17 | 2001-05-01 | U.S. Philips Corporation | Apparatus for automatic measurement of resistance of integrated MR device |
US20060049883A1 (en) * | 2002-09-06 | 2006-03-09 | Sven Mattisson | Oscillator and an integrated circuit |
US20060176350A1 (en) * | 2005-01-14 | 2006-08-10 | Howarth James J | Replacement of passive electrical components |
US20070138462A1 (en) * | 2005-12-21 | 2007-06-21 | Palo Alto Research Center Incorporated | Electronic device with unique encoding |
US20100271861A1 (en) * | 2009-04-22 | 2010-10-28 | Sony Corporation | Variable-resistance memory device and its operation method |
US20120206849A1 (en) * | 2011-01-18 | 2012-08-16 | The University Of Hong Kong | Compact electronic reverberation chamber |
US20140028112A1 (en) * | 2011-01-14 | 2014-01-30 | City University Of Hong Kong | Apparatus and method for wireless power transfer |
US20170130084A1 (en) * | 2014-06-19 | 2017-05-11 | National Research Council Of Canada | Molecular Inks |
-
2018
- 2018-04-26 CA CA3002992A patent/CA3002992C/en active Active
- 2018-04-26 US US15/963,379 patent/US10797108B2/en active Active
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4379621A (en) * | 1979-11-01 | 1983-04-12 | Matsushita Electric Industrial Company, Limited | Image display device utilizing birefringence properties of ferroelectric ceramic material |
US6225802B1 (en) * | 1998-07-17 | 2001-05-01 | U.S. Philips Corporation | Apparatus for automatic measurement of resistance of integrated MR device |
US20060049883A1 (en) * | 2002-09-06 | 2006-03-09 | Sven Mattisson | Oscillator and an integrated circuit |
US20060176350A1 (en) * | 2005-01-14 | 2006-08-10 | Howarth James J | Replacement of passive electrical components |
US20070138462A1 (en) * | 2005-12-21 | 2007-06-21 | Palo Alto Research Center Incorporated | Electronic device with unique encoding |
US20100271861A1 (en) * | 2009-04-22 | 2010-10-28 | Sony Corporation | Variable-resistance memory device and its operation method |
US20140028112A1 (en) * | 2011-01-14 | 2014-01-30 | City University Of Hong Kong | Apparatus and method for wireless power transfer |
US20120206849A1 (en) * | 2011-01-18 | 2012-08-16 | The University Of Hong Kong | Compact electronic reverberation chamber |
US20170130084A1 (en) * | 2014-06-19 | 2017-05-11 | National Research Council Of Canada | Molecular Inks |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11265073B2 (en) * | 2017-11-28 | 2022-03-01 | Metawave Corporation | Method and apparatus for a metastructure reflector in a wireless communication system |
Also Published As
Publication number | Publication date |
---|---|
US10797108B2 (en) | 2020-10-06 |
CA3002992C (en) | 2021-10-26 |
CA3002992A1 (en) | 2019-03-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6646605B2 (en) | Tunable reduced weight artificial dielectric antennas | |
Nikfalazar et al. | Two-dimensional beam-steering phased-array antenna with compact tunable phase shifter based on BST thick films | |
US6677901B1 (en) | Planar tunable microstrip antenna for HF and VHF frequencies | |
US20060256014A1 (en) | Frequency agile, directive beam patch antennas | |
Mavridou et al. | Tunable double-layer EBG structures and application to antenna isolation | |
Haghzadeh et al. | All-printed, flexible, reconfigurable frequency selective surfaces | |
CN107681275B (en) | Antenna and electronic device | |
US7030463B1 (en) | Tuneable electromagnetic bandgap structures based on high resistivity silicon substrates | |
US6864843B2 (en) | Conformal frequency-agile tunable patch antenna | |
Haghzadeh et al. | Design and simulation of fully printable conformal antennas with BST/polymer composite based phase shifters | |
US7050004B2 (en) | Multiple frequency antenna | |
Neto et al. | Varactor-tunable four arms star bandstop FSS with a very simple bias circuit | |
US10797108B2 (en) | Printed reconfigurable electronic circuit | |
Kumar et al. | A review: Techniques and methodologies adopted for reconfigurable antennas | |
Kim et al. | Reconfigurable impedance ground plane for broadband antenna systems | |
Tong et al. | Metamaterials inspired frequency selective surfaces | |
WO2002089256A1 (en) | Reconfigurable artificial magnetic conductor | |
Palukuru et al. | Low-sintering-temperature ferroelectric-thick films: RF properties and an application in a frequency-tunable folded slot antenna | |
King et al. | Ink Minimized Meshed Frequency Selective Surfaces with Increased Optical Transparency for 5G | |
EP1905119B1 (en) | An arrangement for peak-field suppression | |
Mavridou et al. | Novel tunable frequency selective meta-surfaces | |
Santamaria et al. | Flexible reconfigurable antenna robust to folding in wearable applications | |
JP6858825B2 (en) | Direct flat-paste type active frequency-selective surface switch element and its manufacturing method | |
CN114976607B (en) | Antenna and communication device | |
Nishigaki et al. | Piezoelectric MEMS variable capacitor for a UHF band tunable built-In antenna |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |