US20190035623A1 - Integrated system and method for source/drain engineering - Google Patents

Integrated system and method for source/drain engineering Download PDF

Info

Publication number
US20190035623A1
US20190035623A1 US16/148,430 US201816148430A US2019035623A1 US 20190035623 A1 US20190035623 A1 US 20190035623A1 US 201816148430 A US201816148430 A US 201816148430A US 2019035623 A1 US2019035623 A1 US 2019035623A1
Authority
US
United States
Prior art keywords
source
drain region
gas mixture
plasma
substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US16/148,430
Inventor
Chun Yan
Xinyu Bao
Melitta Manyin Hon
Hua Chung
Schubert S. Chu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Applied Materials Inc
Original Assignee
Applied Materials Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Applied Materials Inc filed Critical Applied Materials Inc
Priority to US16/148,430 priority Critical patent/US20190035623A1/en
Assigned to APPLIED MATERIALS, INC. reassignment APPLIED MATERIALS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHUNG, HUA, BAO, XINYU, CHU, SCHUBERT S., HON, MELITTA MANYIN, YAN, CHUN
Publication of US20190035623A1 publication Critical patent/US20190035623A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02041Cleaning
    • H01L21/02057Cleaning during device manufacture
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66568Lateral single gate silicon transistors
    • H01L29/66636Lateral single gate silicon transistors with source or drain recessed by etching or first recessed by etching and then refilled
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66787Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
    • H01L29/66795Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET

Definitions

  • Implementations of the present disclosure generally relate to the manufacture of semiconductor devices. More specifically, implementations described herein relate to methods for source/drain engineering.
  • Integrated circuits are formed in and on silicon and other semiconductor substrates.
  • substrates are made by growing an ingot from a bath of molten silicon, and then sawing the solidified ingot into multiple substrates.
  • An epitaxial silicon layer may then be formed on the monocrystalline silicon substrate to form a defect-free silicon layer that may be doped or undoped.
  • Semiconductor devices, such as transistors, are manufactured from the epitaxial silicon layer. The electrical properties of the formed epitaxial silicon layer will generally be better than the properties of the monocrystalline silicon substrate.
  • Group IV elements may be advantageous in certain applications for forming silicon-based devices.
  • Group IV elements may serve as a source/drain region in sub-10 nm Fin Field Effect Transistor (FinFET) devices due to the low contact resistance, superior electron mobility and lower operation voltage.
  • FinFET Fin Field Effect Transistor
  • Surfaces of the monocrystalline silicon and the epitaxial silicon layer are susceptible to contamination when exposed to typical fabrication facility ambient conditions, and there might be a few atomic layers of damaged Si from previous process steps.
  • a native oxide layer may form on the monocrystalline silicon surface prior to deposition of the epitaxial layer.
  • contaminants present in the ambient environment may deposit on the monocrystalline surface and may come from previous process steps.
  • the presence of a native oxide layer or contaminants on the monocrystalline silicon surface negatively affects the quality of an epitaxial layer subsequently formed on the monocrystalline surface. While present cleaning methods remove some of the native oxides and contaminants from the monocrystalline silicon surface, some contaminants may
  • Implementations described herein generally provide a method of processing a workpiece.
  • the method of processing the workpiece includes disposing the workpiece in a processing volume.
  • the workpiece includes a substrate.
  • the substrate includes a source/drain region disposed on the substrate.
  • the method of disposing a workpiece also includes establishing a low pressure processing environment in the processing volume.
  • the method of disposing a workpiece also includes maintaining the low pressure processing environment while delivering a first gas containing to the processing volume, depositing a salt on the workpiece, heating the substrate to greater than 90° C., purging the processing volume with a second inert gas, and recessing the source/drain regions.
  • FIG. 1 is a flow diagram illustrating operations of a method according to one implementation described herein.
  • FIGS. 2A-2C illustrate a schematic, cross-sectional view of a device structure depicting stages of fabrication in accordance with the method of FIG. 1 .
  • Implementations of the present disclosure generally relate to methods for forming semiconductor devices. More specifically, methods are described for sub-10 nm cleaning and recessing substrates in preparation for precise Group IV source/drain growth in FinFET devices.
  • FIG. 1 is a flow diagram illustrating a method 100 for cleaning and recessing substrates in preparation for precise source/drain deposition comprising Group IV elements on a silicon substrate.
  • FIGS. 2A-2C depict stages of fabrication of a device structure in accordance with the method 100 of FIG. 1 . The method 100 is described below in accordance with operations of cleaning and recessing a substrate as illustrated in FIGS. 2A-2C .
  • a workpiece including a substrate 202 with a device 200 that has a source/drain region formed on the substrate, is disposed in a processing volume at step 25 .
  • the device may have sub-10 nm trenches 218 , 220 .
  • the processing volume may be contained within a processing chamber.
  • the workpiece is shown in FIG. 2 , and may be pre-cleaned prior to performing the method 100 .
  • the pre-cleaning may include any conventional wet or dry cleaning method.
  • the workpiece has a device 200 that includes a dielectric material 204 disposed on a substrate 202 , a pre source/drain region 216 , a fin layer 210 disposed on the pre source/drain region 216 , a dummy gate 208 , and contaminants 206 .
  • the pre source/drain region 216 may be disposed on the substrate 202 and within the dielectric material 204 .
  • the dummy gate 208 may be disposed on the fin layer 210 .
  • the contaminants 206 may be disposed on the pre source/drain region 216 and the fin layer 210 .
  • the substrate 202 may be a silicon-containing substrate.
  • the substrate 202 may further comprise germanium (Ge), carbon (C), boron (B), phosphorous (P), or other materials that may be co-grown, doped and/or associated with silicon materials.
  • the substrate 202 may be part of a device, such as a fin shaped field effect transistor (FinFET) device.
  • FinFET fin shaped field effect transistor
  • the FinFET device may be sized for the 10 nm node.
  • the dielectric material 204 may comprise one or more of silicon oxide (SiO), silicon dioxide (SiO 2 ), silicon nitride (SiN), silicon oxynitride (SiON), or other suitable materials that may be used to form a dielectric material.
  • the dielectric material 204 may be deposited by various deposition processes. For example, the dielectric material 204 may be deposited by a chemical vapor deposition (CVD) process, which may be plasma enhanced.
  • the contaminants 206 may include native oxide and dangling silicon bonds saturated with hydrogen such as SiO 2 or GeO 2 .
  • the dummy gate 208 may comprise silicon nitride (SiN).
  • the pre source/drain region 216 may comprise silicon and may further comprise germanium (Ge), carbon (C), boron (B), phosphorous (P), or other materials that may be co-grown, doped and/or associated with silicon materials.
  • the workpiece including the device 200 , may be placed in an inductively coupled plasma (ICP) plasma reactor chamber.
  • ICP inductively coupled plasma
  • Suitable chambers include the CENTRIS® or MESA® chamber available from Applied Materials, Inc. of Santa Clara, Calif. Chambers available from other manufacturers may also be used to practice implementations described herein.
  • a low pressure processing environment may be established within the chamber at step 50 of FIG. 1 .
  • the low pressure processing environment may be maintained (at step 75 of FIG. 1 ) while each of the operations of method 100 proceed.
  • a first gas may be delivered over the workpiece, including substrate 202 in the processing volume.
  • the first gas may be a hydrogen argon (H 2 Ar) gas mixture.
  • the first gas may be inert.
  • the ion energy is controlled with low RF source power between 200-800 watts or plasma pulsing.
  • the hydrogen gas may be flowed at a rate of between 10-500 sccm, and the argon may be flowed at a rate of between 300-1000 sccm.
  • the pressure of the processing volume may be maintained between 5 mT to 50 mT.
  • the temperature of the processing volume may be between 20° C. and 40° C., and the ion energy may be less than 50 electronvolt (eV).
  • the first gas mixture producing the low energy ions may advantageously penetrate the native oxide contaminants 206 located within trenches 218 , 220 to break silicon-oxygen bonds in preparation for subsequent removal and activate the sub-oxide (SiO) disposed underneath.
  • the hydrogen ions or radicals within the first gas mixture react with the native oxide to form volatile hydroxides.
  • the dry clean gas mixture may be able to penetrate the small sub-10 nm trenches and contaminants efficiently to provide for a higher throughput without damaging the device 200 .
  • a salt is deposited on the pre source/drain region 216 .
  • a NH 3 /NF 3 /Ar gas mixture is delivered to the processing volume to react with the generated plasma and form a NH 4 F salt.
  • the NH 4 F salt is deposited on the pre source/drain region 216 .
  • the workpiece is heated to greater than 90° C. In one implementation, the workpiece is heated to greater than 90° C. for greater than 1 minute. Heating the workpiece may remove the contaminants 206 to expose a clean silicon surface 222 , as shown in FIG. 2B .
  • the NH 4 F salt may react with and remove the native oxide contaminants 206 from the pre source/drain region 216 and fin layer 210 .
  • the NH 4 F salt may expose the underlying silicon surface 222 in the pre source/drain region 216 without damaging the underlying silicon surface.
  • the NH 3 /NF 3 /Ar gas mixture is delivered to the processing volume which is maintained at a pressure of 200-900 mT.
  • the continuous mode RF power may be maintained between 200-400 watts.
  • the argon is flowed at a rate of 500-1200 sccm, the ammonia (NH 3 ) is flowed at a rate of 10-100 sccm, and the NF 3 is flowed at a rate of 5-20 sccm.
  • the processing volume and gas lines are purged using a second inert gas mixture.
  • the second inert gas may be a H 2 /Ar plasma mixture.
  • the second inert gas mixture advantageously removes any residual ammonia (NH 3 ) inside the chamber and gas line providing for a clean surface in preparation for subsequent processing operations.
  • the pre source/drain region 216 is recessed by etching.
  • the fin layer 210 may also be recessed.
  • the width of the fin layer 210 is reduced about between 1-2 nm.
  • Suitable methods of etching the pre source/drain region 216 or the fin layer 210 or a combination of both include any suitable etching process, such as anisotropic dry etching.
  • argon (Ar), hydrogen (H), and/or chlorine (CI) may be used as precursors to produce an etchant plasma for etching the fin layer 210 .
  • a H 2 /Cl 2 /Ar plasma is used for etching the pre source/drain region 216 .
  • the plasma mixture may function to volatilize the pre source/drain region 216 such that a portion may be removed.
  • the pre source/drain region 216 is etched 1-2 nm or at a rate between 0.5 nm/min-3 nm/min.
  • the plasma ion energy is less than 20 eV with plasma pulsing
  • the pressure of the processing volume may be maintained between 5-50 mTorr
  • the temperature is between 30° C.-50° C.
  • the RF power is between 500-600 watts.
  • This step may use very low ion energy which is controlled by RF source pulsing without bias power.
  • the argon may be flowed at a rate between 100-500 sccm
  • the hydrogen may be flowed at a rate between 50-300 sccm
  • the chlorine may be flowed at a rate between 10-100 sccm.
  • the ratio of Cl:H:Ar may be between 1:5:10 to 1:3:5.
  • the low energy H 2 /Cl 2 /Ar plasma pulsing provides for precise control in the nm scale while reducing silicon-silicon lattice damage.
  • the integrated clean and recess process provides for a source/drain region free of carbon and oxide contaminants while reducing the silicon-silicon lattice damage in preparation for subsequent processing.
  • a source/drain extension 212 may be deposited over the cleaned and recessed pre source/drain region 216 .
  • the source/drain extension 212 is silicon arsenide (SiAs).
  • a source/drain layer 214 may be deposited on the source/drain extension 212 .
  • the source/drain layer 214 is silicon phosphide (SiP).
  • the integrated clean and recess process prepares the device 200 for subsequent processing while maintaining a low pressure environment. More specifically, the resulting source/drain region may be free of contaminants and/or defects, may has a desired shape, and may be prepared for subsequent epitaxial growth.
  • the device 200 may undergo additional processing steps within the same cluster tool. Use of a single apparatus containing various processing chambers allows for the various operations of the method 100 of FIG. 1 to occur while maintaining a low pressure environment. More specifically, the low pressure environment need not be broken during transfer to an epitaxial chamber for source/drain extension 212 and source/drain layer 214 growth.
  • additional processing may include replacing the dummy gate 208 with a metal gate.

Abstract

Implementations described herein generally provide a method of processing a substrate. Specifically, the methods described are used for cleaning and etching source/drain regions on a silicon substrate in preparation for precise Group IV source/drain growth in semiconductor devices. Benefits of this disclosure include precise fin size control in devices, such as 10 nm FinFET devices, and increased overall device yield. The method of integrated clean and recess includes establishing a low pressure processing environment in the processing volume, and maintaining the low pressure processing environment while flowing a first gas over a substrate in a processing volume, depositing a salt on the substrate, heating the processing volume to greater than 90° C., purging the processing volume with a second inert gas, and recessing a source/drain region disposed on the substrate.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application is a continuation of U.S. patent application Ser. No. 15/890,117 filed on Feb. 6, 2018, which is a continuation of U.S. patent application Ser. No. 15/417,496, filed on Jan. 27, 2017, which claims priority to Provisional Patent Application Ser. No. 62/395,765, filed Sep. 16, 2016, and Provisional Patent Application Ser. No. 62/423,082, filed on Nov. 16, 2016, all of which are herein incorporated by reference.
  • BACKGROUND Field
  • Implementations of the present disclosure generally relate to the manufacture of semiconductor devices. More specifically, implementations described herein relate to methods for source/drain engineering.
  • Description of the Related Art
  • Integrated circuits are formed in and on silicon and other semiconductor substrates. In the case of single crystal silicon, substrates are made by growing an ingot from a bath of molten silicon, and then sawing the solidified ingot into multiple substrates. An epitaxial silicon layer may then be formed on the monocrystalline silicon substrate to form a defect-free silicon layer that may be doped or undoped. Semiconductor devices, such as transistors, are manufactured from the epitaxial silicon layer. The electrical properties of the formed epitaxial silicon layer will generally be better than the properties of the monocrystalline silicon substrate.
  • Group IV elements may be advantageous in certain applications for forming silicon-based devices. For example, Group IV elements may serve as a source/drain region in sub-10 nm Fin Field Effect Transistor (FinFET) devices due to the low contact resistance, superior electron mobility and lower operation voltage. However, there are major challenges in preparing a substrate for Group IV source/drain growth. Surfaces of the monocrystalline silicon and the epitaxial silicon layer are susceptible to contamination when exposed to typical fabrication facility ambient conditions, and there might be a few atomic layers of damaged Si from previous process steps. For example, a native oxide layer may form on the monocrystalline silicon surface prior to deposition of the epitaxial layer. Additionally, contaminants present in the ambient environment may deposit on the monocrystalline surface and may come from previous process steps. The presence of a native oxide layer or contaminants on the monocrystalline silicon surface negatively affects the quality of an epitaxial layer subsequently formed on the monocrystalline surface. While present cleaning methods remove some of the native oxides and contaminants from the monocrystalline silicon surface, some contaminants may still remain.
  • Therefore, there is a need for a method for integrated cleaning a substrate surface and subsequent recessing prior to performing an epitaxial deposition process.
  • SUMMARY
  • Implementations described herein generally provide a method of processing a workpiece. The method of processing the workpiece includes disposing the workpiece in a processing volume. The workpiece includes a substrate. The substrate includes a source/drain region disposed on the substrate. The method of disposing a workpiece also includes establishing a low pressure processing environment in the processing volume. The method of disposing a workpiece also includes maintaining the low pressure processing environment while delivering a first gas containing to the processing volume, depositing a salt on the workpiece, heating the substrate to greater than 90° C., purging the processing volume with a second inert gas, and recessing the source/drain regions.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • So that the manner in which the above recited features of the present disclosure can be understood in detail, a more particular description of the disclosure, briefly summarized above, may be had by reference to implementations, some of which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate only exemplary implementations and are therefore not to be considered limiting of its scope, for the disclosure may admit to other equally effective implementations.
  • FIG. 1 is a flow diagram illustrating operations of a method according to one implementation described herein.
  • FIGS. 2A-2C illustrate a schematic, cross-sectional view of a device structure depicting stages of fabrication in accordance with the method of FIG. 1.
  • To facilitate understanding, identical reference numerals have been used, where possible, to designate identical elements that are common to the figures. It is contemplated that elements and features of one implementation may be beneficially incorporated in other implementations without further recitation.
  • DETAILED DESCRIPTION
  • Implementations of the present disclosure generally relate to methods for forming semiconductor devices. More specifically, methods are described for sub-10 nm cleaning and recessing substrates in preparation for precise Group IV source/drain growth in FinFET devices.
  • FIG. 1 is a flow diagram illustrating a method 100 for cleaning and recessing substrates in preparation for precise source/drain deposition comprising Group IV elements on a silicon substrate. FIGS. 2A-2C depict stages of fabrication of a device structure in accordance with the method 100 of FIG. 1. The method 100 is described below in accordance with operations of cleaning and recessing a substrate as illustrated in FIGS. 2A-2C.
  • As illustrated in FIG. 1, a workpiece, including a substrate 202 with a device 200 that has a source/drain region formed on the substrate, is disposed in a processing volume at step 25. For example, the device may have sub-10 nm trenches 218, 220. The processing volume may be contained within a processing chamber. The workpiece is shown in FIG. 2, and may be pre-cleaned prior to performing the method 100. The pre-cleaning may include any conventional wet or dry cleaning method.
  • As shown in FIG. 2A, the workpiece has a device 200 that includes a dielectric material 204 disposed on a substrate 202, a pre source/drain region 216, a fin layer 210 disposed on the pre source/drain region 216, a dummy gate 208, and contaminants 206. In one implementation, the pre source/drain region 216 may be disposed on the substrate 202 and within the dielectric material 204. The dummy gate 208 may be disposed on the fin layer 210. The contaminants 206 may be disposed on the pre source/drain region 216 and the fin layer 210. The substrate 202 may be a silicon-containing substrate. The substrate 202 may further comprise germanium (Ge), carbon (C), boron (B), phosphorous (P), or other materials that may be co-grown, doped and/or associated with silicon materials. The substrate 202 may be part of a device, such as a fin shaped field effect transistor (FinFET) device. In one implementation, the FinFET device may be sized for the 10 nm node.
  • The dielectric material 204, such as a shallow trench isolation (STI) oxide, may comprise one or more of silicon oxide (SiO), silicon dioxide (SiO2), silicon nitride (SiN), silicon oxynitride (SiON), or other suitable materials that may be used to form a dielectric material. The dielectric material 204 may be deposited by various deposition processes. For example, the dielectric material 204 may be deposited by a chemical vapor deposition (CVD) process, which may be plasma enhanced. The contaminants 206 may include native oxide and dangling silicon bonds saturated with hydrogen such as SiO2 or GeO2. The dummy gate 208 may comprise silicon nitride (SiN). The pre source/drain region 216 may comprise silicon and may further comprise germanium (Ge), carbon (C), boron (B), phosphorous (P), or other materials that may be co-grown, doped and/or associated with silicon materials.
  • The workpiece, including the device 200, may be placed in an inductively coupled plasma (ICP) plasma reactor chamber. Suitable chambers include the CENTRIS® or MESA® chamber available from Applied Materials, Inc. of Santa Clara, Calif. Chambers available from other manufacturers may also be used to practice implementations described herein. A low pressure processing environment may be established within the chamber at step 50 of FIG. 1. The low pressure processing environment may be maintained (at step 75 of FIG. 1) while each of the operations of method 100 proceed. At operation 110 of FIG. 1, a first gas may be delivered over the workpiece, including substrate 202 in the processing volume. The first gas may be a hydrogen argon (H2Ar) gas mixture. The first gas may be inert. In one implementation, the ion energy is controlled with low RF source power between 200-800 watts or plasma pulsing. The hydrogen gas may be flowed at a rate of between 10-500 sccm, and the argon may be flowed at a rate of between 300-1000 sccm. While the first gas is delivered, the pressure of the processing volume may be maintained between 5 mT to 50 mT. The temperature of the processing volume may be between 20° C. and 40° C., and the ion energy may be less than 50 electronvolt (eV). The first gas mixture producing the low energy ions may advantageously penetrate the native oxide contaminants 206 located within trenches 218, 220 to break silicon-oxygen bonds in preparation for subsequent removal and activate the sub-oxide (SiO) disposed underneath. In one implementation, the hydrogen ions or radicals within the first gas mixture react with the native oxide to form volatile hydroxides. The dry clean gas mixture may be able to penetrate the small sub-10 nm trenches and contaminants efficiently to provide for a higher throughput without damaging the device 200.
  • At operation 120 of FIG. 1, while a higher pressure environment is maintained, a salt is deposited on the pre source/drain region 216. In one implementation, a NH3/NF3/Ar gas mixture is delivered to the processing volume to react with the generated plasma and form a NH4F salt. The NH4F salt is deposited on the pre source/drain region 216. At operation 130, the workpiece is heated to greater than 90° C. In one implementation, the workpiece is heated to greater than 90° C. for greater than 1 minute. Heating the workpiece may remove the contaminants 206 to expose a clean silicon surface 222, as shown in FIG. 2B. In one implementation, the NH4F salt may react with and remove the native oxide contaminants 206 from the pre source/drain region 216 and fin layer 210. The NH4F salt may expose the underlying silicon surface 222 in the pre source/drain region 216 without damaging the underlying silicon surface. In one implementation, the NH3/NF3/Ar gas mixture is delivered to the processing volume which is maintained at a pressure of 200-900 mT. The continuous mode RF power may be maintained between 200-400 watts. The argon is flowed at a rate of 500-1200 sccm, the ammonia (NH3) is flowed at a rate of 10-100 sccm, and the NF3 is flowed at a rate of 5-20 sccm.
  • At operation 140, while the low pressure environment is maintained, the processing volume and gas lines are purged using a second inert gas mixture. The second inert gas may be a H2/Ar plasma mixture. The second inert gas mixture advantageously removes any residual ammonia (NH3) inside the chamber and gas line providing for a clean surface in preparation for subsequent processing operations.
  • As shown in FIG. 1, at operation 150, while the low pressure environment is maintained, the pre source/drain region 216 is recessed by etching. In one implementation, the fin layer 210 may also be recessed. In one implementation, the width of the fin layer 210 is reduced about between 1-2 nm. Suitable methods of etching the pre source/drain region 216 or the fin layer 210 or a combination of both include any suitable etching process, such as anisotropic dry etching. In one implementation, argon (Ar), hydrogen (H), and/or chlorine (CI) may be used as precursors to produce an etchant plasma for etching the fin layer 210. In another implementation, a H2/Cl2/Ar plasma is used for etching the pre source/drain region 216. The plasma mixture may function to volatilize the pre source/drain region 216 such that a portion may be removed. In one implementation, the pre source/drain region 216 is etched 1-2 nm or at a rate between 0.5 nm/min-3 nm/min. In one implementation, the plasma ion energy is less than 20 eV with plasma pulsing, the pressure of the processing volume may be maintained between 5-50 mTorr, the temperature is between 30° C.-50° C., and the RF power is between 500-600 watts. This step may use very low ion energy which is controlled by RF source pulsing without bias power. The argon may be flowed at a rate between 100-500 sccm, the hydrogen may be flowed at a rate between 50-300 sccm, and the chlorine may be flowed at a rate between 10-100 sccm. In one implementation, the ratio of Cl:H:Ar may be between 1:5:10 to 1:3:5. The low energy H2/Cl2/Ar plasma pulsing provides for precise control in the nm scale while reducing silicon-silicon lattice damage. The integrated clean and recess process provides for a source/drain region free of carbon and oxide contaminants while reducing the silicon-silicon lattice damage in preparation for subsequent processing.
  • As shown in FIG. 2C, a source/drain extension 212 may be deposited over the cleaned and recessed pre source/drain region 216. In one implementation, the source/drain extension 212 is silicon arsenide (SiAs). A source/drain layer 214 may be deposited on the source/drain extension 212. In one implementation, the source/drain layer 214 is silicon phosphide (SiP).
  • The integrated clean and recess process prepares the device 200 for subsequent processing while maintaining a low pressure environment. More specifically, the resulting source/drain region may be free of contaminants and/or defects, may has a desired shape, and may be prepared for subsequent epitaxial growth. The device 200 may undergo additional processing steps within the same cluster tool. Use of a single apparatus containing various processing chambers allows for the various operations of the method 100 of FIG. 1 to occur while maintaining a low pressure environment. More specifically, the low pressure environment need not be broken during transfer to an epitaxial chamber for source/drain extension 212 and source/drain layer 214 growth. In one implementation, additional processing may include replacing the dummy gate 208 with a metal gate.
  • Thus, methods described for cleaning and etching source/drain regions on a silicon substrate in preparation for precise Group IV source/drain growth in semiconductor devices are provided. Benefits of this disclosure include precise fin size control in devices, such as sub-10 nm FinFET devices, and increased overall device yield.
  • While the foregoing is directed to implementations of the present disclosure, other and further implementations of the disclosure may be devised without departing from the basic scope thereof, and the scope thereof is determined by the claims that follow.

Claims (21)

1. A method of processing a workpiece, comprising:
flowing a first gas mixture into a processing chamber;
forming a first plasma from the first gas mixture;
exposing the workpiece to the first plasma, wherein the workpiece comprises:
a substrate comprising a source/drain region; and
a fin layer extending from a surface of the source/drain region; and
depositing a salt on one or more surfaces of the source/drain region and the fin layer.
2. The method of claim 1, wherein the first gas mixture comprises NH3 and NF3.
3. The method of claim 1, wherein source/drain region is disposed between a plurality of dielectric material features.
4. The method of claim 1, further comprising:
flowing a second gas mixture into the processing chamber before flowing the first gas mixture, the second gas mixture comprising hydrogen gas and argon gas;
forming a second plasma of the second gas mixture; and
exposing the workpiece to the second plasma before exposing the workpiece to the first plasma.
5. The method of claim 1, wherein the fin layer comprises silicon.
6. The method of claim 1, further comprising:
heating the workpiece to about 90° C. or more; and
purging the processing chamber of the first gas mixture by flowing a purge gas mixture thereinto.
7. The method of claim 6, wherein heating the workpiece to about 90° C. or more removes the salt or reaction byproducts of the salt from the one or more surfaces of the source/drain region and the fin layer.
8. The method of claim 7, wherein depositing the salt and removing the salt or reaction byproducts of the salt cleans one or both of a native oxide or contaminates disposed on the one or more surfaces of the source/drain region and the fin layer.
9. The method of claim 8, wherein the workpiece further comprises a dielectric material layer disposed on the fin layer.
10. The method of claim 9, wherein the dielectric material layer is a dummy gate.
11. The method of claim 6, further comprising:
flowing an etchant gas mixture into the processing chamber;
forming an etching plasma from the etchant gas mixture; and
exposing the workpiece to the etching plasma to reduce a width of the fin layer.
12. The method of claim 11, wherein exposing the workpiece to the etching plasma reduces the width of the fin layer by up to about 2 nm.
13. The method of claim 11, wherein the etchant gas mixture comprises chlorine.
14. The method of claim 1, further comprising:
depositing an Si:As layer on one or more surfaces of the source/drain region.
15. The method of claim 14, further comprising:
depositing an Si:P layer on one or more surfaces of the source/drain region.
16. A method of processing a substrate, comprising:
flowing a first processing gas mixture comprising NH3 and NF3 into a processing chamber;
forming a first plasma from the first processing gas mixture;
exposing the substrate to the first plasma, wherein the substrate comprises:
a source/drain region disposed between a plurality of dielectric material features; and
a fin layer extending from a surface of the source/drain region;
depositing a salt on one or more surfaces of the source/drain region and the fin layer; and
removing one or both of the salt or reaction byproducts of the salt from the one or more surfaces of the source/drain region and the fin layer, comprising:
heating the substrate to 90° C. or more; and
purging the processing chamber of the first processing gas mixture by flowing a purging gas thereinto.
17. The method of claim 16, wherein depositing the salt on the one or more surfaces of the source/drain region and the fin layer and removing one or both of the salt or reaction byproducts of the salt and the one or more surfaces of the source/drain region and the fin layer includes removing a native oxide layer formed on the one or more surfaces of the source/drain region and the fin layer.
18. The method of claim 16, further comprising:
flowing a second processing gas mixture comprising H2 and Cl2 into the processing chamber;
forming a second plasma from the second processing gas mixture; and
exposing the substrate to the second plasma.
19. The method of claim 18, wherein exposing the substrate to the second plasma removes a material thickness of up to about 2 nm from the one or more surfaces of the source/drain region and the fin layer.
20. The method of claim 19, further comprising:
depositing an Si:P layer on one or more surfaces of the source/drain region.
21. The method of claim 5, wherein the fin layer further comprises at least one of germanium, carbon, boron, and phosphorous.
US16/148,430 2016-09-16 2018-10-01 Integrated system and method for source/drain engineering Abandoned US20190035623A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US16/148,430 US20190035623A1 (en) 2016-09-16 2018-10-01 Integrated system and method for source/drain engineering

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US201662395765P 2016-09-16 2016-09-16
US201662423082P 2016-11-16 2016-11-16
US15/417,496 US10504717B2 (en) 2016-09-16 2017-01-27 Integrated system and method for source/drain engineering
US15/890,117 US10090147B2 (en) 2016-09-16 2018-02-06 Integrated system and method for source/drain engineering
US16/148,430 US20190035623A1 (en) 2016-09-16 2018-10-01 Integrated system and method for source/drain engineering

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US15/890,117 Continuation US10090147B2 (en) 2016-09-16 2018-02-06 Integrated system and method for source/drain engineering

Publications (1)

Publication Number Publication Date
US20190035623A1 true US20190035623A1 (en) 2019-01-31

Family

ID=61618753

Family Applications (3)

Application Number Title Priority Date Filing Date
US15/417,496 Active US10504717B2 (en) 2016-09-16 2017-01-27 Integrated system and method for source/drain engineering
US15/890,117 Active US10090147B2 (en) 2016-09-16 2018-02-06 Integrated system and method for source/drain engineering
US16/148,430 Abandoned US20190035623A1 (en) 2016-09-16 2018-10-01 Integrated system and method for source/drain engineering

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US15/417,496 Active US10504717B2 (en) 2016-09-16 2017-01-27 Integrated system and method for source/drain engineering
US15/890,117 Active US10090147B2 (en) 2016-09-16 2018-02-06 Integrated system and method for source/drain engineering

Country Status (3)

Country Link
US (3) US10504717B2 (en)
TW (1) TWI668730B (en)
WO (1) WO2018052475A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10355106B2 (en) * 2017-02-06 2019-07-16 International Business Machines Corporation Replacement metal gate scheme with self-alignment gate for vertical field effect transistors

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10304723B1 (en) * 2017-11-22 2019-05-28 Taiwan Semiconductor Manufacturing Co., Ltd. Process to form SOI substrate
US11355620B2 (en) * 2018-10-31 2022-06-07 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET device and method of forming same
US11177346B2 (en) 2019-01-07 2021-11-16 Samsung Electronics Co., Ltd. Semiconductor device
US11239363B2 (en) 2019-01-08 2022-02-01 Samsung Electronics Co., Ltd. Semiconductor devices
US11031502B2 (en) 2019-01-08 2021-06-08 Samsung Electronics Co., Ltd. Semiconductor devices
US11232947B1 (en) * 2020-09-01 2022-01-25 Taiwan Semiconductor Manufacturing Company Limited Ammonium fluoride pre-clean protection

Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110151674A1 (en) * 2009-12-23 2011-06-23 Applied Materials, Inc. Smooth siconi etch for silicon-containing films
US20140191318A1 (en) * 2013-01-10 2014-07-10 United Microelectronics Corp. Complementary metal oxide semiconductor field effect transistor, metal oxide semiconductor field effect transistor and manufacturing method thereof
US20140357040A1 (en) * 2013-05-30 2014-12-04 Stmicroelectronics, Inc. Method of making a semiconductor device using spacers for source/drain confinement
US20150111389A1 (en) * 2013-10-21 2015-04-23 Applied Materials, Inc. Methods of surface interface engineering
US20150270122A1 (en) * 2014-03-19 2015-09-24 Asm Ip Holding B.V. Plasma pre-clean module and process
US20160020301A1 (en) * 2014-07-21 2016-01-21 Samsung Electronics Co., Ltd. Methods of manufacturing semiconductor devices
US20160190319A1 (en) * 2013-09-27 2016-06-30 Intel Corporation Non-Planar Semiconductor Devices having Multi-Layered Compliant Substrates
US20160190133A1 (en) * 2014-12-29 2016-06-30 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET Contact Structure and Method for Forming the Same
US20170373149A1 (en) * 2016-06-28 2017-12-28 International Business Machines Corporation Iii-v extension by high temperature plasma doping
US20170373166A1 (en) * 2016-06-28 2017-12-28 International Business Machines Corporation Vertical transport field effect transistor with precise gate length definition

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7005372B2 (en) * 2003-01-21 2006-02-28 Novellus Systems, Inc. Deposition of tungsten nitride
US6924517B2 (en) 2003-08-26 2005-08-02 International Business Machines Corporation Thin channel FET with recessed source/drains and extensions
US7060579B2 (en) 2004-07-29 2006-06-13 Texas Instruments Incorporated Increased drive current by isotropic recess etch
KR100938301B1 (en) * 2005-01-31 2010-01-22 어플라이드 머티어리얼스, 인코포레이티드 Etchant treatment processes for substrate surfaces and chamber surfaces
TW200734482A (en) * 2005-03-18 2007-09-16 Applied Materials Inc Electroless deposition process on a contact containing silicon or silicide
US7755171B2 (en) 2006-07-24 2010-07-13 International Business Machines Corporation Transistor structure with recessed source/drain and buried etch stop layer and related method
US8716798B2 (en) * 2010-05-13 2014-05-06 International Business Machines Corporation Methodology for fabricating isotropically recessed source and drain regions of CMOS transistors
TWI604528B (en) 2012-10-02 2017-11-01 應用材料股份有限公司 Directional sio2 etch using plasma pre-treatment and high-temperature etchant deposition
US9177780B2 (en) 2012-10-02 2015-11-03 Applied Materials, Inc. Directional SiO2 etch using plasma pre-treatment and high-temperature etchant deposition
TWI591712B (en) 2012-10-03 2017-07-11 應用材料股份有限公司 Directional sio2 etch using low-temperature etchant deposition and plasma post-treatment
US9558928B2 (en) 2014-08-29 2017-01-31 Lam Research Corporation Contact clean in high-aspect ratio structures
US9653291B2 (en) * 2014-11-13 2017-05-16 Applied Materials, Inc. Method for removing native oxide and residue from a III-V group containing surface
US9324713B1 (en) 2015-03-16 2016-04-26 Globalfoundries Inc. Eliminating field oxide loss prior to FinFET source/drain epitaxial growth
US10354962B2 (en) * 2015-10-21 2019-07-16 The Charles Stark Draper Laboratory Inc. Method and apparatus for a destroy on-demand electrical device
US10256076B2 (en) 2015-10-22 2019-04-09 Applied Materials, Inc. Substrate processing apparatus and methods

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110151674A1 (en) * 2009-12-23 2011-06-23 Applied Materials, Inc. Smooth siconi etch for silicon-containing films
US20140191318A1 (en) * 2013-01-10 2014-07-10 United Microelectronics Corp. Complementary metal oxide semiconductor field effect transistor, metal oxide semiconductor field effect transistor and manufacturing method thereof
US20140357040A1 (en) * 2013-05-30 2014-12-04 Stmicroelectronics, Inc. Method of making a semiconductor device using spacers for source/drain confinement
US20160190319A1 (en) * 2013-09-27 2016-06-30 Intel Corporation Non-Planar Semiconductor Devices having Multi-Layered Compliant Substrates
US20150111389A1 (en) * 2013-10-21 2015-04-23 Applied Materials, Inc. Methods of surface interface engineering
US20150270122A1 (en) * 2014-03-19 2015-09-24 Asm Ip Holding B.V. Plasma pre-clean module and process
US20160020301A1 (en) * 2014-07-21 2016-01-21 Samsung Electronics Co., Ltd. Methods of manufacturing semiconductor devices
US20160190133A1 (en) * 2014-12-29 2016-06-30 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET Contact Structure and Method for Forming the Same
US20170373149A1 (en) * 2016-06-28 2017-12-28 International Business Machines Corporation Iii-v extension by high temperature plasma doping
US20170373166A1 (en) * 2016-06-28 2017-12-28 International Business Machines Corporation Vertical transport field effect transistor with precise gate length definition

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10355106B2 (en) * 2017-02-06 2019-07-16 International Business Machines Corporation Replacement metal gate scheme with self-alignment gate for vertical field effect transistors

Also Published As

Publication number Publication date
TW201826323A (en) 2018-07-16
US10090147B2 (en) 2018-10-02
TWI668730B (en) 2019-08-11
US20180082836A1 (en) 2018-03-22
US20180174825A1 (en) 2018-06-21
US10504717B2 (en) 2019-12-10
WO2018052475A1 (en) 2018-03-22

Similar Documents

Publication Publication Date Title
US10090147B2 (en) Integrated system and method for source/drain engineering
CN103069552B (en) Mos transistors including sion gate dielectric with enhanced nitrogen concentration at its sidewalls
JP5329094B2 (en) Etch treatment process for substrate and chamber surfaces
US20160192502A1 (en) Germanium oxide pre-clean module and process
TW201218255A (en) Integrated platform for in-situ doping and activation of substrates
KR102269470B1 (en) Two-Step Process for Silicon Gap Filling
KR102441239B1 (en) Etching method
US11164767B2 (en) Integrated system for semiconductor process
US20120034761A1 (en) Method of removing contaminants and native oxides from a substrate surface
US9966438B2 (en) Method of doped germanium formation
US20200144397A1 (en) Methods and apparatus for silicon-germanium pre-clean
CN111180359A (en) Integrated semiconductor processing
US20160126337A1 (en) Substrate processing apparatus, semiconductor device manufacturing method, and substrate processing method
US10147596B2 (en) Methods and solutions for cleaning INGAAS (or III-V) substrates
CN111095481B (en) Conformal halogen doping in 3D structures using conformal dopant films deposition
KR102336537B1 (en) Methods for forming germanium and silicon germanium nanowire devices
US7344951B2 (en) Surface preparation method for selective and non-selective epitaxial growth
JP2017168671A (en) Semiconductor device and manufacturing method of semiconductor device
TW202324579A (en) Integrated wet clean for gate stack development
CN117174584A (en) Method for manufacturing semiconductor structure
TW202409321A (en) Integrated method and tool for high quality selective silicon nitride deposition
US20150357292A1 (en) Methods of fabricating defect-free semiconductor structures
KR20080064450A (en) Method for fabricating semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: APPLIED MATERIALS, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YAN, CHUN;BAO, XINYU;HON, MELITTA MANYIN;AND OTHERS;SIGNING DATES FROM 20170427 TO 20170511;REEL/FRAME:047218/0285

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION