US20180348279A1 - Methods and apparatus for electro-static discharge path detection - Google Patents
Methods and apparatus for electro-static discharge path detection Download PDFInfo
- Publication number
- US20180348279A1 US20180348279A1 US16/000,332 US201816000332A US2018348279A1 US 20180348279 A1 US20180348279 A1 US 20180348279A1 US 201816000332 A US201816000332 A US 201816000332A US 2018348279 A1 US2018348279 A1 US 2018348279A1
- Authority
- US
- United States
- Prior art keywords
- esd
- under test
- chip under
- path
- image
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 17
- 238000001514 detection method Methods 0.000 title claims description 33
- 238000012360 testing method Methods 0.000 claims abstract description 128
- 230000002159 abnormal effect Effects 0.000 claims description 7
- 238000012544 monitoring process Methods 0.000 claims description 3
- 229910000530 Gallium indium arsenide Inorganic materials 0.000 claims description 2
- 239000004065 semiconductor Substances 0.000 abstract 1
- 230000004044 response Effects 0.000 description 7
- 238000004458 analytical method Methods 0.000 description 4
- 230000003287 optical effect Effects 0.000 description 4
- 230000005540 biological transmission Effects 0.000 description 3
- 238000013461 design Methods 0.000 description 2
- 239000000758 substrate Substances 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 238000007405 data analysis Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/2851—Testing of integrated circuits [IC]
- G01R31/2853—Electrical testing of internal connections or -isolation, e.g. latch-up or chip-to-lead connections
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/001—Measuring interference from external sources to, or emission from, the device under test, e.g. EMC, EMI, EMP or ESD testing
- G01R31/002—Measuring interference from external sources to, or emission from, the device under test, e.g. EMC, EMI, EMP or ESD testing where the device under test is an electronic circuit
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06T—IMAGE DATA PROCESSING OR GENERATION, IN GENERAL
- G06T7/00—Image analysis
- G06T7/0002—Inspection of images, e.g. flaw detection
- G06T7/0004—Industrial image inspection
- G06T7/001—Industrial image inspection using an image reference approach
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/10—Measuring as part of the manufacturing process
- H01L22/12—Measuring as part of the manufacturing process for structural parameters, e.g. thickness, line width, refractive index, temperature, warp, bond strength, defects, optical inspection, electrical measurement of structural dimensions, metallurgic measurement of diffusions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/10—Measuring as part of the manufacturing process
- H01L22/14—Measuring as part of the manufacturing process for electrical parameters, e.g. resistance, deep-levels, CV, diffusions by electrical means
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/0203—Particular design considerations for integrated circuits
- H01L27/0248—Particular design considerations for integrated circuits for electrical or thermal protection, e.g. electrostatic discharge [ESD] protection
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06T—IMAGE DATA PROCESSING OR GENERATION, IN GENERAL
- G06T2207/00—Indexing scheme for image analysis or image enhancement
- G06T2207/30—Subject of image; Context of image processing
- G06T2207/30108—Industrial image inspection
- G06T2207/30148—Semiconductor; IC; Wafer
Definitions
- the present disclosure generally relates to the field of electric circuit technology and, more particularly, relates to methods and apparatus for electro-static discharge (ESD) path detection.
- ESD electro-static discharge
- a desirable design for ESD releasing path can make the ESD circuit flow along a predetermined path such that the safety and the reliability of the operation of the chip are ensured.
- transmission line pulse (TLP) data of the chip may be obtained first, and the obtained TLP data may then be used to analyze the ESD path in the chip.
- the analysis of the TLP data may only be able to provide one electrical parameter, i.e., the corresponding sustaining point. Because various electrical structures can generate a same sustaining point, it is difficult to precisely determine which electrical structure generates the sustaining point. Therefore, the position of the abnormal ESD path may not be precisely determined. As a result, subsequent analysis of the ESD path failure in the chip cannot be processed.
- the disclosed ESD path detection methods and apparatus thereof are directed to solve one or more problems set forth above and other problems in the art.
- the ESD path detection method includes when a chip under test releases an ESD current, detecting position information of photons emitted from the chip under test due to releasing of the ESD current; acquiring an image of an ESD path based on the detected position information of the photons; and determining whether the ESD path corresponding to the chip under test is normal based on the image of the ESD path and a layout image of the chip under test.
- the ESD path detection apparatus includes a detector, configured to, when a chip under test releases an ESD current, detect position information of photons emitted from the chip under test due to releasing of the ESD current; an image generator, configured to generate an image of an ESD path based on the detected position information of the photons; and a path determination unit, configured to determine whether the ESD path corresponding to the chip under test is normal based on the image of the ESD path and a layout image of the chip under test.
- FIG. 1 illustrates a schematic structural view of an exemplary ESD path detection apparatus consistent with various embodiments of the present disclosure
- FIG. 2 illustrates a schematic flowchart of an exemplary ESD path detection apparatus consistent with various embodiments of the present disclosure
- FIG. 3 illustrates curves of the transmission line pulse (TLP) data corresponding to a chip under test
- FIG. 4 illustrates an ESD path image of a chip under test in response to HBM-200V input pulses according to an embodiment of the present disclosure
- FIG. 5 illustrates an enlarged partial view of the ESD path image shown in FIG. 4 ;
- FIG. 6 illustrates an ESD path image of a chip under test in response to HBM-500V input pulses according to an embodiment of the present disclosure
- FIG. 7 illustrates a layout image of the chip under test in response to FIG. 6 ;
- FIG. 8 illustrates an ESD path image of a chip under test in response to HBM-2000V input pulses according to an embodiment of the present disclosure.
- the present disclosure provides an ESD path detection method and an ESD path detection apparatus.
- the position information of the photons emitted from the chip under test due to releasing of the ESD current may be detected.
- an ESD path image may then be obtained based on the detected position information of the photons.
- whether the ESD path corresponding to the chip under test is normal may be determined.
- the disclosed method and apparatus may meet the requirements for analyzing the cause of the ESD path failure in the chip.
- FIG. 1 illustrates a schematic structural view of an exemplary ESD path detection apparatus consistent with various embodiments of the present disclosure.
- the ESD path detection apparatus may include a detector 11 , an image generator 12 , and a path determination unit 13 .
- the detector 11 , the image generator 12 , and the path determination unit 13 may be coupled to each other.
- the detector 11 may be configured to, when a chip under test 14 releases an ESD current, detect the position information of the photons emitted from the chip under test 14 due to releasing of the ESD current.
- the image generator 12 may be configured to obtain an ESD path image based on the detected position information of the photons.
- the path determination unit 13 may be configured to determine whether the ESD path that corresponds to the chip under test 14 is normal based on the ESD path image.
- the ESD path detection apparatus may also include an ESD pulse generator 15 .
- the ESD pulse generator 15 may be configured to drive the chip under test 14 to release an ESD current by applying ESD pulses to the chip under test 14 .
- the ESD pulse generator 15 and the chip under test 14 may be connected using wires matched in both capacitance and impedance. That is, the capacitance and impedance of the wires used to connect the ESD pulse generator 15 and the chip under test 14 may match with the output impedance of the ESD pulse generator 15 . As such, transmission attenuation of the ESD pulse generated by the ESD pulse generator 15 may be avoided, and thus the ESD pulse applied to the chip under test 14 and the ESD pulse generated by the ESD pulse generator 15 may be kept as consistent as possible to avoid affecting the detection result.
- the ESD pulse generator 15 may generate ESD pulses at predetermined time intervals and apply the ESD pulses to the chip under test 14 .
- the predetermined time intervals may be set according to the actual needs.
- the time intervals between neighboring ESD pulses may have a same value; that is, the ESD pulse generator 15 may generate ESD pulses at a constant time interval. In some other embodiments, the time intervals between neighboring ESD pulses may have different values.
- the ESD pulse generator 15 may repeatedly generate ESD pulses and apply the ESD pulses to the chip under test 14 at a constant time interval.
- the ESD pulse generator 15 generates ESD pulses and applies the ESD pulses to the chip under test 14 at a time interval less than 0.1 second.
- the energy of the pluses applied to the chip under test 14 each time may be stable, which may improve the consistency and the accuracy of the detection result.
- the waveform of the pulses generated by the ESD pulse generator 15 may be set according to the actual needs.
- the waveform of the pulses may be set according to a human body model (HBM), a machine model (MM), etc.
- HBM human body model
- MM machine model
- the discharge waveform according to the HBM may be used to characterize the pulse waveform when human body contacts the device;
- the discharge waveform according to the MM may be used to characterize the waveform of small resistance discharge.
- the ESD pulses generated by the ESD pulse generator 15 may have any other appropriate ESD waveform, such as the discharge waveform according to a furniture model, etc.
- the ESD path detection apparatus may also include a monitor 16 .
- the monitor 16 may help the calibration of the pulses generated by the ESD pulse generator 15 .
- the monitor 16 may be an oscillographic unit.
- the oscillographic unit may include an oscilloscope.
- an oscilloscope with a bandwidth above 500 MHz may be coupled to the ESD pulse generator 15 .
- the oscilloscope may be used to capture and display the ESD pulses applied to the chip under test 14 such that the waveform of the ESD pluses generated by the ESD pulse generator 15 can be calibrated. As such, the waveform of the ESD pulses applied to the chip under test 14 may be kept to be consistent with the preset waveform, which may further improve the accuracy of the detection result.
- the ESD path in the chip under test 14 may generate an ESD current each time when an ESD pulse is received.
- a device on the chip under test 14 such as a BJT, a SCR, etc.
- band-hopping in the structure of the device on the chip under test 14 may be induced, and thus photons may be emitted. Therefore, when the ESD pulse generator 15 generates ESD pulses at a predetermined time interval, energy can be released repeatedly and continuously such that the detector 11 may be able to detect the position information of the photons emitted from the chip under test 14 due to releasing of the ESD current.
- the detector 11 may be an emission microscope (EMMI), or an InGaAs detector. In other embodiments, the detector may be any other detective devices capable of detecting the position information of the photons emitted from the chip under test 14 due to releasing of the ESD current.
- EMMI emission microscope
- InGaAs detector any other detective devices capable of detecting the position information of the photons emitted from the chip under test 14 due to releasing of the ESD current.
- the photons emitted from the chip under test 14 due to releasing the ESD current may generate a glimmer.
- the position of the glimmer may be the position of the emitted photons. Accordingly, under the application of continuous ESD pulses, photons continuously emitted from the chip under test 14 may form an optical path.
- the optical path may represent an ESD path of the chip under test 14 . Therefore, the image generator 12 may be able to obtain an ESD path image of the chip under test 14 based on the detected position information of the photons. Further, from the ESD path image, the position of the ESD path with respect to the chip under test 14 may be viewed.
- the path determination unit 13 may place the ESD path image to overlap with the layout image of the chip under test 14 for position comparison.
- the corresponding ESD path in the chip under test 14 may be a normal ESD path; otherwise, the corresponding ESD path in the chip under test 14 may be an abnormal ESD path.
- the cause of the ESD path failure in the chip under test 14 may be further analyzed to promptly solve the ESD path failure problem in the chip under test 14 .
- the ESD path detection apparatus may also include a controller 17 .
- the controller 17 may be coupled to the detector 11 , the monitor 16 , and the ESD pulse generator 15 .
- the controller 17 may be configured to control the detector 11 , the monitor 16 , and the ESD pulse generator 15 to be turned on or turned off simultaneously such that consistency of the detection result may be ensured.
- the controller 17 may control the ESD pulse generator 15 to repeatedly generate ESD pulses and apply the generated ESD pulses to the chip under test 14 in a time period.
- the monitor 16 may be controlled to monitor the ESD pulses generated by the ESD pulse generator 15 during the same time period, and the detector 11 may be controlled to detect the photons emitted from the chip under test 14 in the same time period such that the consistency of the detection result may be ultimately ensured.
- FIG. 2 illustrates a schematic flowchart of an exemplary ESD path detection apparatus consistent with various embodiments of the present disclosure.
- the ESD path detection method may be suitable for detecting the ESD path in a chip under test.
- the ESD path detection method may include the following exemplary steps.
- Step S 201 when a chip under test releases an ESD current, the position information of the photons emitted during the chip under test releasing the ESD current may be detected.
- ESD pluses may be applied to the chip under test at predetermined time intervals to drive the chip under test to release ESD currents.
- the time intervals between adjacent ESD pulses are not limited to certain values.
- ESD pulses may be repeatedly generated and applied to the chip under test at a constant time interval. As such, the stability of the energy of the pluses applied to the chip under test each time may be ensured, which may improve the consistency and the accuracy of the detection result.
- the ESD path detection method may also include monitoring the ESD pulses applied to the chip under test. By monitoring the pulses applied to the chip under test, it may be convenient to calibrate the pulses applied to the chip under test, and thus ensure that the waveform of the pluses applied to the chip under test is consistent with the waveform of the preset pulse.
- Step S 202 based on the detected position information of the photons, the ESD path image may be obtained.
- the photons emitted from the chip under test due to releasing the ESD current may generate a glimmer.
- the position of the glimmer may be the position of the emitted photons. Accordingly, under the application of continuous ESD pulses, photons continuously emitted from the chip under test may form an optical path. At this time, based on the detected position information of the photons, the ESD path image may be obtained.
- Step S 203 based on the ESD path image, whether the ESD path that corresponds to the chip under test is normal or not may be determined.
- the ESD path image may be placed to overlap with the layout image of the chip under test for position comparison.
- the corresponding ESD path in the chip under test may be a normal ESD path; otherwise, the corresponding ESD path in the chip under test may be an abnormal ESD path.
- FIGS. 3-7 is provided to illustrate how to determine the position of the normal ESD path and the abnormal ESD path in the chip under test based on the ESD path image.
- FIG. 3 illustrates curves of the TLP data corresponding to a chip under test.
- the TLP data corresponding to the chip under test is inconsistent with the expectation, and abrupt changes in the current occur at three points, i.e., point A, point B, and point C. Because point A, point B, and point C are located at three straight lines with different slops, the analysis may thus indicate that the chip under test contains three ESD paths.
- corresponding ESD pulses with different pulse voltages may be applied to the pulse-input pins of the chip under test to obtain different ESD paths of the chip under test.
- FIG. 4 illustrates an ESD path image of the chip under test in response to HBM-200V input pulses according to an embodiment of the present disclosure
- FIG. 5 illustrates an enlarged partial view of the ESD path image shown in FIG. 4
- the ESD path image corresponding to point A in FIG. 3 may be obtained.
- Region a shown in FIG. 4 indicates the ESD path image corresponding to point A shown in FIG. 3 .
- the photon energy may be released in region a. That is, the current ESD path of the chip under test is located in region a.
- region a of the ESD path image shown in FIG. 4 By placing region a of the ESD path image shown in FIG. 4 to overlap with the corresponding region in the layout image of the chip under test, whether the ESD path corresponding to region a is a normal ESD path may be determined.
- FIG. 6 illustrates an ESD path image of the chip under test in response to HBM-500V input pulses according to an embodiment of the present disclosure.
- FIG. 7 illustrates a layout image of the chip under test corresponding to FIG. 6 .
- the ESD path image corresponding to point B in FIG. 3 may be obtained.
- Region b 1 shown in FIG. 6 indicates the ESD path image corresponding to point B shown in FIG. 3 .
- the photon energy may be released in region b 1 . That is, the current ESD path of the chip under test is located in region b 1 .
- region b 1 of the ESD path image shown in FIG. 6 By placing region b 1 of the ESD path image shown in FIG. 6 to overlap with the corresponding region, e.g. region b 2 , in the layout image of the chip under test as shown in FIG. 7 , whether the ESD path corresponding to region b 1 is a normal ESD path may be determined.
- FIG. 8 illustrates an ESD path image of the chip under test in response to HBM-2000V input pulses according to an embodiment of the present disclosure.
- the ESD path image corresponding to point C in FIG. 3 may be obtained.
- Region c in FIG. 8 indicates the ESD path image corresponding to point C shown in FIG. 3 .
- the photon energy may be released in region c. That is, the current ESD path of the chip under test is located in region c.
- the disclosed methods may meet the requirements for analyzing the cause of the ESD path failure in the chip under test.
- the program may be stored in a computer-readable storage medium, and the storage medium may include read-only memory (ROM), random-access memory (RAM), magnetic disc, optical disc, or any other appropriate storage medium.
- ROM read-only memory
- RAM random-access memory
- magnetic disc magnetic disc
- optical disc or any other appropriate storage medium.
- a computing device for example, at least including a memory and a processor, may be incorporated with the disclosed apparatus to implement one or more exemplary steps of the disclosed method.
- the memory may be used to store program instructions.
- the processor When the program instructions being executed, the processor may be configured to implement the one or more exemplary steps of the disclosed method.
- the disclosed ESD path detection methods and apparatus may demonstrate advantages as follows.
- the disclosed methods and apparatus when a chip under test releases an ESD current, the position information of the photons emitted from a chip under test due to releasing the ESD current may be detected; then, the ESD path image may be obtained based on the detected position information of the photons; further, whether the ESD path that corresponds to the chip under test is a normal ESD path may be determined based on the ESD path image.
- the disclosed methods and apparatus may meet the requirements for analyzing the cause of the ESD path failure in the chip under test.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Quality & Reliability (AREA)
- Computer Vision & Pattern Recognition (AREA)
- Theoretical Computer Science (AREA)
- Electromagnetism (AREA)
- General Engineering & Computer Science (AREA)
- Tests Of Electronic Circuits (AREA)
- Testing Of Individual Semiconductor Devices (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
Abstract
Description
- This application claims the priority of Chinese Patent Application No. CN201710417816.8, filed on Jun. 6, 2017, the entire content of which is incorporated herein by reference.
- The present disclosure generally relates to the field of electric circuit technology and, more particularly, relates to methods and apparatus for electro-static discharge (ESD) path detection.
- In electro-static discharge (ESD) circuits, a desirable design for ESD releasing path can make the ESD circuit flow along a predetermined path such that the safety and the reliability of the operation of the chip are ensured. During a design of the ESD path, transmission line pulse (TLP) data of the chip may be obtained first, and the obtained TLP data may then be used to analyze the ESD path in the chip.
- In the case that the analysis result, based on the TLP data of the chip, of the ESD path is inconsistent with the expectation, it is difficult to position an abnormal ESD path within the chip. Therefore, analyzing the ESD path in the chip based on the TLP data may not meet the requirements for analyzing the cause of the ESD path failure in the chip.
- For example, when the result of the ESD path obtained by analyzing the TLP data is inconsistent with the expectation, the analysis of the TLP data may only be able to provide one electrical parameter, i.e., the corresponding sustaining point. Because various electrical structures can generate a same sustaining point, it is difficult to precisely determine which electrical structure generates the sustaining point. Therefore, the position of the abnormal ESD path may not be precisely determined. As a result, subsequent analysis of the ESD path failure in the chip cannot be processed.
- The disclosed ESD path detection methods and apparatus thereof are directed to solve one or more problems set forth above and other problems in the art.
- One aspect of the present disclosure provides an electro-static discharge (ESD) path detection method. The ESD path detection method includes when a chip under test releases an ESD current, detecting position information of photons emitted from the chip under test due to releasing of the ESD current; acquiring an image of an ESD path based on the detected position information of the photons; and determining whether the ESD path corresponding to the chip under test is normal based on the image of the ESD path and a layout image of the chip under test.
- Another aspect of the present disclosure provides an ESD path detection apparatus. The ESD path detection apparatus includes a detector, configured to, when a chip under test releases an ESD current, detect position information of photons emitted from the chip under test due to releasing of the ESD current; an image generator, configured to generate an image of an ESD path based on the detected position information of the photons; and a path determination unit, configured to determine whether the ESD path corresponding to the chip under test is normal based on the image of the ESD path and a layout image of the chip under test.
- Other aspects of the present disclosure can be understood by those skilled in the art in light of the description, the claims, and the drawings of the present disclosure.
- The following drawings are merely examples for illustrative purposes according to various disclosed embodiments and are not intended to limit the scope of the present disclosure.
-
FIG. 1 illustrates a schematic structural view of an exemplary ESD path detection apparatus consistent with various embodiments of the present disclosure; -
FIG. 2 illustrates a schematic flowchart of an exemplary ESD path detection apparatus consistent with various embodiments of the present disclosure; -
FIG. 3 illustrates curves of the transmission line pulse (TLP) data corresponding to a chip under test; -
FIG. 4 illustrates an ESD path image of a chip under test in response to HBM-200V input pulses according to an embodiment of the present disclosure; -
FIG. 5 illustrates an enlarged partial view of the ESD path image shown inFIG. 4 ; -
FIG. 6 illustrates an ESD path image of a chip under test in response to HBM-500V input pulses according to an embodiment of the present disclosure; -
FIG. 7 illustrates a layout image of the chip under test in response toFIG. 6 ; and -
FIG. 8 illustrates an ESD path image of a chip under test in response to HBM-2000V input pulses according to an embodiment of the present disclosure. - Reference will now be made in detail to exemplary embodiments of the invention, which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers will be used throughout the drawings to refer to the same or like parts.
- The present disclosure provides an ESD path detection method and an ESD path detection apparatus. As disclosed, when a chip under test releases an ESD current, the position information of the photons emitted from the chip under test due to releasing of the ESD current may be detected. Moreover, an ESD path image may then be obtained based on the detected position information of the photons. Further, based on the ESD path image, whether the ESD path corresponding to the chip under test is normal may be determined. As such, the disclosed method and apparatus may meet the requirements for analyzing the cause of the ESD path failure in the chip.
-
FIG. 1 illustrates a schematic structural view of an exemplary ESD path detection apparatus consistent with various embodiments of the present disclosure. Referring toFIG. 1 , in one embodiment, the ESD path detection apparatus may include adetector 11, animage generator 12, and apath determination unit 13. Thedetector 11, theimage generator 12, and thepath determination unit 13 may be coupled to each other. - The
detector 11 may be configured to, when a chip undertest 14 releases an ESD current, detect the position information of the photons emitted from the chip undertest 14 due to releasing of the ESD current. - The
image generator 12 may be configured to obtain an ESD path image based on the detected position information of the photons. - The
path determination unit 13 may be configured to determine whether the ESD path that corresponds to the chip undertest 14 is normal based on the ESD path image. - In one embodiment, the ESD path detection apparatus may also include an
ESD pulse generator 15. TheESD pulse generator 15 may be configured to drive the chip undertest 14 to release an ESD current by applying ESD pulses to the chip undertest 14. - In one embodiment, in order to ensure that the pulses generated by the
ESD pulse generator 15 can be applied to the chip undertest 14 effectively, theESD pulse generator 15 and the chip undertest 14 may be connected using wires matched in both capacitance and impedance. That is, the capacitance and impedance of the wires used to connect theESD pulse generator 15 and the chip undertest 14 may match with the output impedance of theESD pulse generator 15. As such, transmission attenuation of the ESD pulse generated by theESD pulse generator 15 may be avoided, and thus the ESD pulse applied to the chip undertest 14 and the ESD pulse generated by theESD pulse generator 15 may be kept as consistent as possible to avoid affecting the detection result. - In one embodiment, the
ESD pulse generator 15 may generate ESD pulses at predetermined time intervals and apply the ESD pulses to the chip undertest 14. The predetermined time intervals may be set according to the actual needs. Moreover, in some embodiments, the time intervals between neighboring ESD pulses may have a same value; that is, theESD pulse generator 15 may generate ESD pulses at a constant time interval. In some other embodiments, the time intervals between neighboring ESD pulses may have different values. - In one embodiment, in order to ensure that the device structures on the substrate of the chip under
test 14, such as bipolar junction transistors (BJTs), silicon-controlled rectifiers (SCRs), etc., can stably emit photons, theESD pulse generator 15 may repeatedly generate ESD pulses and apply the ESD pulses to the chip undertest 14 at a constant time interval. For example, theESD pulse generator 15 generates ESD pulses and applies the ESD pulses to the chip undertest 14 at a time interval less than 0.1 second. As such, the energy of the pluses applied to the chip undertest 14 each time may be stable, which may improve the consistency and the accuracy of the detection result. - In one embodiment, the waveform of the pulses generated by the
ESD pulse generator 15 may be set according to the actual needs. For example, the waveform of the pulses may be set according to a human body model (HBM), a machine model (MM), etc. For example, the discharge waveform according to the HBM may be used to characterize the pulse waveform when human body contacts the device; the discharge waveform according to the MM may be used to characterize the waveform of small resistance discharge. It should be understood that the ESD pulses generated by theESD pulse generator 15 may have any other appropriate ESD waveform, such as the discharge waveform according to a furniture model, etc. - In one embodiment, in order to ensure that the waveform of the pulses generated by the
ESD pulse generator 15 is consistent with the preset pulse waveform, the ESD path detection apparatus may also include amonitor 16. By using themonitor 16 to monitor the pulses generated by theESD pulse generator 15 may help the calibration of the pulses generated by theESD pulse generator 15. - In one embodiment, the
monitor 16 may be an oscillographic unit. The oscillographic unit may include an oscilloscope. For example, an oscilloscope with a bandwidth above 500 MHz may be coupled to theESD pulse generator 15. The oscilloscope may be used to capture and display the ESD pulses applied to the chip undertest 14 such that the waveform of the ESD pluses generated by theESD pulse generator 15 can be calibrated. As such, the waveform of the ESD pulses applied to the chip undertest 14 may be kept to be consistent with the preset waveform, which may further improve the accuracy of the detection result. - In one embodiment, the ESD path in the chip under
test 14 may generate an ESD current each time when an ESD pulse is received. When the generated ESD current flows through a device on the chip undertest 14, such as a BJT, a SCR, etc., band-hopping in the structure of the device on the chip undertest 14 may be induced, and thus photons may be emitted. Therefore, when theESD pulse generator 15 generates ESD pulses at a predetermined time interval, energy can be released repeatedly and continuously such that thedetector 11 may be able to detect the position information of the photons emitted from the chip undertest 14 due to releasing of the ESD current. - In one embodiment, the
detector 11 may be an emission microscope (EMMI), or an InGaAs detector. In other embodiments, the detector may be any other detective devices capable of detecting the position information of the photons emitted from the chip undertest 14 due to releasing of the ESD current. - In one embodiment, the photons emitted from the chip under
test 14 due to releasing the ESD current may generate a glimmer. The position of the glimmer may be the position of the emitted photons. Accordingly, under the application of continuous ESD pulses, photons continuously emitted from the chip undertest 14 may form an optical path. The optical path may represent an ESD path of the chip undertest 14. Therefore, theimage generator 12 may be able to obtain an ESD path image of the chip undertest 14 based on the detected position information of the photons. Further, from the ESD path image, the position of the ESD path with respect to the chip undertest 14 may be viewed. - In one embodiment, after obtaining the ESD path image, the
path determination unit 13 may place the ESD path image to overlap with the layout image of the chip undertest 14 for position comparison. When the position of the ESD path in the ESD path image is the same as the position of the corresponding ESD path in the layout image of the chip undertest 14, the corresponding ESD path in the chip undertest 14 may be a normal ESD path; otherwise, the corresponding ESD path in the chip undertest 14 may be an abnormal ESD path. Based on the output of thepath determination unit 13, the cause of the ESD path failure in the chip undertest 14 may be further analyzed to promptly solve the ESD path failure problem in the chip undertest 14. - In one embodiment, the ESD path detection apparatus may also include a
controller 17. Thecontroller 17 may be coupled to thedetector 11, themonitor 16, and theESD pulse generator 15. Thecontroller 17 may be configured to control thedetector 11, themonitor 16, and theESD pulse generator 15 to be turned on or turned off simultaneously such that consistency of the detection result may be ensured. - For example, the
controller 17 may control theESD pulse generator 15 to repeatedly generate ESD pulses and apply the generated ESD pulses to the chip undertest 14 in a time period. In the meantime, themonitor 16 may be controlled to monitor the ESD pulses generated by theESD pulse generator 15 during the same time period, and thedetector 11 may be controlled to detect the photons emitted from the chip undertest 14 in the same time period such that the consistency of the detection result may be ultimately ensured. - Further, the present disclosure also provides an ESD path detection method corresponding to the disclosed ESD path detection apparatus.
FIG. 2 illustrates a schematic flowchart of an exemplary ESD path detection apparatus consistent with various embodiments of the present disclosure. - Referring to
FIG. 2 , the ESD path detection method may be suitable for detecting the ESD path in a chip under test. The ESD path detection method may include the following exemplary steps. - In Step S201, when a chip under test releases an ESD current, the position information of the photons emitted during the chip under test releasing the ESD current may be detected.
- In one embodiment, ESD pluses may be applied to the chip under test at predetermined time intervals to drive the chip under test to release ESD currents. When the ESD pulses are applied to the chip under test, the time intervals between adjacent ESD pulses are not limited to certain values.
- In one embodiment, in order to ensure that the device structures on the substrate of the chip under test can stably emit photons, ESD pulses may be repeatedly generated and applied to the chip under test at a constant time interval. As such, the stability of the energy of the pluses applied to the chip under test each time may be ensured, which may improve the consistency and the accuracy of the detection result.
- In one embodiment, in order to further ensure the consistency of the detection capability, the ESD path detection method may also include monitoring the ESD pulses applied to the chip under test. By monitoring the pulses applied to the chip under test, it may be convenient to calibrate the pulses applied to the chip under test, and thus ensure that the waveform of the pluses applied to the chip under test is consistent with the waveform of the preset pulse.
- In Step S202, based on the detected position information of the photons, the ESD path image may be obtained.
- In one embodiment, the photons emitted from the chip under test due to releasing the ESD current may generate a glimmer. The position of the glimmer may be the position of the emitted photons. Accordingly, under the application of continuous ESD pulses, photons continuously emitted from the chip under test may form an optical path. At this time, based on the detected position information of the photons, the ESD path image may be obtained.
- In Step S203, based on the ESD path image, whether the ESD path that corresponds to the chip under test is normal or not may be determined.
- In one embodiment, after obtaining the ESD path image, the ESD path image may be placed to overlap with the layout image of the chip under test for position comparison. When the position of the ESD path in the ESD image is the same as the position of the corresponding ESD path in the layout image of the chip under test, the corresponding ESD path in the chip under test may be a normal ESD path; otherwise, the corresponding ESD path in the chip under test may be an abnormal ESD path.
- In the following, a detailed description accompanied by reference drawings
FIGS. 3-7 is provided to illustrate how to determine the position of the normal ESD path and the abnormal ESD path in the chip under test based on the ESD path image. -
FIG. 3 illustrates curves of the TLP data corresponding to a chip under test. In the TLP data shown inFIG. 3 , the TLP data corresponding to the chip under test is inconsistent with the expectation, and abrupt changes in the current occur at three points, i.e., point A, point B, and point C. Because point A, point B, and point C are located at three straight lines with different slops, the analysis may thus indicate that the chip under test contains three ESD paths. Based on the TLP data analysis result of the chip under test, corresponding ESD pulses with different pulse voltages may be applied to the pulse-input pins of the chip under test to obtain different ESD paths of the chip under test. -
FIG. 4 illustrates an ESD path image of the chip under test in response to HBM-200V input pulses according to an embodiment of the present disclosure, andFIG. 5 illustrates an enlarged partial view of the ESD path image shown inFIG. 4 . Referring toFIGS. 4-5 , by sending HBM-200V ESD pulses into the pulse-input pins of the chip under test, the ESD path image corresponding to point A inFIG. 3 may be obtained. Region a shown inFIG. 4 indicates the ESD path image corresponding to point A shown inFIG. 3 . In the ESD path image shown inFIG. 4 , the photon energy may be released in region a. That is, the current ESD path of the chip under test is located in region a.FIG. 5 shows an enlarged view of region a. By placing region a of the ESD path image shown inFIG. 4 to overlap with the corresponding region in the layout image of the chip under test, whether the ESD path corresponding to region a is a normal ESD path may be determined. -
FIG. 6 illustrates an ESD path image of the chip under test in response to HBM-500V input pulses according to an embodiment of the present disclosure.FIG. 7 illustrates a layout image of the chip under test corresponding toFIG. 6 . Referring toFIG. 6 , by sending HBM-500V ESD pulses into the pulse-input pins of the chip under test, the ESD path image corresponding to point B inFIG. 3 may be obtained. Region b1 shown inFIG. 6 indicates the ESD path image corresponding to point B shown inFIG. 3 . In the ESD path image shown inFIG. 6 , the photon energy may be released in region b1. That is, the current ESD path of the chip under test is located in region b1. By placing region b1 of the ESD path image shown inFIG. 6 to overlap with the corresponding region, e.g. region b2, in the layout image of the chip under test as shown inFIG. 7 , whether the ESD path corresponding to region b1 is a normal ESD path may be determined. -
FIG. 8 illustrates an ESD path image of the chip under test in response to HBM-2000V input pulses according to an embodiment of the present disclosure. Referring toFIG. 8 , by sending HBM-2000V ESD pulses into the pulse-input pins of the chip under test, the ESD path image corresponding to point C inFIG. 3 may be obtained. Region c inFIG. 8 indicates the ESD path image corresponding to point C shown inFIG. 3 . In the ESD path image shown inFIG. 8 , the photon energy may be released in region c. That is, the current ESD path of the chip under test is located in region c. By placing region c of the ESD path image shown inFIG. 8 to overlap with the corresponding region in the layout image of the chip under test, whether the ESD path corresponding to region c is a normal ESD path may be determined. - Therefore, according to the methods described above in the various embodiments of the present disclosure, when a chip under test releases an ESD current, the position information of the photons emitted from a chip under test due to releasing the ESD current may be detected; the ESD path image may be obtained based on the detected position information of the photons; and whether the ESD path that corresponds to the chip under test is a normal ESD path may thus be determined based on the ESD path image. As such, the disclosed methods may meet the requirements for analyzing the cause of the ESD path failure in the chip under test.
- Those ordinary skilled in the art should understand that all or part of the steps in the methods described above according to various embodiments of the present disclosure may be implemented by relevant hardware instructed by a program. The program may be stored in a computer-readable storage medium, and the storage medium may include read-only memory (ROM), random-access memory (RAM), magnetic disc, optical disc, or any other appropriate storage medium.
- In some embodiments, a computing device, for example, at least including a memory and a processor, may be incorporated with the disclosed apparatus to implement one or more exemplary steps of the disclosed method. The memory may be used to store program instructions. When the program instructions being executed, the processor may be configured to implement the one or more exemplary steps of the disclosed method.
- Compared to conventional ESD path detection methods and apparatus, the disclosed ESD path detection methods and apparatus may demonstrate advantages as follows.
- According to the disclosed methods and apparatus, when a chip under test releases an ESD current, the position information of the photons emitted from a chip under test due to releasing the ESD current may be detected; then, the ESD path image may be obtained based on the detected position information of the photons; further, whether the ESD path that corresponds to the chip under test is a normal ESD path may be determined based on the ESD path image. As such, the disclosed methods and apparatus may meet the requirements for analyzing the cause of the ESD path failure in the chip under test.
- The above detailed descriptions only illustrate certain exemplary embodiments of the present invention, and are not intended to limit the scope of the present invention. Those skilled in the art can understand the specification as whole and technical features in the various embodiments can be combined into other embodiments understandable to those persons of ordinary skill in the art. Any equivalent or modification thereof, without departing from the spirit and principle of the present invention, falls within the true scope of the present invention.
Claims (17)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201710417816 | 2017-06-06 | ||
CN201710417816.8 | 2017-06-06 | ||
CN201710417816.8A CN109001610B (en) | 2017-06-06 | 2017-06-06 | ESD (electro-static discharge) channel detection method and system |
Publications (2)
Publication Number | Publication Date |
---|---|
US20180348279A1 true US20180348279A1 (en) | 2018-12-06 |
US10712380B2 US10712380B2 (en) | 2020-07-14 |
Family
ID=64458784
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US16/000,332 Active 2038-09-19 US10712380B2 (en) | 2017-06-06 | 2018-06-05 | Methods and apparatus for electro-static discharge path detection |
Country Status (2)
Country | Link |
---|---|
US (1) | US10712380B2 (en) |
CN (1) | CN109001610B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN109633408A (en) * | 2018-12-10 | 2019-04-16 | 大族激光科技产业集团股份有限公司 | Test macro and test method |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN111239590B (en) * | 2020-02-24 | 2020-12-04 | 珠海格力电器股份有限公司 | Method and device for positioning electrostatic damage of chip |
CN112908875B (en) * | 2021-01-11 | 2022-05-24 | 华东师范大学 | Image-based non-destructive characterization method for failed ESD device |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6801046B1 (en) * | 2000-09-26 | 2004-10-05 | National Semiconductor Corporation | Method of testing the electrostatic discharge performance of an IC device |
US6891363B2 (en) * | 2002-09-03 | 2005-05-10 | Credence Systems Corporation | Apparatus and method for detecting photon emissions from transistors |
US20070007545A1 (en) * | 2005-07-07 | 2007-01-11 | Intersil Americas Inc. | Devices with adjustable dual-polarity trigger- and holding-voltage/current for high level of electrostatic discharge protection in sub-micron mixed signal CMOS/BiCMOS integrated circuits |
US20100117674A1 (en) * | 2008-11-11 | 2010-05-13 | Thermo Fisher Scientific Inc. | Systems and methods for charged device model electrostatic discharge testing |
US10012688B2 (en) * | 2013-04-23 | 2018-07-03 | Kyushu Institute Of Technology | Discharge occurrence status evaluation device and evaluation method |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6541981B2 (en) * | 2001-04-10 | 2003-04-01 | International Business Machines Corporation | Automation of transmission line pulse testing of electrostatic discharge devices |
US6943578B1 (en) * | 2004-03-31 | 2005-09-13 | International Business Machines Corporation | Method and application of PICA (picosecond imaging circuit analysis) for high current pulsed phenomena |
US7375543B2 (en) * | 2005-07-21 | 2008-05-20 | Lsi Corporation | Electrostatic discharge testing |
CN101398461A (en) * | 2008-10-16 | 2009-04-01 | 北京中星微电子有限公司 | Chip electro-static discharge test device |
DE102014102714A1 (en) * | 2014-02-28 | 2015-09-03 | Infineon Technologies Ag | Integrated circuit with ESD protection structure and photon source |
CN104678270B (en) * | 2015-03-19 | 2017-06-16 | 工业和信息化部电子第五研究所 | The method and system of monitoring transmission line pulse electrostatic discharge testing response |
CN105425136B (en) * | 2015-12-25 | 2018-08-10 | 中国科学院半导体研究所 | A kind of semiconductor laser electrostatic failure analysis method |
-
2017
- 2017-06-06 CN CN201710417816.8A patent/CN109001610B/en active Active
-
2018
- 2018-06-05 US US16/000,332 patent/US10712380B2/en active Active
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6801046B1 (en) * | 2000-09-26 | 2004-10-05 | National Semiconductor Corporation | Method of testing the electrostatic discharge performance of an IC device |
US6891363B2 (en) * | 2002-09-03 | 2005-05-10 | Credence Systems Corporation | Apparatus and method for detecting photon emissions from transistors |
US20070007545A1 (en) * | 2005-07-07 | 2007-01-11 | Intersil Americas Inc. | Devices with adjustable dual-polarity trigger- and holding-voltage/current for high level of electrostatic discharge protection in sub-micron mixed signal CMOS/BiCMOS integrated circuits |
US20100117674A1 (en) * | 2008-11-11 | 2010-05-13 | Thermo Fisher Scientific Inc. | Systems and methods for charged device model electrostatic discharge testing |
US10012688B2 (en) * | 2013-04-23 | 2018-07-03 | Kyushu Institute Of Technology | Discharge occurrence status evaluation device and evaluation method |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN109633408A (en) * | 2018-12-10 | 2019-04-16 | 大族激光科技产业集团股份有限公司 | Test macro and test method |
Also Published As
Publication number | Publication date |
---|---|
CN109001610A (en) | 2018-12-14 |
CN109001610B (en) | 2020-11-27 |
US10712380B2 (en) | 2020-07-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10712380B2 (en) | Methods and apparatus for electro-static discharge path detection | |
KR100826836B1 (en) | Method and application of picapicosecond imaging circuit analysis for high current pulsed phenomena | |
JP6159919B2 (en) | Method and device for detecting defects in packaging materials | |
US7928753B2 (en) | Device and method for evaluating electrostatic discharge protection capabilities | |
US20130038340A1 (en) | Measuring apparatus and measuring method | |
TWI435089B (en) | Eelectrostatic field interference testing apparatus and method thereof | |
JP4194969B2 (en) | Automatic transmission line pulse system | |
US20160231374A1 (en) | Method and system of determining a location of a line fault of a panel | |
Ammer et al. | How to build a Generic Model of complete ICs for system ESD and electrical stress simulation? | |
CN113406484A (en) | Device and method for failure analysis of chip | |
KR100944535B1 (en) | Apparatus and Method for Inspecting Solder Bump Formation and Transfer State using Electron Beam in Wafer Bumping Process | |
US5825191A (en) | IC fault location tracing apparatus and method | |
CN108037379A (en) | A kind of method of abnormal component fast positioning in electronic product | |
JP6219073B2 (en) | Insulation inspection equipment | |
US7623982B2 (en) | Method of testing an electronic circuit and apparatus thereof | |
US9678141B2 (en) | Measurement for transistor output characteristics with and without self heating | |
Antong et al. | Prediction of Electrostatic Discharge (ESD) soft error on two-way radio using ESD simulation in CST and ESD immunity scanning technique | |
CN113985226A (en) | Cable processing method and system | |
Scholz et al. | On-wafer Human Metal Model measurements for system-level ESD analysis | |
CN104535860B (en) | The dual probe low noise method of testing of ultrafast transient electrical response signal | |
Nikiforov et al. | Latch-up windows tests in high temperature range | |
CN215340245U (en) | Short circuit detection device for test head | |
US10768225B1 (en) | Probe placement for laser probing system | |
Wen et al. | Simulation assisting EMMI technical to locate defect on capacitor in integrated circuit failure analysis | |
Langguth et al. | ESD System Level Simulation of MEMS Sensor Modules |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION, CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WANG, JUN;WANG, GANG NING;TANG, MI;AND OTHERS;REEL/FRAME:046020/0327 Effective date: 20180601 Owner name: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING) CORPORATION, CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WANG, JUN;WANG, GANG NING;TANG, MI;AND OTHERS;REEL/FRAME:046020/0327 Effective date: 20180601 Owner name: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WANG, JUN;WANG, GANG NING;TANG, MI;AND OTHERS;REEL/FRAME:046020/0327 Effective date: 20180601 Owner name: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WANG, JUN;WANG, GANG NING;TANG, MI;AND OTHERS;REEL/FRAME:046020/0327 Effective date: 20180601 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: PUBLICATIONS -- ISSUE FEE PAYMENT VERIFIED |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |