US20180247828A1 - Systems for performing in-situ deposition of sidewall image transfer spacers - Google Patents

Systems for performing in-situ deposition of sidewall image transfer spacers Download PDF

Info

Publication number
US20180247828A1
US20180247828A1 US15/968,285 US201815968285A US2018247828A1 US 20180247828 A1 US20180247828 A1 US 20180247828A1 US 201815968285 A US201815968285 A US 201815968285A US 2018247828 A1 US2018247828 A1 US 2018247828A1
Authority
US
United States
Prior art keywords
substrate
mandrels
spacer layer
thin spacer
processing chamber
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/968,285
Inventor
Jae Ho Lee
Changwoo Lee
Phil Friddle
Stefan Schmitz
Naveed Ansari
Michael Goss
Noel Sun
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Lam Research Corp
Original Assignee
Lam Research Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Lam Research Corp filed Critical Lam Research Corp
Priority to US15/968,285 priority Critical patent/US20180247828A1/en
Publication of US20180247828A1 publication Critical patent/US20180247828A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/033Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
    • H01L21/0334Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
    • H01L21/0338Process specially adapted to improve the resolution of the mask
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31144Etching the insulating layers by chemical or physical means using masks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J37/00Discharge tubes with provision for introducing objects or material to be exposed to the discharge, e.g. for the purpose of examination or processing thereof
    • H01J37/32Gas-filled discharge tubes
    • H01J37/32009Arrangements for generation of plasma specially adapted for examination or treatment of objects, e.g. plasma sources
    • H01J37/32366Localised processing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02205Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition
    • H01L21/02208Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si
    • H01L21/02211Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates the layer being characterised by the precursor material for deposition the precursor containing a compound comprising Si the compound being a silane, e.g. disilane, methylsilane or chlorosilane
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02263Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
    • H01L21/02271Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/033Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
    • H01L21/0332Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their composition, e.g. multilayer masks, materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/033Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
    • H01L21/0334Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/033Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
    • H01L21/0334Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
    • H01L21/0337Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28026Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
    • H01L21/28123Lithography-related aspects, e.g. sub-lithography lengths; Isolation-related aspects, e.g. to solve problems arising at the crossing with the side of the device isolation; Planarisation aspects
    • H01L21/28132Lithography-related aspects, e.g. sub-lithography lengths; Isolation-related aspects, e.g. to solve problems arising at the crossing with the side of the device isolation; Planarisation aspects conducting part of electrode is difined by a sidewall spacer or a similar technique, e.g. oxidation under mask, plating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28026Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
    • H01L21/28123Lithography-related aspects, e.g. sub-lithography lengths; Isolation-related aspects, e.g. to solve problems arising at the crossing with the side of the device isolation; Planarisation aspects
    • H01L21/28141Lithography-related aspects, e.g. sub-lithography lengths; Isolation-related aspects, e.g. to solve problems arising at the crossing with the side of the device isolation; Planarisation aspects insulating part of the electrode is defined by a sidewall spacer, e.g. dummy spacer, or a similar technique, e.g. oxidation under mask, plating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/3065Plasma etching; Reactive-ion etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/308Chemical or electrical treatment, e.g. electrolytic etching using masks
    • H01L21/3083Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
    • H01L21/3086Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/308Chemical or electrical treatment, e.g. electrolytic etching using masks
    • H01L21/3083Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
    • H01L21/3088Process specially adapted to improve the resolution of the mask
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31105Etching inorganic layers
    • H01L21/31111Etching inorganic layers by chemical means
    • H01L21/31116Etching inorganic layers by chemical means by dry-etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J2237/00Discharge tubes exposing object to beam, e.g. for analysis treatment, etching, imaging
    • H01J2237/32Processing objects by plasma generation
    • H01J2237/33Processing objects by plasma generation characterised by the type of processing
    • H01J2237/334Etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/02164Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02263Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
    • H01L21/02271Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
    • H01L21/02274Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition in the presence of a plasma [PECVD]

Definitions

  • the present disclosure relates to substrate processing systems, and more particularly to systems and methods for performing in-situ deposition of sidewall image transfer spacers.
  • SIT Sidewall image transfer
  • a mandrel layer is formed on a substrate such as a semiconductor wafer.
  • the mandrel layer is lithographically patterned and etched to form a plurality of mandrels.
  • a relatively thin conformal spacer layer is deposited over the mandrels.
  • the conformal spacer layer is anisotropically etched to remove portions on upper surfaces of the mandrels and areas between the mandrels. Portions of the spacer layer formed on sidewalls of the mandrels are not fully etched.
  • the mandrels are then selectively etched, leaving the sidewall spacers on the substrate. Because the sidewalls are formed when depositing the relatively thin conformal spacer layer, the sidewalls have a smaller CD and pitch than can be achieved by lithography alone. If the pitch and the CD of the mandrel are properly matched to the spacer thickness, the pitch of the structure formed via SIT is half of the lithographic mandrel pitch.
  • a method of performing a sidewall image transfer (SIT) process includes arranging a substrate within a substrate processing chamber, wherein the substrate includes a mandrel layer formed on the substrate and etching the mandrel layer to form a plurality of mandrels.
  • the method further includes, without removing the substrate from within the substrate processing chamber and subsequent to etching the mandrel layer, depositing a thin spacer layer such that the thin spacer layer is formed on upper surfaces of the plurality of mandrels, sidewalls of the plurality of mandrels, and portions of the substrate between the sidewalls of the plurality of mandrels, subsequent to depositing the thin spacer layer, etching the thin spacer layer to remove the thin spacer layer from the upper surfaces of the mandrels and the portions of the substrate between the sidewalls of the plurality of mandrels such that only the thin spacer layer formed on the sidewalls of the plurality of mandrels remains, and, subsequent to etching the thin spacer layer from the upper surfaces of the mandrels and the portions of the substrate between the sidewalls of the plurality of mandrels, etching the plurality of mandrels to remove the plurality of mandrels from the substrate such that only the thin
  • a system for performing a sidewall image transfer (SIT) process includes a substrate processing chamber including a substrate and a controller.
  • the substrate includes a mandrel layer formed on the substrate.
  • the controller is configured to control the substrate processing chamber to etch the mandrel layer to form a plurality of mandrels, and, without removing the substrate from within the substrate processing chamber and subsequent to etching the mandrel layer, deposit a thin spacer layer such that the thin spacer layer is formed on upper surfaces of the plurality of mandrels, sidewalls of the plurality of mandrels, and portions of the substrate between the sidewalls of the plurality of mandrels, subsequent to depositing the thin spacer layer, etch the thin spacer layer to remove the thin spacer layer from the upper surfaces of the mandrels and the portions of the substrate between the sidewalls of the plurality of mandrels such that only the thin spacer layer formed on the sidewalls of the plurality of mandrels remains,
  • FIGS. 1A through 1E illustrate an example in-situ thin spacer layer deposition for a sidewall image transfer process according to the present disclosure
  • FIG. 2 is a functional block diagram of an example substrate processing system according to the present disclosure.
  • FIG. 3 is a flowchart illustrating an example in-situ thin spacer layer deposition method according to the present disclosure.
  • a substrate including a lithographically defined mandrel layer is arranged in a processing chamber of an etch tool.
  • the mandrel layer is patterned and etched to form a plurality of mandrels on the substrate.
  • the substrate is then transferred to a processing chamber of a deposition tool to deposit a thin spacer layer over the mandrels.
  • a thin spacer layer is conformally deposited over the individual mandrels.
  • the substrate is then removed from the deposition tool and returned to the processing chamber of the etch tool to remove portions of the spacer layer on upper surfaces of the mandrels and areas between the mandrels.
  • the spacers formed on the sidewalls of the mandrels are not fully etched.
  • the mandrels are then removed, which leaves only the sidewall spacers on the substrate.
  • Transferring the substrate between the processing chambers of the etch tool and the deposition tool requires various additional transfer steps, exposure of the etched substrate to non-vacuum conditions, and associated delays between processing steps.
  • deposition of the thin spacer layer on the mandrels is performed in the same tool that performed the etching of the mandrels.
  • Deposition of the thin spacer layer is performed in-situ without a vacuum break, in the same chamber and using the same tool as the previous etching step. Accordingly, steps associated with the transfer of the etched substrate from the etch tool to an ex-situ deposition tool and from the deposition tool back to the etch tool can be omitted.
  • FIG. 1A shows a substrate 100 including, for example, a hardmask layer 104 formed thereon.
  • the substrate 100 includes a silicon (Si) substrate and the hardmask layer 104 is made of a silicon nitride (Si 3 N 4 ), although other materials may be used.
  • a mandrel layer 108 is deposited on the hardmask layer 104 (e.g., using chemical vapor deposition, or CVD).
  • the mandrel layer 108 may include amorphous silicon (a-Si).
  • the mandrel layer 108 may have a height of approximately 50-150 nm (e.g., 100 nm).
  • a patterning layer is formed on the mandrel layer 108 and patterned using photolithography.
  • the patterning layer corresponds to, for example, a patterned photoresist layer or mask 112 .
  • the substrate 100 including the hardmask layer 104 , the mandrel layer 108 , and the mask 112 is arranged within a plasma chamber (e.g., an inductively coupled plasma chamber) of an etch tool.
  • the etch tool may be a Kiyo plasma etching system manufactured by Lam Research Corporation of Fremont, Calif.
  • the mandrel layer 108 is etched (e.g., using an anisotropic etch or other process) within the plasma chamber of the etch tool to form a plurality of mandrels 116 .
  • the mask 112 protects the portions of the mandrel layer 108 corresponding to the mandrels 116 during the etching of the mandrel layer 108 . If the mask 112 is a photoresist mask, the mask 112 can be removed with an oxygen containing plasma. If the mask 112 is of a material similar to a spacer layer as described below, the mask 112 may remain on the mandrels 116 and may be etched during the etching of the spacer layer.
  • a spacer layer 120 is deposited over the substrate 100 (i.e., on the hardmask layer 104 formed on the substrate 100 ) and the mandrels 116 .
  • the spacer layer 120 may be conformally deposited using an oxide-type deposition (using precursors including silicon tetrachloride (SiCl 4 ), silane (SiH 4 ), etc.), a nitride-type deposition (using precursors including molecular nitrogen, ammonia (NH 3 ), etc.), and/or a carbon based deposition (using precursors including methane (CH 4 ), fluoromethane (CH 3 F), etc.).
  • oxide-type deposition using precursors including silicon tetrachloride (SiCl 4 ), silane (SiH 4 ), etc.
  • a nitride-type deposition using precursors including molecular nitrogen, ammonia (NH 3 ), etc.
  • a carbon based deposition using precursors including methane (CH 4 ), fluoromethane (CH 3 F), etc.
  • the spacer layer 120 is deposited using a SiCl 4 precursor in the presence of O 2 .
  • Other example process parameters for performing the deposition of the spacer layer 120 include temperature variation between a minimum temperature less than 10° C. up to 120° C., plasma power between 200 and 1800 W, a bias voltage from 0 to approximately 1000 volts, and a chamber pressure between 2 mTorr to 2000 mTorr.
  • the spacer layer 120 is etched (e.g., using an anisotropic etch process) to remove portions of the spacer layer 120 from the upper surfaces of the substrate 100 and the mandrels 116 while allowing sidewall portions 124 of the spacer layer 120 to remain.
  • a breakthrough step may be performed (e.g., a fluoride containing plasma treatment) subsequent to the etch described in FIG. 1D .
  • an oxygen-containing plasma treatment may be performed prior to the fluoride containing plasma treatment.
  • FIG. 1D the spacer layer 120 is etched (e.g., using an anisotropic etch process) to remove portions of the spacer layer 120 from the upper surfaces of the substrate 100 and the mandrels 116 while allowing sidewall portions 124 of the spacer layer 120 to remain.
  • a breakthrough step may be performed (e.g., a fluoride containing plasma treatment) subsequent to the etch described in FIG. 1D .
  • an oxygen-containing plasma treatment may be performed prior to the fluor
  • the mandrels 116 are removed (e.g., using an anisotropic etch). Accordingly, the sidewall portions 124 remain formed on the substrate 100 .
  • the pattern may be transferred into the underlying layers (e.g., the hardmask layer 104 and/or the substrate 100 ).
  • the substrate processing system 200 includes an RF source 204 connected to a transformer coupled capacitive tuning (TCCT) circuit 208 , which outputs current to an inductive coil structure 212 .
  • TCCT transformer coupled capacitive tuning
  • the TCCT circuit 208 typically includes a matching network 216 and a power splitter 220 .
  • the matching network 216 may be connected by a transmission line to the RF source 204 .
  • the matching network 216 matches an impedance of the RF source 204 to the rest of the circuit including the power splitter 220 and the inductive coil structure 212 .
  • An example of a TCCT circuit 208 is shown and described in commonly assigned U.S. Publication No. 2013/0135058 to Long et al., which is hereby incorporated by reference in its entirety.
  • the inductive coil structure 212 may include a single inductive coil, a pair of inductive coils, or an inner inductive coil pair and an outer inductive coil pair.
  • the power splitter 220 may be used to control the relative amount of inductive current supplied to coils of the inductive coil structure 212 . While flat coils are shown, other types of coils may be used.
  • a gas plenum 224 may be arranged between the inductive coil structure 212 and a dielectric window 228 .
  • the dielectric window 228 is arranged along one side of a processing chamber 232 .
  • the processing chamber 232 further comprises a pedestal 236 that supports a substrate 240 .
  • the pedestal 236 may include an electrostatic chuck, a mechanical chuck or other type of chuck.
  • Plasma 244 is generated inside of the processing chamber 232 .
  • the plasma 244 may be used to deposit film or to etch the substrate 240 .
  • An RF source 248 and a bias matching circuit 252 may be used to bias the pedestal 236 during operation.
  • a gas delivery system 256 may be used to supply a gas mixture to the processing chamber 232 adjacent to the dielectric window 228 .
  • the gas delivery system 256 may include process gas sources 260 , a metering system 264 such as valves and mass flow controllers, and a manifold 268 to mix the process gases.
  • a gas delivery system 272 may be used to deliver gas 276 via a valve 280 to the gas plenum 224 .
  • the gas may include cooling gas that is used to cool the inductive coil structure 212 and the dielectric window 228 .
  • a heater/cooler 284 may be used to heat the pedestal 236 to a predetermined temperature.
  • An exhaust system 286 includes a valve 288 and pump 290 to remove reactants from the processing chamber 232 by purging or evacuation.
  • a controller 292 may be used to control both etching and deposition processes.
  • the controller 292 monitors process parameters such as temperature, pressure, etc. and controls delivery of the gas mixture, striking, maintaining and extinguishing the plasma, removal of reactants, supply of cooling gas, etc.
  • the substrate processing system 200 is configured to perform both etching and deposition steps for an SIT process within the processing chamber 232 (e.g., each of the steps described in FIGS. 1A-1E ).
  • the controller 292 controls parameters of various components of the substrate processing system 200 to etch the mandrels 116 . Then, without removing the substrate 240 from the processing chamber 232 (i.e., with the substrate 240 in-situ), the controller 292 prepares the substrate processing system 200 for performing deposition of the spacer layer 120 .
  • the controller 292 activates the exhaust system 286 to purge or evacuate reactants associated with etching the mandrels 116 from the processing chamber 232 , controls the heater/cooler 284 to adjust the temperature in the processing chamber 232 , adjusts the bias matching circuit 252 and/or the RF sources 204 and 248 , adjusts the gas delivery systems 256 and 272 according to gases required during the deposition of the spacer layer 120 , etc.
  • the controller 292 controls the substrate processing system 200 to deposit the thin spacer layer 120 .
  • the thin spacer layer 120 and mandrels 116 can then be etched as described in FIGS. 1D and 1E .
  • an example in-situ thin spacer layer deposition method 300 begins at 304 .
  • a substrate including, for example, a hardmask layer, a mandrel layer, and a mask as shown in FIG. 1A is arranged within a processing chamber of a substrate processing system.
  • the substrate processing system is configured to etch the mandrel layer into a plurality of mandrels.
  • a controller e.g., the controller 292 of FIG. 2
  • the processing chamber e.g., purges/evacuates gases
  • the method 300 anisotropically etches the mandrel layer to form the plurality of mandrels.
  • the controller controls components of the substrate processing system to etch the mandrel layer according to the operating parameters.
  • the substrate processing system is configured to deposit of a thin spacer layer on the plurality of mandrels.
  • the controller prepares the processing chamber and changes operating parameters of various components of the substrate processing system related to depositing the thin spacer layer.
  • the method 300 conformally deposits the thin spacer layer on the plurality of mandrels.
  • the controller controls components of the substrate processing system to deposit the thin spacer layer according to the operating parameters.
  • the substrate processing system is configured to etch the thin spacer layer.
  • the controller prepares the processing chamber and changes operating parameters of various components of the substrate processing system related to etching the thin spacer layer.
  • the method 300 anisotropically etches the thin spacer layer.
  • the controller controls components of the substrate processing system to etch the thin spacer layer according to the operating parameters.
  • the substrate processing system is configured to etch the plurality of mandrels.
  • the controller prepares the processing chamber and changes operating parameters of various components of the substrate processing system related to etching the plurality of mandrels.
  • the method 300 etches the plurality of mandrels.
  • the controller controls components of the substrate processing system to etch the plurality of mandrels according to the operating parameters.
  • the phrase at least one of A, B, and C should be construed to mean a logical (A OR B OR C), using a non-exclusive logical OR, and should not be construed to mean “at least one of A, at least one of B, and at least one of C.” It should be understood that one or more steps within a method may be executed in different order (or concurrently) without altering the principles of the present disclosure.
  • a controller is part of a system, which may be part of the above-described examples.
  • Such systems can comprise semiconductor processing equipment, including a processing tool or tools, chamber or chambers, a platform or platforms for processing, and/or specific processing components (a wafer pedestal, a gas flow system, etc.).
  • These systems may be integrated with electronics for controlling their operation before, during, and after processing of a semiconductor wafer or substrate.
  • the electronics may be referred to as the “controller,” which may control various components or subparts of the system or systems.
  • the controller may be programmed to control any of the processes disclosed herein, including the delivery of processing gases, temperature settings (e.g., heating and/or cooling), pressure settings, vacuum settings, power settings, radio frequency (RF) generator settings, RF matching circuit settings, frequency settings, flow rate settings, fluid delivery settings, positional and operation settings, wafer transfers into and out of a tool and other transfer tools and/or load locks connected to or interfaced with a specific system.
  • temperature settings e.g., heating and/or cooling
  • RF radio frequency
  • the controller may be defined as electronics having various integrated circuits, logic, memory, and/or software that receive instructions, issue instructions, control operation, enable cleaning operations, enable endpoint measurements, and the like.
  • the integrated circuits may include chips in the form of firmware that store program instructions, digital signal processors (DSPs), chips defined as application specific integrated circuits (ASICs), and/or one or more microprocessors, or microcontrollers that execute program instructions (e.g., software).
  • Program instructions may be instructions communicated to the controller in the form of various individual settings (or program files), defining operational parameters for carrying out a particular process on or for a semiconductor wafer or to a system.
  • the operational parameters may, in some embodiments, be part of a recipe defined by process engineers to accomplish one or more processing steps during the fabrication of one or more layers, materials, metals, oxides, silicon, silicon dioxide, surfaces, circuits, and/or dies of a wafer.
  • the controller may be a part of or coupled to a computer that is integrated with the system, coupled to the system, otherwise networked to the system, or a combination thereof.
  • the controller may be in the “cloud” or all or a part of a fab host computer system, which can allow for remote access of the wafer processing.
  • the computer may enable remote access to the system to monitor current progress of fabrication operations, examine a history of past fabrication operations, examine trends or performance metrics from a plurality of fabrication operations, to change parameters of current processing, to set processing steps to follow a current processing, or to start a new process.
  • a remote computer e.g. a server
  • the remote computer may include a user interface that enables entry or programming of parameters and/or settings, which are then communicated to the system from the remote computer.
  • the controller receives instructions in the form of data, which specify parameters for each of the processing steps to be performed during one or more operations. It should be understood that the parameters may be specific to the type of process to be performed and the type of tool that the controller is configured to interface with or control.
  • the controller may be distributed, such as by comprising one or more discrete controllers that are networked together and working towards a common purpose, such as the processes and controls described herein.
  • An example of a distributed controller for such purposes would be one or more integrated circuits on a chamber in communication with one or more integrated circuits located remotely (such as at the platform level or as part of a remote computer) that combine to control a process on the chamber.
  • example systems may include a plasma etch chamber or module, a deposition chamber or module, a physical vapor deposition (PVD) chamber or module, a chemical vapor deposition (CVD) chamber or module, an atomic layer deposition (ALD) chamber or module, an atomic layer etch (ALE) chamber or module, and any other semiconductor processing systems that may be associated or used in the fabrication and/or manufacturing of semiconductor wafers.
  • PVD physical vapor deposition
  • CVD chemical vapor deposition
  • ALD atomic layer deposition
  • ALE atomic layer etch
  • the controller might communicate with one or more of other tool circuits or modules, other tool components, cluster tools, other tool interfaces, adjacent tools, neighboring tools, tools located throughout a factory, a main computer, another controller, or tools used in material transport that bring containers of wafers to and from tool locations and/or load ports in a semiconductor manufacturing factory.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Chemical & Material Sciences (AREA)
  • Inorganic Chemistry (AREA)
  • Plasma & Fusion (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Analytical Chemistry (AREA)
  • General Chemical & Material Sciences (AREA)
  • Drying Of Semiconductors (AREA)
  • Chemical Vapour Deposition (AREA)

Abstract

A system for performing a sidewall image transfer process includes a substrate processing chamber configured to process a substrate including a mandrel layer. A controller is configured to control the substrate processing chamber to, without the substrate being removed from the within the substrate processing chamber, etch the mandrel layer, subsequent to etching the mandrel layer, deposit a thin spacer layer on upper surfaces of the plurality of mandrels, sidewalls of the plurality of mandrels, and portions of the substrate between the sidewalls, subsequent to depositing the thin spacer layer, etch the thin spacer layer to remove the thin spacer layer such that only the thin spacer layer formed on the sidewalls of the plurality of mandrels remains and, subsequent to etching the thin spacer layer, etch the mandrels such that only the thin spacer layer formed on the sidewalls of the plurality of mandrels remains on the substrate.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • The present disclosure is a divisional of U.S. patent application Ser. No. 14/851,768, filed on Sep. 11, 2015. The entire disclosure of the application referenced above is incorporated herein by reference.
  • FIELD
  • The present disclosure relates to substrate processing systems, and more particularly to systems and methods for performing in-situ deposition of sidewall image transfer spacers.
  • BACKGROUND
  • The background description provided here is for the purpose of generally presenting the context of the disclosure. Work of the presently named inventors, to the extent it is described in this background section, as well as aspects of the description that may not otherwise qualify as prior art at the time of filing, are neither expressly nor impliedly admitted as prior art against the present disclosure.
  • Sidewall image transfer (SIT) is commonly used to form structures having high density patterns at sublithographic critical dimensions (CD) and pitches. During a SIT process, a mandrel layer is formed on a substrate such as a semiconductor wafer. The mandrel layer is lithographically patterned and etched to form a plurality of mandrels. A relatively thin conformal spacer layer is deposited over the mandrels. The conformal spacer layer is anisotropically etched to remove portions on upper surfaces of the mandrels and areas between the mandrels. Portions of the spacer layer formed on sidewalls of the mandrels are not fully etched. The mandrels are then selectively etched, leaving the sidewall spacers on the substrate. Because the sidewalls are formed when depositing the relatively thin conformal spacer layer, the sidewalls have a smaller CD and pitch than can be achieved by lithography alone. If the pitch and the CD of the mandrel are properly matched to the spacer thickness, the pitch of the structure formed via SIT is half of the lithographic mandrel pitch.
  • SUMMARY
  • A method of performing a sidewall image transfer (SIT) process includes arranging a substrate within a substrate processing chamber, wherein the substrate includes a mandrel layer formed on the substrate and etching the mandrel layer to form a plurality of mandrels. The method further includes, without removing the substrate from within the substrate processing chamber and subsequent to etching the mandrel layer, depositing a thin spacer layer such that the thin spacer layer is formed on upper surfaces of the plurality of mandrels, sidewalls of the plurality of mandrels, and portions of the substrate between the sidewalls of the plurality of mandrels, subsequent to depositing the thin spacer layer, etching the thin spacer layer to remove the thin spacer layer from the upper surfaces of the mandrels and the portions of the substrate between the sidewalls of the plurality of mandrels such that only the thin spacer layer formed on the sidewalls of the plurality of mandrels remains, and, subsequent to etching the thin spacer layer from the upper surfaces of the mandrels and the portions of the substrate between the sidewalls of the plurality of mandrels, etching the plurality of mandrels to remove the plurality of mandrels from the substrate such that only the thin spacer layer formed on the sidewalls of the plurality of mandrels remains on the substrate.
  • A system for performing a sidewall image transfer (SIT) process includes a substrate processing chamber including a substrate and a controller. The substrate includes a mandrel layer formed on the substrate. The controller is configured to control the substrate processing chamber to etch the mandrel layer to form a plurality of mandrels, and, without removing the substrate from within the substrate processing chamber and subsequent to etching the mandrel layer, deposit a thin spacer layer such that the thin spacer layer is formed on upper surfaces of the plurality of mandrels, sidewalls of the plurality of mandrels, and portions of the substrate between the sidewalls of the plurality of mandrels, subsequent to depositing the thin spacer layer, etch the thin spacer layer to remove the thin spacer layer from the upper surfaces of the mandrels and the portions of the substrate between the sidewalls of the plurality of mandrels such that only the thin spacer layer formed on the sidewalls of the plurality of mandrels remains, and, subsequent to etching the thin spacer layer from the upper surfaces of the mandrels and the portions of the substrate between the sidewalls of the plurality of mandrels, etch the plurality of mandrels to remove the plurality of mandrels from the substrate such that only the thin spacer layer formed on the sidewalls of the plurality of mandrels remains on the substrate.
  • Further areas of applicability of the present disclosure will become apparent from the detailed description, the claims and the drawings. The detailed description and specific examples are intended for purposes of illustration only and are not intended to limit the scope of the disclosure.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present disclosure will become more fully understood from the detailed description and the accompanying drawings, wherein:
  • FIGS. 1A through 1E illustrate an example in-situ thin spacer layer deposition for a sidewall image transfer process according to the present disclosure;
  • FIG. 2 is a functional block diagram of an example substrate processing system according to the present disclosure; and
  • FIG. 3 is a flowchart illustrating an example in-situ thin spacer layer deposition method according to the present disclosure.
  • In the drawings, reference numbers may be reused to identify similar and/or identical elements.
  • DETAILED DESCRIPTION
  • In a sidewall image transfer (SIT) process, a substrate including a lithographically defined mandrel layer is arranged in a processing chamber of an etch tool. The mandrel layer is patterned and etched to form a plurality of mandrels on the substrate. The substrate is then transferred to a processing chamber of a deposition tool to deposit a thin spacer layer over the mandrels.
  • In the deposition tool, a thin spacer layer is conformally deposited over the individual mandrels. The substrate is then removed from the deposition tool and returned to the processing chamber of the etch tool to remove portions of the spacer layer on upper surfaces of the mandrels and areas between the mandrels. The spacers formed on the sidewalls of the mandrels are not fully etched. The mandrels are then removed, which leaves only the sidewall spacers on the substrate.
  • Transferring the substrate between the processing chambers of the etch tool and the deposition tool requires various additional transfer steps, exposure of the etched substrate to non-vacuum conditions, and associated delays between processing steps.
  • In SIT systems and methods according to the present disclosure (including, but not limited to, SIT, double SIT or SIT2, quadruple SIT, octa-ruple SIT, etc.), deposition of the thin spacer layer on the mandrels is performed in the same tool that performed the etching of the mandrels. Deposition of the thin spacer layer is performed in-situ without a vacuum break, in the same chamber and using the same tool as the previous etching step. Accordingly, steps associated with the transfer of the etched substrate from the etch tool to an ex-situ deposition tool and from the deposition tool back to the etch tool can be omitted.
  • Referring now to FIGS. 1A-1E, in-situ thin spacer layer deposition for an SIT process according to the principles of the present disclosure is described. FIG. 1A shows a substrate 100 including, for example, a hardmask layer 104 formed thereon. For example only, the substrate 100 includes a silicon (Si) substrate and the hardmask layer 104 is made of a silicon nitride (Si3N4), although other materials may be used. A mandrel layer 108 is deposited on the hardmask layer 104 (e.g., using chemical vapor deposition, or CVD). For example only, the mandrel layer 108 may include amorphous silicon (a-Si). In some examples, the mandrel layer 108 may have a height of approximately 50-150 nm (e.g., 100 nm). A patterning layer is formed on the mandrel layer 108 and patterned using photolithography. The patterning layer corresponds to, for example, a patterned photoresist layer or mask 112.
  • The substrate 100 including the hardmask layer 104, the mandrel layer 108, and the mask 112 is arranged within a plasma chamber (e.g., an inductively coupled plasma chamber) of an etch tool. For example only, the etch tool may be a Kiyo plasma etching system manufactured by Lam Research Corporation of Fremont, Calif. As shown in FIG. 1B, the mandrel layer 108 is etched (e.g., using an anisotropic etch or other process) within the plasma chamber of the etch tool to form a plurality of mandrels 116. The mask 112 protects the portions of the mandrel layer 108 corresponding to the mandrels 116 during the etching of the mandrel layer 108. If the mask 112 is a photoresist mask, the mask 112 can be removed with an oxygen containing plasma. If the mask 112 is of a material similar to a spacer layer as described below, the mask 112 may remain on the mandrels 116 and may be etched during the etching of the spacer layer.
  • In FIG. 1C, with the substrate 100 still arranged within the plasma chamber of the etch tool (i.e., with the substrate 100 in-situ), a spacer layer 120 is deposited over the substrate 100 (i.e., on the hardmask layer 104 formed on the substrate 100) and the mandrels 116. For example only, the spacer layer 120 may be conformally deposited using an oxide-type deposition (using precursors including silicon tetrachloride (SiCl4), silane (SiH4), etc.), a nitride-type deposition (using precursors including molecular nitrogen, ammonia (NH3), etc.), and/or a carbon based deposition (using precursors including methane (CH4), fluoromethane (CH3F), etc.).
  • In one example, the spacer layer 120 is deposited using a SiCl4 precursor in the presence of O2. Other example process parameters for performing the deposition of the spacer layer 120 include temperature variation between a minimum temperature less than 10° C. up to 120° C., plasma power between 200 and 1800 W, a bias voltage from 0 to approximately 1000 volts, and a chamber pressure between 2 mTorr to 2000 mTorr.
  • In FIG. 1D, the spacer layer 120 is etched (e.g., using an anisotropic etch process) to remove portions of the spacer layer 120 from the upper surfaces of the substrate 100 and the mandrels 116 while allowing sidewall portions 124 of the spacer layer 120 to remain. In some examples (e.g., when the mandrels 116 are formed using certain materials), a breakthrough step may be performed (e.g., a fluoride containing plasma treatment) subsequent to the etch described in FIG. 1D. Further, depending on the material of the spacer layer 120, an oxygen-containing plasma treatment may be performed prior to the fluoride containing plasma treatment. In FIG. 1E, the mandrels 116 are removed (e.g., using an anisotropic etch). Accordingly, the sidewall portions 124 remain formed on the substrate 100. In some examples, subsequent to the etching described in FIG. 1E, the pattern may be transferred into the underlying layers (e.g., the hardmask layer 104 and/or the substrate 100).
  • Referring now to FIG. 2, an example of a substrate processing system 200 that can be used to perform an in-situ SIT process according to the principles described in the present disclosure is shown. While the foregoing description relates to an inductively coupled plasma (ICP) system, other types of ICP systems or other plasma processing systems may be used. The substrate processing system 200 includes an RF source 204 connected to a transformer coupled capacitive tuning (TCCT) circuit 208, which outputs current to an inductive coil structure 212.
  • The TCCT circuit 208 typically includes a matching network 216 and a power splitter 220. The matching network 216 may be connected by a transmission line to the RF source 204. The matching network 216 matches an impedance of the RF source 204 to the rest of the circuit including the power splitter 220 and the inductive coil structure 212. An example of a TCCT circuit 208 is shown and described in commonly assigned U.S. Publication No. 2013/0135058 to Long et al., which is hereby incorporated by reference in its entirety. In some examples, the inductive coil structure 212 may include a single inductive coil, a pair of inductive coils, or an inner inductive coil pair and an outer inductive coil pair. The power splitter 220 may be used to control the relative amount of inductive current supplied to coils of the inductive coil structure 212. While flat coils are shown, other types of coils may be used.
  • A gas plenum 224 may be arranged between the inductive coil structure 212 and a dielectric window 228. The dielectric window 228 is arranged along one side of a processing chamber 232. The processing chamber 232 further comprises a pedestal 236 that supports a substrate 240. The pedestal 236 may include an electrostatic chuck, a mechanical chuck or other type of chuck. Plasma 244 is generated inside of the processing chamber 232. The plasma 244 may be used to deposit film or to etch the substrate 240. An RF source 248 and a bias matching circuit 252 may be used to bias the pedestal 236 during operation.
  • A gas delivery system 256 may be used to supply a gas mixture to the processing chamber 232 adjacent to the dielectric window 228. The gas delivery system 256 may include process gas sources 260, a metering system 264 such as valves and mass flow controllers, and a manifold 268 to mix the process gases.
  • A gas delivery system 272 may be used to deliver gas 276 via a valve 280 to the gas plenum 224. The gas may include cooling gas that is used to cool the inductive coil structure 212 and the dielectric window 228. A heater/cooler 284 may be used to heat the pedestal 236 to a predetermined temperature. An exhaust system 286 includes a valve 288 and pump 290 to remove reactants from the processing chamber 232 by purging or evacuation.
  • A controller 292 may be used to control both etching and deposition processes. The controller 292 monitors process parameters such as temperature, pressure, etc. and controls delivery of the gas mixture, striking, maintaining and extinguishing the plasma, removal of reactants, supply of cooling gas, etc.
  • With reference to FIGS. 1A through 1E and FIG. 2, the substrate processing system 200 according to the principles of the present disclosure is configured to perform both etching and deposition steps for an SIT process within the processing chamber 232 (e.g., each of the steps described in FIGS. 1A-1E). For example, the controller 292 controls parameters of various components of the substrate processing system 200 to etch the mandrels 116. Then, without removing the substrate 240 from the processing chamber 232 (i.e., with the substrate 240 in-situ), the controller 292 prepares the substrate processing system 200 for performing deposition of the spacer layer 120. For example, the controller 292 activates the exhaust system 286 to purge or evacuate reactants associated with etching the mandrels 116 from the processing chamber 232, controls the heater/cooler 284 to adjust the temperature in the processing chamber 232, adjusts the bias matching circuit 252 and/or the RF sources 204 and 248, adjusts the gas delivery systems 256 and 272 according to gases required during the deposition of the spacer layer 120, etc. When preparation of the processing chamber 232 is complete, the controller 292 controls the substrate processing system 200 to deposit the thin spacer layer 120. The thin spacer layer 120 and mandrels 116 can then be etched as described in FIGS. 1D and 1E.
  • Referring now to FIG. 3, an example in-situ thin spacer layer deposition method 300 according to the principles of the present disclosure begins at 304. At 308, a substrate including, for example, a hardmask layer, a mandrel layer, and a mask as shown in FIG. 1A is arranged within a processing chamber of a substrate processing system. At 312, the substrate processing system is configured to etch the mandrel layer into a plurality of mandrels. For example, a controller (e.g., the controller 292 of FIG. 2) prepares the processing chamber (e.g., purges/evacuates gases) and changes operating parameters of various components of the substrate processing system. At 316, the method 300 anisotropically etches the mandrel layer to form the plurality of mandrels. For example, the controller controls components of the substrate processing system to etch the mandrel layer according to the operating parameters.
  • At 320, with the substrate including the plurality of mandrels still within the processing chamber, the substrate processing system is configured to deposit of a thin spacer layer on the plurality of mandrels. For example, the controller prepares the processing chamber and changes operating parameters of various components of the substrate processing system related to depositing the thin spacer layer. At 324, the method 300 conformally deposits the thin spacer layer on the plurality of mandrels. For example, the controller controls components of the substrate processing system to deposit the thin spacer layer according to the operating parameters.
  • At 328, the substrate processing system is configured to etch the thin spacer layer. For example, the controller prepares the processing chamber and changes operating parameters of various components of the substrate processing system related to etching the thin spacer layer. At 332, the method 300 anisotropically etches the thin spacer layer. For example, the controller controls components of the substrate processing system to etch the thin spacer layer according to the operating parameters.
  • At 336, the substrate processing system is configured to etch the plurality of mandrels. For example, the controller prepares the processing chamber and changes operating parameters of various components of the substrate processing system related to etching the plurality of mandrels. At 340, the method 300 etches the plurality of mandrels. For example, the controller controls components of the substrate processing system to etch the plurality of mandrels according to the operating parameters.
  • The foregoing description is merely illustrative in nature and is in no way intended to limit the disclosure, its application, or uses. The broad teachings of the disclosure can be implemented in a variety of forms. Therefore, while this disclosure includes particular examples, the true scope of the disclosure should not be so limited since other modifications will become apparent upon a study of the drawings, the specification, and the following claims. As used herein, the phrase at least one of A, B, and C should be construed to mean a logical (A OR B OR C), using a non-exclusive logical OR, and should not be construed to mean “at least one of A, at least one of B, and at least one of C.” It should be understood that one or more steps within a method may be executed in different order (or concurrently) without altering the principles of the present disclosure.
  • In some implementations, a controller is part of a system, which may be part of the above-described examples. Such systems can comprise semiconductor processing equipment, including a processing tool or tools, chamber or chambers, a platform or platforms for processing, and/or specific processing components (a wafer pedestal, a gas flow system, etc.). These systems may be integrated with electronics for controlling their operation before, during, and after processing of a semiconductor wafer or substrate. The electronics may be referred to as the “controller,” which may control various components or subparts of the system or systems. The controller, depending on the processing requirements and/or the type of system, may be programmed to control any of the processes disclosed herein, including the delivery of processing gases, temperature settings (e.g., heating and/or cooling), pressure settings, vacuum settings, power settings, radio frequency (RF) generator settings, RF matching circuit settings, frequency settings, flow rate settings, fluid delivery settings, positional and operation settings, wafer transfers into and out of a tool and other transfer tools and/or load locks connected to or interfaced with a specific system.
  • Broadly speaking, the controller may be defined as electronics having various integrated circuits, logic, memory, and/or software that receive instructions, issue instructions, control operation, enable cleaning operations, enable endpoint measurements, and the like. The integrated circuits may include chips in the form of firmware that store program instructions, digital signal processors (DSPs), chips defined as application specific integrated circuits (ASICs), and/or one or more microprocessors, or microcontrollers that execute program instructions (e.g., software). Program instructions may be instructions communicated to the controller in the form of various individual settings (or program files), defining operational parameters for carrying out a particular process on or for a semiconductor wafer or to a system. The operational parameters may, in some embodiments, be part of a recipe defined by process engineers to accomplish one or more processing steps during the fabrication of one or more layers, materials, metals, oxides, silicon, silicon dioxide, surfaces, circuits, and/or dies of a wafer.
  • The controller, in some implementations, may be a part of or coupled to a computer that is integrated with the system, coupled to the system, otherwise networked to the system, or a combination thereof. For example, the controller may be in the “cloud” or all or a part of a fab host computer system, which can allow for remote access of the wafer processing. The computer may enable remote access to the system to monitor current progress of fabrication operations, examine a history of past fabrication operations, examine trends or performance metrics from a plurality of fabrication operations, to change parameters of current processing, to set processing steps to follow a current processing, or to start a new process. In some examples, a remote computer (e.g. a server) can provide process recipes to a system over a network, which may include a local network or the Internet. The remote computer may include a user interface that enables entry or programming of parameters and/or settings, which are then communicated to the system from the remote computer. In some examples, the controller receives instructions in the form of data, which specify parameters for each of the processing steps to be performed during one or more operations. It should be understood that the parameters may be specific to the type of process to be performed and the type of tool that the controller is configured to interface with or control. Thus as described above, the controller may be distributed, such as by comprising one or more discrete controllers that are networked together and working towards a common purpose, such as the processes and controls described herein. An example of a distributed controller for such purposes would be one or more integrated circuits on a chamber in communication with one or more integrated circuits located remotely (such as at the platform level or as part of a remote computer) that combine to control a process on the chamber.
  • Without limitation, example systems may include a plasma etch chamber or module, a deposition chamber or module, a physical vapor deposition (PVD) chamber or module, a chemical vapor deposition (CVD) chamber or module, an atomic layer deposition (ALD) chamber or module, an atomic layer etch (ALE) chamber or module, and any other semiconductor processing systems that may be associated or used in the fabrication and/or manufacturing of semiconductor wafers.
  • As noted above, depending on the process step or steps to be performed by the tool, the controller might communicate with one or more of other tool circuits or modules, other tool components, cluster tools, other tool interfaces, adjacent tools, neighboring tools, tools located throughout a factory, a main computer, another controller, or tools used in material transport that bring containers of wafers to and from tool locations and/or load ports in a semiconductor manufacturing factory.

Claims (9)

What is claimed is:
1. A system for performing a sidewall image transfer (SIT) process, the system comprising:
a substrate processing chamber configured to process a substrate, wherein the substrate includes a mandrel layer formed on the substrate; and
a controller configured to control the substrate processing chamber to
(i) etch the mandrel layer to form a plurality of mandrels,
(ii) subsequent to etching the mandrel layer, deposit a thin spacer layer such that the thin spacer layer is formed on upper surfaces of the plurality of mandrels, sidewalls of the plurality of mandrels, and portions of the substrate between the sidewalls of the plurality of mandrels, wherein the controller is configured to perform (i) and (ii) without the substrate being removed from within the substrate processing chamber between (i) and (ii),
(iii) subsequent to depositing the thin spacer layer, etch the thin spacer layer to remove the thin spacer layer from the upper surfaces of the plurality of mandrels and the portions of the substrate between the sidewalls of the plurality of mandrels such that only the thin spacer layer formed on the sidewalls of the plurality of mandrels remains, wherein the controller is configured to perform (ii) and (iii) without the substrate being removed from within the substrate processing chamber between (ii) and (iii), and
(iv) subsequent to etching the thin spacer layer from the upper surfaces of the plurality of mandrels and the portions of the substrate between the sidewalls of the plurality of mandrels, etch the plurality of mandrels to remove the plurality of mandrels from the substrate such that only the thin spacer layer formed on the sidewalls of the plurality of mandrels remains on the substrate, wherein the controller is configured to perform (iii) and (iv) without the substrate being removed from within the substrate processing chamber between (iii) and (iv).
2. The system of claim 1, wherein the substrate processing chamber corresponds to a plasma chamber of an etch tool.
3. The system of claim 1, wherein the substrate comprises silicon.
4. The system of claim 1, wherein the substrate includes a hardmask layer.
5. The system of claim 4, wherein the hardmask layer comprises silicon nitride (SiN).
6. The system of claim 1, wherein the mandrel layer comprises amorphous silicon.
7. The system of claim 1, wherein, to deposit the thin spacer layer, the controller is configured to control the substrate processing chamber to deposit the thin spacer layer using at least one of oxide-type deposition, nitride-type deposition, and carbon based deposition.
8. The system of claim 1, wherein, to deposit the thin spacer layer, the controller is configured to control the substrate processing chamber to deposit the thin spacer layer using a silicon tetrachloride (SiCl4) precursor in the presence of oxygen.
9. The system of claim 1, wherein the controller is further configured to, subsequent the mandrel layer being etched and prior to the thin spacer layer being deposited, adjust at least one parameter of the substrate processing chamber.
US15/968,285 2015-09-11 2018-05-01 Systems for performing in-situ deposition of sidewall image transfer spacers Abandoned US20180247828A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/968,285 US20180247828A1 (en) 2015-09-11 2018-05-01 Systems for performing in-situ deposition of sidewall image transfer spacers

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US14/851,768 US9972502B2 (en) 2015-09-11 2015-09-11 Systems and methods for performing in-situ deposition of sidewall image transfer spacers
US15/968,285 US20180247828A1 (en) 2015-09-11 2018-05-01 Systems for performing in-situ deposition of sidewall image transfer spacers

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/851,768 Division US9972502B2 (en) 2015-09-11 2015-09-11 Systems and methods for performing in-situ deposition of sidewall image transfer spacers

Publications (1)

Publication Number Publication Date
US20180247828A1 true US20180247828A1 (en) 2018-08-30

Family

ID=58257524

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/851,768 Active 2035-10-12 US9972502B2 (en) 2015-09-11 2015-09-11 Systems and methods for performing in-situ deposition of sidewall image transfer spacers
US15/968,285 Abandoned US20180247828A1 (en) 2015-09-11 2018-05-01 Systems for performing in-situ deposition of sidewall image transfer spacers

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US14/851,768 Active 2035-10-12 US9972502B2 (en) 2015-09-11 2015-09-11 Systems and methods for performing in-situ deposition of sidewall image transfer spacers

Country Status (3)

Country Link
US (2) US9972502B2 (en)
KR (1) KR20170035779A (en)
TW (1) TW201719713A (en)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2018094071A1 (en) * 2016-11-16 2018-05-24 Tokyo Electron Limited Method for regulating hardmask over-etch for multi-patterning processes
JP6823527B2 (en) * 2017-04-14 2021-02-03 東京エレクトロン株式会社 Etching method
US10340149B2 (en) * 2017-09-05 2019-07-02 Nanya Technology Corporation Method of forming dense hole patterns of semiconductor devices
CN110520964A (en) * 2018-03-01 2019-11-29 朗姆研究公司 The deposition based on silicon for semiconductor processes
US10777419B2 (en) * 2018-10-28 2020-09-15 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device with fin isolation and method of forming the same
KR20200054389A (en) 2018-11-09 2020-05-20 삼성전자주식회사 Magnetic memory devices

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130306598A1 (en) * 2012-05-15 2013-11-21 Tokyo Electron Limited Sidewall image transfer method for low aspect ratio patterns
US20140273363A1 (en) * 2013-03-14 2014-09-18 Taiwan Semiconductor Manufacturing Company, Ltd. Method of patterning features of a semiconductor device
US20160247680A1 (en) * 2015-02-20 2016-08-25 Tokyo Electron Limited Material processing to achieve sub-10nm patterning

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7265013B2 (en) 2005-09-19 2007-09-04 International Business Machines Corporation Sidewall image transfer (SIT) technologies
US9059678B2 (en) 2011-04-28 2015-06-16 Lam Research Corporation TCCT match circuit for plasma etch chambers
US20130244437A1 (en) * 2012-03-15 2013-09-19 Globalfoundries Inc. Methods of forming features on an integrated circuit product using a novel compound sidewall image transfer technique
KR101772309B1 (en) * 2013-06-04 2017-08-28 도쿄엘렉트론가부시키가이샤 Mitigation of asymmetrical profile in self aligned patterning etch
US20150035064A1 (en) 2013-08-01 2015-02-05 International Business Machines Corporation Inverse side-wall image transfer
US9018103B2 (en) 2013-09-26 2015-04-28 Lam Research Corporation High aspect ratio etch with combination mask

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130306598A1 (en) * 2012-05-15 2013-11-21 Tokyo Electron Limited Sidewall image transfer method for low aspect ratio patterns
US20140273363A1 (en) * 2013-03-14 2014-09-18 Taiwan Semiconductor Manufacturing Company, Ltd. Method of patterning features of a semiconductor device
US20160247680A1 (en) * 2015-02-20 2016-08-25 Tokyo Electron Limited Material processing to achieve sub-10nm patterning

Also Published As

Publication number Publication date
TW201719713A (en) 2017-06-01
US20170076957A1 (en) 2017-03-16
KR20170035779A (en) 2017-03-31
US9972502B2 (en) 2018-05-15

Similar Documents

Publication Publication Date Title
US20180247828A1 (en) Systems for performing in-situ deposition of sidewall image transfer spacers
US9997371B1 (en) Atomic layer etch methods and hardware for patterning applications
US9928994B2 (en) Methods for decreasing carbon-hydrogen content of amorphous carbon hardmask films
US20180308695A1 (en) Atomic layer etch, reactive precursors and energetic sources for patterning applications
US11742212B2 (en) Directional deposition in etch chamber
US11270890B2 (en) Etching carbon layer using doped carbon as a hard mask
US10096475B1 (en) System and method for depositing a homogenous interface for PECVD metal-doped carbon hardmasks
US20180218915A1 (en) Isotropic etching of film with atomic layer control
US20230035732A1 (en) Efficient cleaning and etching of high aspect ratio structures
JP7419342B2 (en) Chamber and process compensation to improve critical dimension changes for trim processes
US20240003010A1 (en) Backside deposition and local stress modulation for wafer bow compensation
US11078570B2 (en) Azimuthal critical dimension non-uniformity for double patterning process
TW201820386A (en) Methods for forming germanium and silicon germanium nanowire devices
US20220235464A1 (en) Selective carbon deposition
TW202044559A (en) Low stress films for advanced semiconductor applications
US9385003B1 (en) Residue free systems and methods for isotropically etching silicon in tight spaces
US20160329213A1 (en) Highly selective deposition of amorphous carbon as a metal diffusion barrier layer
WO2020028119A1 (en) Non-selective and selective etching through alternating layers of materials
US20230002901A1 (en) Pressure batch compensation to stabilize cd variation for trim and deposition processes

Legal Events

Date Code Title Description
STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION