US20180076348A1 - Rework and repair of components in a solar cell array - Google Patents

Rework and repair of components in a solar cell array Download PDF

Info

Publication number
US20180076348A1
US20180076348A1 US15/643,279 US201715643279A US2018076348A1 US 20180076348 A1 US20180076348 A1 US 20180076348A1 US 201715643279 A US201715643279 A US 201715643279A US 2018076348 A1 US2018076348 A1 US 2018076348A1
Authority
US
United States
Prior art keywords
solar cell
substrate
location
corner
interconnect
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
US15/643,279
Inventor
Eric Rehder
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Boeing Co
Original Assignee
Boeing Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Boeing Co filed Critical Boeing Co
Priority to US15/643,289 priority Critical patent/US11437533B2/en
Priority to US15/643,279 priority patent/US20180076348A1/en
Assigned to THE BOEING COMPANY reassignment THE BOEING COMPANY ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: REHDER, ERIC
Assigned to THE BOEING COMPANY reassignment THE BOEING COMPANY CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE ADDRESS PREVIOUSLY RECORDED AT REEL: 042926 FRAME: 0987. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT. Assignors: REHDER, ERIC
Priority to JP2017176672A priority patent/JP7411320B2/en
Priority to EP21174069.1A priority patent/EP3907766A1/en
Priority to EP17191154.8A priority patent/EP3297033A1/en
Priority to JP2017176673A priority patent/JP7171175B2/en
Priority to JP2017176670A priority patent/JP7475804B2/en
Priority to JP2017176671A priority patent/JP7475805B2/en
Priority to EP23169034.8A priority patent/EP4235815A3/en
Priority to EP17191168.8A priority patent/EP3297035B1/en
Priority to EP17191159.7A priority patent/EP3297041B1/en
Priority to EP23197851.1A priority patent/EP4273940A3/en
Priority to EP17191175.3A priority patent/EP3297040A1/en
Priority to EP23178386.1A priority patent/EP4235810A3/en
Priority to EP17191162.1A priority patent/EP3297042B1/en
Priority to EP17191166.2A priority patent/EP3297034B1/en
Priority to JP2017176668A priority patent/JP7455496B2/en
Priority to JP2017176669A priority patent/JP2018078277A/en
Priority to ES17191166T priority patent/ES2970380T3/en
Priority to EP17191134.0A priority patent/EP3297032B1/en
Priority to JP2017176667A priority patent/JP7295612B2/en
Priority to US15/787,291 priority patent/US20180358497A1/en
Priority to US15/787,304 priority patent/US20180358491A1/en
Publication of US20180076348A1 publication Critical patent/US20180076348A1/en
Priority to JP2018109908A priority patent/JP2019050350A/en
Priority to JP2018109912A priority patent/JP2019050351A/en
Priority to US16/991,589 priority patent/US20200373446A1/en
Priority to JP2022151999A priority patent/JP2022188129A/en
Priority to JP2022152000A priority patent/JP2022188130A/en
Priority to JP2022157012A priority patent/JP2023002572A/en
Priority to JP2022162406A priority patent/JP2023002612A/en
Priority to JP2022176602A priority patent/JP2023022029A/en
Priority to JP2023137305A priority patent/JP2023169172A/en
Pending legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/042PV modules or arrays of single PV cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02439Materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/142Energy conversion devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/02002Arrangements for conducting electric current to or from the device in operations
    • H01L31/02005Arrangements for conducting electric current to or from the device in operations for device characterised by at least one potential jump barrier or surface barrier
    • H01L31/02008Arrangements for conducting electric current to or from the device in operations for device characterised by at least one potential jump barrier or surface barrier for solar cells or solar cell modules
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/02016Circuit arrangements of general character for the devices
    • H01L31/02019Circuit arrangements of general character for the devices for devices characterised by at least one potential jump barrier or surface barrier
    • H01L31/02021Circuit arrangements of general character for the devices for devices characterised by at least one potential jump barrier or surface barrier for solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0224Electrodes
    • H01L31/022408Electrodes for devices characterised by at least one potential jump barrier or surface barrier
    • H01L31/022425Electrodes for devices characterised by at least one potential jump barrier or surface barrier for solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/0248Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
    • H01L31/0352Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their shape or by the shapes, relative sizes or disposition of the semiconductor regions
    • H01L31/035272Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their shape or by the shapes, relative sizes or disposition of the semiconductor regions characterised by at least one potential jump barrier or surface barrier
    • H01L31/035281Shape of the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/0248Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
    • H01L31/0352Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their shape or by the shapes, relative sizes or disposition of the semiconductor regions
    • H01L31/035272Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their shape or by the shapes, relative sizes or disposition of the semiconductor regions characterised by at least one potential jump barrier or surface barrier
    • H01L31/03529Shape of the potential jump barrier or surface barrier
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/0248Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
    • H01L31/036Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their crystalline structure or particular orientation of the crystalline planes
    • H01L31/0392Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their crystalline structure or particular orientation of the crystalline planes including thin films deposited on metallic or insulating substrates ; characterised by specific substrate materials or substrate features or by the presence of intermediate layers, e.g. barrier layers, on the substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/042PV modules or arrays of single PV cells
    • H01L31/044PV modules or arrays of single PV cells including bypass diodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/042PV modules or arrays of single PV cells
    • H01L31/044PV modules or arrays of single PV cells including bypass diodes
    • H01L31/0443PV modules or arrays of single PV cells including bypass diodes comprising bypass diodes integrated or directly associated with the devices, e.g. bypass diodes integrated or formed in or on the same substrate as the photovoltaic cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/042PV modules or arrays of single PV cells
    • H01L31/048Encapsulation of modules
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/042PV modules or arrays of single PV cells
    • H01L31/05Electrical interconnection means between PV cells inside the PV module, e.g. series connection of PV cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/042PV modules or arrays of single PV cells
    • H01L31/05Electrical interconnection means between PV cells inside the PV module, e.g. series connection of PV cells
    • H01L31/0504Electrical interconnection means between PV cells inside the PV module, e.g. series connection of PV cells specially adapted for series or parallel connection of solar cells in a module
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/042PV modules or arrays of single PV cells
    • H01L31/05Electrical interconnection means between PV cells inside the PV module, e.g. series connection of PV cells
    • H01L31/0504Electrical interconnection means between PV cells inside the PV module, e.g. series connection of PV cells specially adapted for series or parallel connection of solar cells in a module
    • H01L31/0508Electrical interconnection means between PV cells inside the PV module, e.g. series connection of PV cells specially adapted for series or parallel connection of solar cells in a module the interconnection means having a particular shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/042PV modules or arrays of single PV cells
    • H01L31/05Electrical interconnection means between PV cells inside the PV module, e.g. series connection of PV cells
    • H01L31/0504Electrical interconnection means between PV cells inside the PV module, e.g. series connection of PV cells specially adapted for series or parallel connection of solar cells in a module
    • H01L31/0516Electrical interconnection means between PV cells inside the PV module, e.g. series connection of PV cells specially adapted for series or parallel connection of solar cells in a module specially adapted for interconnection of back-contact solar cells
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/04Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
    • H01L31/06Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers
    • H01L31/068Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the PN homojunction type, e.g. bulk silicon PN homojunction solar cells or thin film polycrystalline silicon PN homojunction solar cells
    • H01L31/0687Multiple junction or tandem solar cells
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02SGENERATION OF ELECTRIC POWER BY CONVERSION OF INFRARED RADIATION, VISIBLE LIGHT OR ULTRAVIOLET LIGHT, e.g. USING PHOTOVOLTAIC [PV] MODULES
    • H02S40/00Components or accessories in combination with PV modules, not provided for in groups H02S10/00 - H02S30/00
    • H02S40/30Electrical components
    • H02S40/34Electrical components comprising specially adapted electrical connection means to be structurally associated with the PV module, e.g. junction boxes
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02EREDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
    • Y02E10/00Energy generation through renewable energy sources
    • Y02E10/50Photovoltaic [PV] energy
    • Y02E10/544Solar cells from Group III-V materials
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02PCLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
    • Y02P70/00Climate change mitigation technologies in the production process for final industrial or consumer products
    • Y02P70/50Manufacturing or production processes characterised by the final manufactured product

Definitions

  • the disclosure is related generally to solar cell panels and, more specifically, to rework and repair of components in a solar cell array.
  • Typical spaceflight-capable solar cell panel assembly involves building long strings of solar cells. These strings are variable in length and can be very long, for example, up to and greater than 20 cells. Assembling such long, variable, and fragile materials is difficult, which has prevented automation of the assembly.
  • CIC cell, interconnect and coverglass
  • the CIC has metal foil interconnects connected to the front of the cell that extend in parallel from one side of the CIC.
  • the CICs are located close to each other and the interconnects make connection to the bottom of an adjacent cell.
  • the CICs are assembled into linear strings. These linear strings are built-up manually and then laid out to form a large solar cell array comprised of many strings of variable length.
  • bypass diode is used to protect the cells from reverse bias, when the cells become partially shadowed.
  • the bypass diode generally connects the back contacts of two adjacent cells within the solar cell array.
  • the solar cell array When used in a satellite, the solar cell array is typically packaged as a panel.
  • the dimensions of the panel are dictated by the needs of the satellite, including such constraints as needed power, as well as the size and shape necessary to pack and store the satellite in a launch vehicle. Furthermore, the deployment of the panel often requires that some portions of the panel are used for the mechanical fixtures and the solar cell array must avoid these locations. In practice, the panel is generally rectangular, but its dimensions and aspect ratio vary greatly. The layout of the CICs and strings to fill this space must be highly customized for maximum power generation, which results in a solar panel fabrication process that is highly manual.
  • the present disclosure describes a structure, method and solar cell panel, comprised of a substrate for solar cells, wherein the substrate is configured such that: an area of the substrate remains exposed when at least one solar cell having at least one cropped corner that defines a corner region is attached to the substrate; one or more electrical connections for the solar cell are made in the corner region resulting from the cropped corner of the solar cell; and at least one of the electrical connections, connecting a first interconnect in a first location, is repaired by connecting a second interconnect in a second location in the at least one of the electrical connections different from the first location.
  • the second location is adjacent the first location.
  • An area of the at least one of the electrical connections is large enough to encompass both the first and second locations.
  • the area of the at least one of the electrical connections is large enough for electrical current to flow around the first location.
  • the first interconnect in the first location is removed, wherein a joint remains when the first interconnect is removed.
  • the area of the substrate that remains exposed includes one or more corner conductors.
  • the at least one of the electrical connections is repaired by forming a third interconnect in a third location in the at least one of the electrical connections different from the first location.
  • FIGS. 1 and 2 illustrate conventional structures for solar cell panels.
  • FIGS. 3A and 3B illustrate an improved structure for a solar cell panel, according to one example.
  • FIGS. 4A and 4B illustrate an alternative structure for the solar cell panel, according to one example.
  • FIG. 5 illustrates the front side of an exemplary solar cell that may be used in the improved solar cell panel of FIGS. 3A-3B and 4A-3B .
  • FIG. 6 illustrates the back side of the exemplary solar cell of FIG. 5 .
  • FIG. 7 illustrates cells arranged into the 2 D grid of the array, according to one example.
  • FIG. 8 illustrates an example of the array where one or more bypass diodes are added to the exposed area of the substrate in the corner regions.
  • FIG. 9 illustrates an example where the bypass diode is applied to the back side of the cell, with an interconnect or contact for the bypass diode extending into the corner region between front and back contacts.
  • FIG. 10 illustrates a front side view of the example of FIG. 9 , with the interconnect or contact for the bypass diode extending into the corner region between the front and back contacts.
  • FIG. 11 illustrates the cells of FIGS. 9 and 10 arranged into the 2 D grid of the array and applied to the substrate, where the bypass diodes are applied to the back side of the cells, with the contacts for the bypass diodes extending into the corner regions of the cells.
  • FIG. 12 shows up/down series connections between the cells of the array, according to one example.
  • FIG. 13 shows left/right series connections between the cells of the array, according to one example.
  • FIG. 14 illustrates a connection scheme between a plurality of solar cells of an array, according to one example.
  • FIG. 15 shows a side view of an example wherein the substrate is a flex sheet assembly, according to one example.
  • FIG. 16 illustrates an example where a metal foil interconnect from a solar cell has separated from a connection pad, according to one example.
  • FIG. 17 shows one proposed repair process for the example of FIG. 16 , wherein an area of the connection pad is large enough that a second connection can be made by a metal foil interconnect, according to one example.
  • FIG. 18 shows how the repair components are used, in one example.
  • FIG. 19 describes a method of fabricating a solar cell, solar cell panel and/or satellite, according to one example.
  • FIG. 20 illustrates a resulting satellite having a solar cell panel comprised of solar cells, according to one example.
  • FIG. 21 is an illustration of the solar cell panel in the form of a functional block diagram, according to one example.
  • a new approach to the design of solar cell arrays is based on electrical connections among the solar cells in the array.
  • This new approach rearranges the components of a solar cell and the arrangements of the solar cells in the array. Instead of having solar cells connected into long linear strings and then assembled onto a substrate, the solar cells are attached individually to a substrate, such that corner regions of adjacent cells are aligned on the substrate, thereby exposing an area of the substrate. Electrical connections between cells are made by corner conductors formed on or in the substrate in these corner regions. Consequently, this approach presents a solar cell array design based on individual cells.
  • FIGS. 1 and 2 illustrate conventional structures for solar cell panels 10 , which include a substrate 12 , a plurality of solar cells 14 arranged in an array, and electrical connectors 16 between the solar cells 14 .
  • Half size solar cells 14 are shown in FIG. 1 and full size solar cells 14 are shown in FIG. 2 .
  • Space solar cells 14 are derived from a round Germanium (Ge) substrate starting material, which is later fabricated into semi-rectangular shapes to improve dense packing onto the solar cell panel 10 . This wafer is often diced into one or two solar cells 14 herein described as half size or full size solar cells 14 .
  • the electrical connectors 16 providing electrical connections between solar cells 14 are made along the long parallel edge between solar cells 14 . These series connections (cell-to-cell) are completed off-substrate, as strings of connected solar cells 14 are built having lengths of any number of solar cells 14 . The completed strings of solar cells 14 are then applied and attached to the substrate 12 .
  • wiring 18 is attached at the end of a string of solar cells 14 to electrically connect the string to other strings, or to terminate the resulting circuit and bring the current off of the array of solar cells 14 .
  • String-to-string and circuit termination connections are typically done on the substrate 12 , and typically using wiring 18 .
  • some solar cell panels 10 use a printed circuit board (PCB)-type material with embedded conductors.
  • PCB printed circuit board
  • Adjacent strings of connected solar cells 14 can run parallel or anti-parallel.
  • strings of connected solar cells 14 can be aligned or misaligned. There are many competing influences to the solar cell 14 layout resulting in regions where solar cells 14 are parallel or anti-parallel, aligned or misaligned.
  • FIGS. 3A and 3B illustrate improved devices and structures for a solar cell panel 10 a , according to one example, wherein FIG. 3B is an enlarged view of the details in the dashed circle in FIG. 3A .
  • the various components of the solar cell panel 10 a are shown and described in greater detail in FIGS. 5-13 .
  • the solar cell panel 10 a includes a substrate 12 for solar cells 14 having one or more corner conductors 20 thereon.
  • the substrate 12 is a multi-layer substrate 12 comprised of one or more Kapton® (polyimide) layers separating one or more patterned metal layers.
  • the substrate 12 may be mounted on a large rigid panel 10 a similar to conventional assembles. Alternatively, the substrate 12 can be mounted to a lighter more sparse frame or panel 10 a for mounting or deployment.
  • a plurality of solar cells 14 are attached to the substrate 12 in a two-dimensional (2-D) grid of an array 22 .
  • the array 22 is comprised of ninety-six (96) solar cells 14 arranged in four (4) rows by twenty-four (24) columns, but it is recognized that any number of solar cells 14 may be used in different implementations.
  • the solar cells 14 have cropped corners 24 that define corner regions 26 , as indicated by the dashed circle.
  • the solar cells 14 are attached to the substrate 12 , such that corner regions 26 of adjacent ones of the solar cells 14 are aligned, thereby exposing an area 28 of the substrate 12 .
  • the area 28 of the substrate 12 that is exposed includes one or more of the corner conductors 20 , and one or more electrical connections between the solar cells 14 and the corner conductors 20 are made in the corner regions 26 resulting from the cropped corners 24 of the solar cells 14 .
  • the corner conductors 20 are conductive paths attached to, printed on, buried in, or deposited on the substrate 12 , before and/or after the solar cells 14 are attached to the substrate 12 , which facilitate connections between adjacent solar cells 14 .
  • the connections between the solar cells 14 and the corner conductors 20 are made after the solar cells 14 have been attached to the substrate 12 .
  • four adjacent solar cells 14 are aligned on the substrate 12 , such that four cropped corners 24 , one from each solar cell 14 , are brought together at the corner regions 26 .
  • the solar cells 14 are then individually attached to the substrate 12 , wherein the solar cells 14 are placed on top of the corner conductors 20 to make the electrical connection between the solar cells 14 and the corner conductors 20 .
  • the solar cells 14 may be applied to the substrate 12 as CIC (cell, interconnect and coverglass) units.
  • CIC cell, interconnect and coverglass
  • bare solar cells 14 may be assembled on the substrate 12 , and then interconnects applied to the solar cells 14 , followed by the application of a single solar cell 14 coverglass, multiple solar cell 14 coverglass, multiple cell polymer coversheet, or spray encapsulation. This assembly protects the solar cells 14 from damage that would limit performance.
  • FIGS. 4A and 4B illustrate an alternative structure for the solar cell panel 10 a , according to one example, wherein FIG. 4B is an enlarged view of the details in the dashed circle in FIG. 4A .
  • FIG. 4B is an enlarged view of the details in the dashed circle in FIG. 4A .
  • PRM power routing module
  • FIG. 5 illustrates the front side of an exemplary solar cell 14 that may be used in the improved solar cell panel 10 a of FIGS. 3A-3B and 4A-4B .
  • the solar cell 14 which is a CIC unit, is a half-size solar cell 14 . (Full-size solar cells 14 could also be used.)
  • the solar cell 14 is fabricated having at least one cropped corner 24 that defines a corner region 26 , as indicated by the dashed circle, such that the corner region 26 resulting from the cropped corner 24 includes at least one contact 32 , 34 for making an electrical connection to the solar cell 14 .
  • the solar cell 14 has two cropped corners 24 , each of which has both a front contact 32 on the front side of the solar cell 14 and a back contact 34 on a back side of the solar cell 14 , where the contacts 32 and 34 extend into the corner region 26 .
  • Full-size solar cells 14 would have four cropped corners 24 , each of which would have a front contact 32 and a back contact 34 .
  • the cropped corners 24 increase utilization of the round wafer starting materials for the solar cells 14 .
  • these cropped corners 24 would result in unused space on the panel 10 after the solar cells 14 are attached to the substrate 12 .
  • the new approach described in this disclosure utilizes this unused space.
  • metal foil interconnects comprising the corner conductors 20 , front contacts 32 and back contacts 34 , are moved to the corner regions 26 .
  • existing CICs have interconnects attached to the solar cell 14 front side, and connect to the back side (where connections occur) during stringing.
  • the current generated by the solar cell 14 is collected on the front side of the solar cell 14 by a grid 36 of thin metal fingers 38 and wider metal bus bars 40 that are connected to both of the front contacts 32 .
  • the bus bar 40 is a low resistance conductor that carries high currents and also provides redundancy should a front contact 32 become disconnected. Optimization generally desires a short bus bar 40 running directly between the front contacts 32 . Having the front contact 32 in the cropped corner 24 results in moving the bus bar 40 away from the perimeter of the solar cell 14 . This is achieved while simultaneously minimizing the bus bar 40 length and light obscuration.
  • the fingers 38 are now shorter. This reduces parasitic resistances in the grid 36 , because the length of the fingers 38 is shorter and the total current carried is less. This produces a design preference where the front contacts 32 and connecting bus bar 40 is moved to provide shorter narrow fingers 38 .
  • FIG. 6 illustrates the back side of the exemplary solar cell 14 of FIG. 5 .
  • the back side of the solar cell 14 has a metal back layer 42 that is connected to both of the back contacts 34 .
  • FIG. 7 illustrates solar cells 14 arranged into the 2 D grid of the array 22 , according to one example.
  • the array 22 comprises a plurality of solar cells 14 attached to a substrate 12 , such that corner regions 26 of adjacent ones of the solar cells 14 are aligned, thereby exposing an area 28 of the substrate 12 .
  • Electrical connections (not shown) between the solar cells 14 are made in the exposed area 28 of the substrate 12 using the front contacts 32 and back contacts 34 of the solar cells 14 and corner conductors 20 (not shown) formed on or in the exposed area 28 of the substrate 12 .
  • the solar cells 14 are individually attached to the substrate 12 .
  • This assembly can be done directly on a support surface, i.e., the substrate 12 , which can be either rigid or flexible.
  • the solar cells 14 could be assembled into the 2 D grid of the array 22 on a temporary support surface and then transferred to a final support surface, i.e., the substrate 12 .
  • FIG. 8 illustrates an example of the array 22 where one or more bypass diodes 44 are added to the exposed area 28 of the substrate 12 in the corner regions 26 , for use in one or more of the electrical connections.
  • the bypass diodes 44 protect the solar cells 14 when the solar cells 14 become unable to generate current, which could be due to being partially shadowed, which drives the solar cells 14 into reverse bias.
  • the bypass diodes 44 are attached to the substrate 12 in the corner regions 26 independent of the solar cells 14 .
  • FIG. 9 illustrates an example where the bypass diode 44 is applied to the back side of the solar cell 14 , with interconnects or contacts 46 for the bypass diode 44 connected to the back layer 42 and also extending into the corner region 26 between the front and back contacts 32 , 34 .
  • FIG. 10 illustrates a front side view of the example of FIG. 9 , with the interconnect or contact 46 for the bypass diode 44 (not shown) extending into the corner region 26 between the front and back contacts 32 , 34 .
  • FIG. 11 illustrates the solar cells 14 of FIGS. 9 and 10 arranged into the 2 D grid of the array 22 and applied to the substrate 12 , where the bypass diodes 44 (not shown) are applied to the back side of the solar cells 14 , with the contacts 46 for the bypass diodes 44 extending into the corner regions 26 of the solar cells 14 .
  • FIGS. 7, 8 and 11 are generalized layouts. Specifically, these layouts can be repeated across any panel 10 a dimensions desired by a customer. This greatly simplifies assembly, rework, test, and inspection processes.
  • the placement of the solar cell 14 and bypass diode 44 is generic
  • the electrical connection of the solar cells 14 into series connections and string terminations is important customization for the end customer and is done independent of the layout.
  • the front contacts 32 and back contacts 34 in the corner regions 26 of the solar cells 14 must be connected. This can be done in many combinations in order to route current through a desired path.
  • Front and back contacts 32 , 34 of the solar cells 14 are present in each corner region 26 for attachment to the corner conductors 20 .
  • Interconnects for the front and back contacts 32 , 34 of each of the solar cells 14 are welded, soldered, or otherwise bonded onto the corner conductors 20 to provide a conductive path 20 , 32 , 34 for routing current out of the solar cells 14 .
  • Adjacent solar cells 14 can be electrically connected to flow current in up/down or left/right directions as desired by the specific design. Current flow can also be routed around stay-out zones as needed.
  • the length or width of the solar cell array 22 can be set as desired. Also, the width can vary over the length of the array 22 .
  • the electrical connections are series connections that determine a flow of current through the plurality of solar cells 14 .
  • This may be accomplished by the connection schemes shown in FIGS. 12 and 13 , wherein FIG. 12 shows up/down series connections 48 between the solar cells 14 of the array 22 , and FIG. 13 shows left/right series connections 50 between the solar cells 14 of the array 22 .
  • these series connections 48 , 50 are electrical connections between the front contacts 32 and back contacts 34 of the solar cells 14 , and the bypass diodes 44 , are made using the corner conductors 20 formed on or in the exposed areas 28 of the substrate 12 .
  • These series connections 48 , 50 determine the current (power) flow, as indicated by the arrows 52 , through the solar cells 14 .
  • the corner conductors 20 between solar cells 14 can be in many forms. They could be accomplished using wires that have electrical connections made on both ends, which could be from soldering, welding, conducting adhesive, or other process. In addition to wires, metal foil connectors, similar to the interconnects could be applied. Metal conductive paths or traces (not shown) can also be integrated with the substrate 12 .
  • this new approach attaches the solar cells 14 individually to a substrate 12 such that the corner regions 26 of two, three or four adjacent solar cells 14 are aligned on the substrate 12 .
  • the solar cells 14 can be laid out so that the cropped corners 24 are aligned and the corner regions 26 are adjacent, thereby exposing an area 28 of the substrate 12 .
  • Electrical connections between solar cells 14 are made in these corner regions 26 between front contacts 32 and back contacts 34 on the solar cells 14 , bypass diodes 44 , and corner conductors 20 on or in the exposed area 28 of the substrate 12 , wherein these conductive paths are used to create a string of solar cells 14 in a series connection 48 , 50 comprising a circuit.
  • a rework and repair process is necessary for the 2 D grid of the array 22 , and it is not clear how that is achieved using existing techniques. For example, the extraction and replacement of components may result in a second electrical interconnect made in the same location as a first electrical interconnect, and such a repeated connection may not have sufficient strength.
  • This disclosure describes a connector design that simplifies rework of these items, and facilitates repairs of the solar cell array 22 .
  • an electrical connection is repaired by removing a first interconnect in a first location in the electrical connection and by forming a second interconnect in a second location in the electrical connection different from the first location.
  • the second location may be adjacent the first location, for example, when an area used for the electrical connection is large enough to encompass both the first and second locations and to allow electrical current to flow around the first location.
  • FIG. 14 further illustrates a connection scheme between a plurality of solar cells 14 , according to one example.
  • the connection scheme shown comprises up/down series connections 48 between the front contacts 32 and back contacts 34 of the solar cells 14 , and the bypass diodes 44 , made in the exposed areas 28 of the substrate 12 , using the corner conductors 20 .
  • These series connections 48 determine the flow of current, as indicated by the arrows 52 , through the solar cells 14 .
  • One or more conductor elements may be added to or removed from the corner region 26 to select current pathways for the solar cells 14 .
  • the conductor element comprises a jumper 54 a , 54 b that allows circuits to be terminated at the corner regions 26 or to direct current to the next solar cell 14 .
  • the jumpers 54 a , 54 b bridge the electrical connections from at least one of the corner conductors 20 to one or more other conductive paths.
  • Each jumper 54 a , 54 b is a metal foil interconnect that is similar to existing metal interconnects used in solar cell panels 10 .
  • each jumper 54 a , 54 b has a shape comprised of two flange elements with parallel planes connected by a web element, which enables multiple connection points.
  • the jumper 22 could be welded, soldered, or joined by other methods, onto the conducting paths and connection pads.
  • Other types of conductive elements, such as wires, as well as other shapes, could also be employed.
  • FIG. 14 shows a jumper 54 a that connects the back contact 34 of the top left solar cell 14 to the front contact 32 of the bottom left solar cell 14 .
  • This jumper 54 a also connects through the bypass diode 44 to the back contact 34 of the bottom left solar cell 14 .
  • This connection path provides for the current flow 52 from top to bottom shown on the left side of the figure.
  • a similar configuration using jumper 54 b provides for the current flow 52 from bottom to top shown on the right side of the figure.
  • this structure is significant. Now, there is a single printed corner conductor 20 pattern, single layout of solar cells 14 , and single layout of bypass diodes 44 . This single configuration has great advantages for automation of manufacturing, testing, and inspection.
  • the application of a jumper 54 a , 54 b provides for a simple way to control the number of solar cells 14 in a circuit.
  • FIG. 15 shows a side view of an example wherein the substrate 12 is a flex sheet assembly, according to one example.
  • the substrate 12 includes a polyimide base layer 54 with Copper (Cu) layer 56 a above and Cu layer 56 b below, wherein Cu layers 56 a and 56 b form a multilayer conductor.
  • a conducting back sheet of polyimide 58 can be applied to the substrate 12 , which is useful in a space environment in that it will reduce the accumulation of charge.
  • Another capability is the addition of a plated Silver (Ag) or Gold (Au) layer 60 on the Cu layer 56 a , which improves the ability to make connections.
  • the Cu layer 56 a with plated Ag or Au layer 60 is patterned as the corner conductors 20
  • the Cu layer 56 b is patterned to form buried conductors within the substrate 12 , including, for example, power and common lines.
  • the solar cell 14 Shown on the right side is the solar cell 14 that is attached to the substrate 12 with adhesive 62 . Also visible is the metal foil interconnect 64 attached to the solar cell 14 and the plated Ag or Au layer 60 of the corner conductors 20 . This is a rather typical construction and assembly that could form the structures presented in earlier figures.
  • the substrate 12 also includes insulating layers that separate at least one of the multilayer conductors 56 a , 56 b from at least another one of the multilayer conductors 56 a , 56 b .
  • Polyimide has a high breakdown strength, greater than air or vacuum, and the polyimide overlay layers 66 a , 66 b are useful for preventing electrostatic discharge (ESD), which is an important concern in the space environment. Furthermore, this enables corner conductors 20 to pass under the solar cell 14 .
  • the adhesive 62 is non-conducting, but the continuous polyimide layer of the polyimide overlay layers 66 a , 66 b offers significant protection against shorting between buried conductors in Cu layers 56 a , 56 b and the solar cell 14 .
  • the top polyimide overlay layer 66 a may be omitted underneath the solar cell 14 . This may be advantageous if the top polyimide overlay layer 66 a is prone to bubbles or other defects.
  • the top polyimide overlay layer 66 a there is an alignment between Cu layer 56 a , Cu layer 56 b and the top polyimide overlay layer 66 a .
  • the top polyimide overlay layer 66 a almost fully encases the Cu layer 56 a , polyimide layer 54 , and Cu layer 56 b , with only small access holes to the Cu layer 56 a and Cu layer 56 b .
  • the top polyimide overlay layer 66 a provides valuable protection against ESD.
  • the top polyimide overlay layer 66 a has larger holes to avoid overlapping the edges of the Cu layers 56 a and 56 b .
  • This top polyimide overlay layer 66 a may be easier to fabricate with less defects than a full top polyimide overlay layer 66 a.
  • top polyimide overlay layer 66 a may not be needed; in that case, there would be no hindrance of the top polyimide overlay layer 66 a to any jumper 54 connection.
  • a jumper 54 may connect directly from the Cu layer 56 a to the Cu layer 56 b .
  • the thickness of the top polyimide overlay layer 66 a is typically about ⁇ 0.1 mm, while the length of the jumper 54 typically may be about ⁇ 4 mm. Having the metal of the jumper 54 surrounded by large amounts of polyimide from the top polyimide overlay layer 66 a may impede the jumper 54 , but will also impede ESD, which can be valuable.
  • electrical access is provided to the buried Cu layer 56 b .
  • the traces of the Cu layers 56 a , 56 b can be broadened into wider conductors, power lines and common lines that do not have the insulating polyimide layers 66 a , 66 b between them.
  • there is more Copper used for conduction which reduces resistance losses. This does reduce the number of discrete conductors; however, the connection redundancy is preserved.
  • FIG. 16 illustrates an example where the metal foil interconnect 64 from the solar cell 14 has separated from the plated Ag or Au layer 60 and/or Cu layer 56 a .
  • This separation may be the defect causing the rework process.
  • a cracked solar cell 14 would need to be removed including the interconnections to the substrate 12 .
  • the separation results in a change in the surface region of the plated Ag or Au layer 60 and/or Cu layer 56 a , for example, resulting in some debris 70 , such as solder residue, roughness, etc.
  • FIG. 17 shows one proposed process for repairing the substrate 12 in the example of FIG. 16 , wherein an area of the plated Ag or Au layer 60 and/or Cu layer 56 a used for the electrical connection is large enough that one or more additional connections can be made in the area
  • the replacement solar cell 14 is attached to the flex sheet substrate 12 using adhesive 62 , and the replacement interconnect 64 extends from the replacement solar cell 14 to make contact with the plated Ag or Au layer 60 and/or Cu layer 56 a in an adjacent location that avoids the original connection region.
  • the adjacent location in this example has enough conductor for electrical current to flow around the damaged region.
  • an electrical connection is repaired by removing a first interconnect 64 in a first location in the electrical connection and by forming a second interconnect 64 in a second location in the electrical connection different from the first location.
  • the second location may be adjacent the first location, for example, when the plated Ag or Au layer 60 and/or Cu layer 56 a comprise a connection pad that is large enough to encompass both the first and second locations and to allow electrical current to flow around the first location.
  • the first interconnect 64 in the first location is completely removed, while in another example, a joint remains when the first interconnect 64 is removed.
  • a replacement solar cell 14 is attached to the flex sheet substrate 12 using adhesive 62 , and a replacement interconnect 64 extends from the replacement solar cell 14 to make contact with the plated Ag or Au layer 60 and/or Cu layer 56 a in an adjacent location that avoids the original connection region, wherein the adjacent location has enough conductor for electrical current to flow around the damaged region.
  • a replacement interconnect 64 is attached to the plated Ag or Au layer 60 and/or Cu layer 56 a in an adjacent location that avoids the original connection region, wherein the adjacent location has enough conductor for electrical current to flow around the joint of the interconnect 64 . Maintaining the joint of the interconnect 64 may be preferred as this avoids damage to the plated Ag or Au layer 60 and/or Cu layer 56 a , for example, by rupturing or divoting.
  • a first type of repair components could be used in connecting a solar cell 14 or bypass diode 44 to the substrate 12
  • a second type of repair components could be used to connect pairs of corner conductors 20 on the substrate 12
  • the first type of repair components would be the standard interconnects 64
  • the second type of repair components would be variations of the standard interconnects 64 used for the repair process, i.e., replacement interconnects 64 , which have a slightly different structure that moves the electrical connection to an adjacent location from the original connection. It is desirable to position the initial and rework connection points, such that debris 70 , cut interconnect 64 , or rupturing or divoting of the plated Ag or Au layer 60 and/or Cu layer 56 a , does not impact repair assembly or current flow.
  • Another variation is where the type of repair components is designed to allow initial and rework connections to be made using the same interconnect 64 structure. Thus, a single interconnect 64 is needed. This interconnect 64 is used for both the initial build and for rework. There would be initial and rework pairs of connection points on the plated Ag or Au layer 60 and/or Cu layer 56 a for the initial and rework connections. Again, it is desirable to design these parts and the conducting path on the substrate 12 , such that rupture of the conducting path on the substrate 12 does not impact conductivity after rework.
  • this interconnect design enables an additional connection point to be used.
  • the interconnect 64 can be left in place and an adjacent location of the plated Ag or Au layer 60 and/or Cu layer 56 a can be used to provide greater reliability. This avoids the possibility of further damage during the rework process.
  • FIG. 18 shows how repair components 72 are used, according to one example.
  • the repair components 72 comprise replacement interconnects 64 connecting the front or back contacts 32 , 34 to the corner conductors 20 , or replacement interconnects 64 connecting the bypass diodes 44 to the corner conductors 20 , or jumpers 54 connecting the corner conductors 20 .
  • the following steps are performed: separate interconnects 64 at a weld joint, clean out the solar cell 14 and/or bypass diode 44 , replace the solar cell 14 and/or bypass diode 44 with a repair unit, and weld the interconnects 64 at adjacent locations to the corner conductors 20 or front and back contacts 32 , 34 , or connect a jumper 54 between corner conductors 20 , wherein all work is performed on a top side of the assembly with no components sticking up.
  • all the electrical connections in this assembly are made by overlapping metal layers. Then, a joint is formed by access from the top for solder or weld processes (laser, resistive, ultrasonic, etc.). This access is very straightforward, as there is no overlapping or folding of conductors. Also, the repair has no material sticking up higher than the original assembly, which is a concern for space solar panels 10 a that are often folded tightly for stowage and launch.
  • Examples of the disclosure may be described in the context of a method 74 of fabricating a solar cell 14 , solar cell panel 10 a and/or satellite, comprising steps 76 - 88 , as shown in FIG. 19 , wherein the resulting satellite 90 having a solar cell panel 10 a comprised of solar cells 14 are shown in FIG. 20 .
  • exemplary method 74 may include specification and design 76 of the solar cell 14 , solar cell panel 10 a and/or satellite 90 , and material procurement 78 for same.
  • solar cell panel 10 a and/or satellite 90 takes place, which include fabricating the solar cell 14 , solar cell panel 10 a and/or satellite 90 .
  • the solar cell 14 , solar cell panel 10 a and/or satellite 90 may go through certification and delivery 84 in order to be placed in service 86 .
  • the solar cell 14 , solar cell panel 10 a and/or satellite 90 may also be scheduled for maintenance and service 88 (which includes modification, reconfiguration, refurbishment, and so on), before being launched.
  • Each of the processes of method 74 may be performed or carried out by a system integrator, a third party, and/or an operator (e.g., a customer).
  • a system integrator may include without limitation any number of solar cell, solar cell panel, satellite or spacecraft manufacturers and major-system subcontractors;
  • a third party may include without limitation any number of venders, subcontractors, and suppliers; and
  • an operator may be a satellite company, military entity, service organization, and so on.
  • a satellite 90 fabricated by exemplary method 74 may include systems 92 , a body 94 , solar cell panels 10 a comprised of solar cells 14 , and one or more antennae 96 .
  • the systems 92 included with the satellite 90 include, but are not limited to, one or more of a propulsion system 98 , an electrical system 100 , a communications system 102 , and a power system 104 . Any number of other systems 92 also may be included.
  • FIG. 21 is an illustration of the solar cell panel 10 a in the form of a functional block diagram, according to one example.
  • the solar cell panel 10 a is comprised of the solar cell array 22 , which is comprised of one or more of the solar cells 14 individually attached to the substrate 12 .
  • Each of the solar cells 14 absorbs light 106 from a light source 108 and generates an electrical output 110 in response thereto.
  • At least one of the solar cells 14 has at least one cropped corner 24 that defines a corner region 26 , such that an area 28 of the substrate 12 remains exposed when the solar cell 14 is attached to the substrate 12 .
  • the corner regions 26 of adjacent ones of the solar cells 14 are aligned, thereby exposing the area 28 of the substrate 12 .
  • the area 28 of the substrate 12 that remains exposed includes one or more corner conductors 20 attached to, printed on, or integrated with the substrate 12 , and one or more electrical connections between the solar cells 14 and the corner conductors 20 are made in a corner region 26 resulting from the cropped corner 24 of the at least one of the solar cells 14 .
  • the corner region 26 resulting from the cropped corner 24 includes at least one contact, for example, a front contact 32 on a front side of the solar cell 14 and/or a back contact 34 on a back side of the solar cell 14 , for making the electrical connections between the corner conductors 20 and the solar cell 14 .
  • the electrical connections may comprise up/down or left/right series connections that determine a flow of power through the solar cells 14 , and may include one or more bypass diodes 44 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Electromagnetism (AREA)
  • Life Sciences & Earth Sciences (AREA)
  • Sustainable Development (AREA)
  • Sustainable Energy (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Manufacturing & Machinery (AREA)
  • Photovoltaic Devices (AREA)

Abstract

A substrate for solar cells is configured such that an area of the substrate remains exposed when at least one solar cell having at least one cropped corner that defines a corner region is attached to the substrate, one or more electrical connections for the solar cell are made in the corner region resulting from the cropped corner of the solar cell, and at least one of the electrical connections, connecting a first interconnect in a first location, is repaired by connecting a second interconnect in a second location in the at least one of the electrical connections different from the first location.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • This application claims the benefit under 35 U.S.C. Section 119(e) of the following co-pending and commonly-assigned applications:
  • U.S. Provisional Application Ser. No. 62/394,636, filed on Sep. 14, 2016, by Eric Rehder, entitled “SOLAR CELL ARRAY CONNECTIONS,” attorneys' docket number 16-0878-US-PSP (G&C 147.211-US-P1);
  • U.S. Provisional Application Ser. No. 62/394,616, filed on Sep. 14, 2016, by Eric Rehder, entitled “CORNER CONNECTORS FOR A SOLAR CELL ARRAY,” attorneys' docket number 16-0435-US-PSP (G&C 147.212-US-P1);
  • U.S. Provisional Application Ser. No. 62/394,623, filed on Sep. 14, 2016, by Eric Rehder, entitled “PREFABRICATED CONDUCTORS ON A SUBSTRATE TO FACILITATE CORNER CONNECTIONS FOR A SOLAR CELL ARRAY,” attorneys' docket number 16-0436-US-PSP (G&C 147.213-US-P1);
  • U.S. Provisional Application Ser. No. 62/394,627, filed on Sep. 14, 2016, by Eric Rehder, entitled “SELECT CURRENT PATHWAYS IN A SOLAR ARRAY,” attorneys' docket number 16-0437-US-PSP (G&C 147.214-US-P1);
  • U.S. Provisional Application Ser. No. 62/394,629, filed on Sep. 14, 2016, by Eric Rehder, entitled “MULTILAYER CONDUCTORS IN A SOLAR ARRAY,” attorneys' docket number 16-0438-US-PSP (G&C 147.215-US-P1);
  • U.S. Provisional Application Ser. No. 62/394,632, filed on Sep. 14, 2016, by Eric Rehder, entitled “REWORK AND REPAIR OF COMPONENTS IN A SOLAR ARRAY,” attorneys' docket number 16-0439-US-PSP (G&C 147.216-US-P1);
  • U.S. Provisional Application Ser. No. 62/394,649, filed on Sep. 14, 2016, by Eric Rehder, entitled “POWER ROUTING MODULE FOR A SOLAR ARRAY,” attorneys' docket number 16-0440-US-PSP (G&C 147.217-US-P1);
  • U.S. Provisional Application Ser. No. 62/394,666, filed on Sep. 14, 2016, by Eric Rehder, entitled “POWER ROUTING MODULE WITH A SWITCHING MATRIX FOR A SOLAR CELL ARRAY,” attorneys' docket number 16-0441-US-PSP (G&C 147.218-US-P1);
  • U.S. Provisional Application Ser. No. 62/394,667, filed on Sep. 14, 2016, by Eric Rehder, entitled “NANO-METAL CONNECTIONS FOR A SOLAR CELL ARRAY,” attorneys' docket number 16-0442-US-PSP (G&C 147.219-US-P1);
  • U.S. Provisional Application Ser. No. 62/394,371, filed on Sep. 14, 2016, by Eric Rehder, entitled “BACK CONTACTS FOR A SOLAR CELL ARRAY,” attorneys' docket number 16-0443-US-PSP (G&C 147.220-US-P1);
  • U.S. Provisional Application Ser. No. 62/394,641, filed on Sep. 14, 2016, by Eric Rehder, entitled “PRINTED CONDUCTORS IN A SOLAR CELL ARRAY,” attorneys' docket number 16-0614-US-PSP (G&C 147.228-US-P1); and
  • U.S. Provisional Application Ser. No. 62/394,672, filed on Sep. 14, 2016, by Eric Rehder, Philip Chiu, Tom Crocker and Daniel Law, entitled “SOLAR CELLS FOR A SOLAR CELL ARRAY,” attorneys' docket number 16-2067-US-PSP (G&C 147.229-US-P1);
  • all of which applications are incorporated by reference herein.
  • This application claims the benefit under 35 U.S.C. Section 120 of the following co-pending and commonly-assigned applications:
  • U.S. Utility application Ser. No. ______, filed on same date herewith, by Eric Rehder, entitled “SOLAR CELL ARRAY CONNECTIONS USING CORNER CONDUCTORS,” attorneys' docket number 16-0878-US-NP (G&C 147.211-US-U1);
  • U.S. Utility application Ser. No. ______, filed on same date herewith, by Eric Rehder, entitled “PREFABRICATED CONDUCTORS ON A SUBSTRATE TO FACILITATE CORNER CONNECTIONS FOR A SOLAR CELL ARRAY,” attorneys' docket number 16-0436-US-NP (G&C 147.213-US-U1);
  • U.S. Utility application Ser. No. ______, filed on same date herewith, by Eric Rehder, entitled “POWER ROUTING MODULE FOR A SOLAR ARRAY,” attorneys' docket number 16-0440-US-NP (G&C 147.217-US-U1);
  • U.S. Utility application Ser. No. ______, filed on same date herewith, by Eric Rehder, entitled “POWER ROUTING MODULE WITH A SWITCHING MATRIX FOR A SOLAR CELL ARRAY,” attorneys' docket number 16-0441-US-NP (G&C 147.218-US-U1);
  • U.S. Utility application Ser. No. ______, filed on same date herewith, by Eric Rehder, entitled “NANO-METAL CONNECTIONS FOR A SOLAR CELL ARRAY,” attorneys' docket number 16-0442-US-NP (G&C 147.219-US-U1); and
  • U.S. Utility application Ser. No. ______, filed on same date herewith, by Eric Rehder, Philip Chiu, Tom Crocker, Daniel Law and Dale Waterman, entitled “SOLAR CELLS FOR A SOLAR CELL ARRAY,” attorneys' docket number 16-2067-US-NP (G&C 147.229-US-U1);
  • all of which applications claim the benefit under 35 U.S.C. Section 119(e) of the co-pending and commonly-assigned provisional applications listed above: 62/394,636; 62/394,616; 62/394,623; 62/239,627; 62/394,629; 62/394,632; 62/394,649; 62/934,666; 62/394,667; 62/694,371; 62/394,641; and 62/394,672; and
  • all of which applications are incorporated by reference herein.
  • BACKGROUND INFORMATION 1. Field
  • The disclosure is related generally to solar cell panels and, more specifically, to rework and repair of components in a solar cell array.
  • 2. Background
  • Typical spaceflight-capable solar cell panel assembly involves building long strings of solar cells. These strings are variable in length and can be very long, for example, up to and greater than 20 cells. Assembling such long, variable, and fragile materials is difficult, which has prevented automation of the assembly.
  • Existing solutions use solar cells assembled into CIC (cell, interconnect and coverglass) units. The CIC has metal foil interconnects connected to the front of the cell that extend in parallel from one side of the CIC. The CICs are located close to each other and the interconnects make connection to the bottom of an adjacent cell. Using these interconnects, the CICs are assembled into linear strings. These linear strings are built-up manually and then laid out to form a large solar cell array comprised of many strings of variable length.
  • Additionally, a bypass diode is used to protect the cells from reverse bias, when the cells become partially shadowed. The bypass diode generally connects the back contacts of two adjacent cells within the solar cell array.
  • When used in a satellite, the solar cell array is typically packaged as a panel. The dimensions of the panel are dictated by the needs of the satellite, including such constraints as needed power, as well as the size and shape necessary to pack and store the satellite in a launch vehicle. Furthermore, the deployment of the panel often requires that some portions of the panel are used for the mechanical fixtures and the solar cell array must avoid these locations. In practice, the panel is generally rectangular, but its dimensions and aspect ratio vary greatly. The layout of the CICs and strings to fill this space must be highly customized for maximum power generation, which results in a solar panel fabrication process that is highly manual.
  • What is needed, then, is a means for promoting automated manufacturing of solar arrays, while preserving the ability for customization of solar cell arrays.
  • SUMMARY
  • To overcome the limitations in the prior art described above, and to overcome other limitations that will become apparent upon reading and understanding the present specification, the present disclosure describes a structure, method and solar cell panel, comprised of a substrate for solar cells, wherein the substrate is configured such that: an area of the substrate remains exposed when at least one solar cell having at least one cropped corner that defines a corner region is attached to the substrate; one or more electrical connections for the solar cell are made in the corner region resulting from the cropped corner of the solar cell; and at least one of the electrical connections, connecting a first interconnect in a first location, is repaired by connecting a second interconnect in a second location in the at least one of the electrical connections different from the first location.
  • The second location is adjacent the first location.
  • An area of the at least one of the electrical connections is large enough to encompass both the first and second locations.
  • The area of the at least one of the electrical connections is large enough for electrical current to flow around the first location.
  • The first interconnect in the first location is removed, wherein a joint remains when the first interconnect is removed.
  • The area of the substrate that remains exposed includes one or more corner conductors.
  • The at least one of the electrical connections is repaired by forming a third interconnect in a third location in the at least one of the electrical connections different from the first location.
  • DRAWINGS
  • Referring now to the drawings in which like reference numbers represent corresponding parts throughout:
  • FIGS. 1 and 2 illustrate conventional structures for solar cell panels.
  • FIGS. 3A and 3B illustrate an improved structure for a solar cell panel, according to one example.
  • FIGS. 4A and 4B illustrate an alternative structure for the solar cell panel, according to one example.
  • FIG. 5 illustrates the front side of an exemplary solar cell that may be used in the improved solar cell panel of FIGS. 3A-3B and 4A-3B.
  • FIG. 6 illustrates the back side of the exemplary solar cell of FIG. 5.
  • FIG. 7 illustrates cells arranged into the 2D grid of the array, according to one example.
  • FIG. 8 illustrates an example of the array where one or more bypass diodes are added to the exposed area of the substrate in the corner regions.
  • FIG. 9 illustrates an example where the bypass diode is applied to the back side of the cell, with an interconnect or contact for the bypass diode extending into the corner region between front and back contacts.
  • FIG. 10 illustrates a front side view of the example of FIG. 9, with the interconnect or contact for the bypass diode extending into the corner region between the front and back contacts.
  • FIG. 11 illustrates the cells of FIGS. 9 and 10 arranged into the 2D grid of the array and applied to the substrate, where the bypass diodes are applied to the back side of the cells, with the contacts for the bypass diodes extending into the corner regions of the cells.
  • FIG. 12 shows up/down series connections between the cells of the array, according to one example.
  • FIG. 13 shows left/right series connections between the cells of the array, according to one example.
  • FIG. 14 illustrates a connection scheme between a plurality of solar cells of an array, according to one example.
  • FIG. 15 shows a side view of an example wherein the substrate is a flex sheet assembly, according to one example.
  • FIG. 16 illustrates an example where a metal foil interconnect from a solar cell has separated from a connection pad, according to one example.
  • FIG. 17 shows one proposed repair process for the example of FIG. 16, wherein an area of the connection pad is large enough that a second connection can be made by a metal foil interconnect, according to one example.
  • FIG. 18 shows how the repair components are used, in one example.
  • FIG. 19 describes a method of fabricating a solar cell, solar cell panel and/or satellite, according to one example.
  • FIG. 20 illustrates a resulting satellite having a solar cell panel comprised of solar cells, according to one example.
  • FIG. 21 is an illustration of the solar cell panel in the form of a functional block diagram, according to one example.
  • DETAILED DESCRIPTION
  • In the following description, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration a specific example in which the disclosure may be practiced. It is to be understood that other examples may be utilized and structural changes may be made without departing from the scope of the present disclosure.
  • General Description
  • A new approach to the design of solar cell arrays, such as those used for spaceflight power applications, is based on electrical connections among the solar cells in the array.
  • This new approach rearranges the components of a solar cell and the arrangements of the solar cells in the array. Instead of having solar cells connected into long linear strings and then assembled onto a substrate, the solar cells are attached individually to a substrate, such that corner regions of adjacent cells are aligned on the substrate, thereby exposing an area of the substrate. Electrical connections between cells are made by corner conductors formed on or in the substrate in these corner regions. Consequently, this approach presents a solar cell array design based on individual cells.
  • Thus, a single laydown process and layout can be used in the fabrication of solar cell arrays. Current flow between solar cells will be assisted with conductors embedded in the substrate. These electrical connections define the specific characteristics of the solar cell array, such as its dimensions, stayout zones, and circuit terminations. This approach simplifies manufacturing, enables automation, and reduces costs and delivery times.
  • FIGS. 1 and 2 illustrate conventional structures for solar cell panels 10, which include a substrate 12, a plurality of solar cells 14 arranged in an array, and electrical connectors 16 between the solar cells 14. Half size solar cells 14 are shown in FIG. 1 and full size solar cells 14 are shown in FIG. 2. Space solar cells 14 are derived from a round Germanium (Ge) substrate starting material, which is later fabricated into semi-rectangular shapes to improve dense packing onto the solar cell panel 10. This wafer is often diced into one or two solar cells 14 herein described as half size or full size solar cells 14. The electrical connectors 16 providing electrical connections between solar cells 14 are made along the long parallel edge between solar cells 14. These series connections (cell-to-cell) are completed off-substrate, as strings of connected solar cells 14 are built having lengths of any number of solar cells 14. The completed strings of solar cells 14 are then applied and attached to the substrate 12.
  • In FIG. 2, wiring 18 is attached at the end of a string of solar cells 14 to electrically connect the string to other strings, or to terminate the resulting circuit and bring the current off of the array of solar cells 14. String-to-string and circuit termination connections are typically done on the substrate 12, and typically using wiring 18. However, some solar cell panels 10 use a printed circuit board (PCB)-type material with embedded conductors.
  • Adjacent strings of connected solar cells 14 can run parallel or anti-parallel. In addition, strings of connected solar cells 14 can be aligned or misaligned. There are many competing influences to the solar cell 14 layout resulting in regions where solar cells 14 are parallel or anti-parallel, aligned or misaligned.
  • FIGS. 3A and 3B illustrate improved devices and structures for a solar cell panel 10 a, according to one example, wherein FIG. 3B is an enlarged view of the details in the dashed circle in FIG. 3A. The various components of the solar cell panel 10 a are shown and described in greater detail in FIGS. 5-13.
  • The solar cell panel 10 a includes a substrate 12 for solar cells 14 having one or more corner conductors 20 thereon. In one example, the substrate 12 is a multi-layer substrate 12 comprised of one or more Kapton® (polyimide) layers separating one or more patterned metal layers. The substrate 12 may be mounted on a large rigid panel 10 a similar to conventional assembles. Alternatively, the substrate 12 can be mounted to a lighter more sparse frame or panel 10 a for mounting or deployment.
  • A plurality of solar cells 14 are attached to the substrate 12 in a two-dimensional (2-D) grid of an array 22. In this example, the array 22 is comprised of ninety-six (96) solar cells 14 arranged in four (4) rows by twenty-four (24) columns, but it is recognized that any number of solar cells 14 may be used in different implementations.
  • The solar cells 14 have cropped corners 24 that define corner regions 26, as indicated by the dashed circle. The solar cells 14 are attached to the substrate 12, such that corner regions 26 of adjacent ones of the solar cells 14 are aligned, thereby exposing an area 28 of the substrate 12. The area 28 of the substrate 12 that is exposed includes one or more of the corner conductors 20, and one or more electrical connections between the solar cells 14 and the corner conductors 20 are made in the corner regions 26 resulting from the cropped corners 24 of the solar cells 14.
  • In this example, the corner conductors 20 are conductive paths attached to, printed on, buried in, or deposited on the substrate 12, before and/or after the solar cells 14 are attached to the substrate 12, which facilitate connections between adjacent solar cells 14. The connections between the solar cells 14 and the corner conductors 20 are made after the solar cells 14 have been attached to the substrate 12.
  • In one example, four adjacent solar cells 14 are aligned on the substrate 12, such that four cropped corners 24, one from each solar cell 14, are brought together at the corner regions 26. The solar cells 14 are then individually attached to the substrate 12, wherein the solar cells 14 are placed on top of the corner conductors 20 to make the electrical connection between the solar cells 14 and the corner conductors 20.
  • The solar cells 14 may be applied to the substrate 12 as CIC (cell, interconnect and coverglass) units. Alternatively, bare solar cells 14 may be assembled on the substrate 12, and then interconnects applied to the solar cells 14, followed by the application of a single solar cell 14 coverglass, multiple solar cell 14 coverglass, multiple cell polymer coversheet, or spray encapsulation. This assembly protects the solar cells 14 from damage that would limit performance.
  • FIGS. 4A and 4B illustrate an alternative structure for the solar cell panel 10 a, according to one example, wherein FIG. 4B is an enlarged view of the details in the dashed circle in FIG. 4A. In this example, only a few corner conductors 20 are printed on or integrated with the substrate 12. Instead, most of the corner conductors 20 are contained within a power routing module (PRM) 30 that is attached to the substrate 12.
  • FIG. 5 illustrates the front side of an exemplary solar cell 14 that may be used in the improved solar cell panel 10 a of FIGS. 3A-3B and 4A-4B. The solar cell 14, which is a CIC unit, is a half-size solar cell 14. (Full-size solar cells 14 could also be used.)
  • The solar cell 14 is fabricated having at least one cropped corner 24 that defines a corner region 26, as indicated by the dashed circle, such that the corner region 26 resulting from the cropped corner 24 includes at least one contact 32, 34 for making an electrical connection to the solar cell 14. In the example of FIG. 5, the solar cell 14 has two cropped corners 24, each of which has both a front contact 32 on the front side of the solar cell 14 and a back contact 34 on a back side of the solar cell 14, where the contacts 32 and 34 extend into the corner region 26. (Full-size solar cells 14 would have four cropped corners 24, each of which would have a front contact 32 and a back contact 34.)
  • The cropped corners 24 increase utilization of the round wafer starting materials for the solar cells 14. In conventional panels 10, these cropped corners 24 would result in unused space on the panel 10 after the solar cells 14 are attached to the substrate 12. The new approach described in this disclosure, however, utilizes this unused space. Specifically, metal foil interconnects, comprising the corner conductors 20, front contacts 32 and back contacts 34, are moved to the corner regions 26. In contrast, existing CICs have interconnects attached to the solar cell 14 front side, and connect to the back side (where connections occur) during stringing.
  • The current generated by the solar cell 14 is collected on the front side of the solar cell 14 by a grid 36 of thin metal fingers 38 and wider metal bus bars 40 that are connected to both of the front contacts 32. There is a balance between the addition of metal in grid 36, which reduces the light entering the solar cell 14 and its output power, and the reduced resistance of having more metal. The bus bar 40 is a low resistance conductor that carries high currents and also provides redundancy should a front contact 32 become disconnected. Optimization generally desires a short bus bar 40 running directly between the front contacts 32. Having the front contact 32 in the cropped corner 24 results in moving the bus bar 40 away from the perimeter of the solar cell 14. This is achieved while simultaneously minimizing the bus bar 40 length and light obscuration. Additionally, the fingers 38 are now shorter. This reduces parasitic resistances in the grid 36, because the length of the fingers 38 is shorter and the total current carried is less. This produces a design preference where the front contacts 32 and connecting bus bar 40 is moved to provide shorter narrow fingers 38.
  • FIG. 6 illustrates the back side of the exemplary solar cell 14 of FIG. 5. The back side of the solar cell 14 has a metal back layer 42 that is connected to both of the back contacts 34.
  • FIG. 7 illustrates solar cells 14 arranged into the 2D grid of the array 22, according to one example. The array 22 comprises a plurality of solar cells 14 attached to a substrate 12, such that corner regions 26 of adjacent ones of the solar cells 14 are aligned, thereby exposing an area 28 of the substrate 12. Electrical connections (not shown) between the solar cells 14 are made in the exposed area 28 of the substrate 12 using the front contacts 32 and back contacts 34 of the solar cells 14 and corner conductors 20 (not shown) formed on or in the exposed area 28 of the substrate 12.
  • During assembly, the solar cells 14 are individually attached to the substrate 12. This assembly can be done directly on a support surface, i.e., the substrate 12, which can be either rigid or flexible. Alternatively, the solar cells 14 could be assembled into the 2D grid of the array 22 on a temporary support surface and then transferred to a final support surface, i.e., the substrate 12.
  • FIG. 8 illustrates an example of the array 22 where one or more bypass diodes 44 are added to the exposed area 28 of the substrate 12 in the corner regions 26, for use in one or more of the electrical connections. The bypass diodes 44 protect the solar cells 14 when the solar cells 14 become unable to generate current, which could be due to being partially shadowed, which drives the solar cells 14 into reverse bias. In one example, the bypass diodes 44 are attached to the substrate 12 in the corner regions 26 independent of the solar cells 14.
  • FIG. 9 illustrates an example where the bypass diode 44 is applied to the back side of the solar cell 14, with interconnects or contacts 46 for the bypass diode 44 connected to the back layer 42 and also extending into the corner region 26 between the front and back contacts 32, 34.
  • FIG. 10 illustrates a front side view of the example of FIG. 9, with the interconnect or contact 46 for the bypass diode 44 (not shown) extending into the corner region 26 between the front and back contacts 32, 34.
  • FIG. 11 illustrates the solar cells 14 of FIGS. 9 and 10 arranged into the 2D grid of the array 22 and applied to the substrate 12, where the bypass diodes 44 (not shown) are applied to the back side of the solar cells 14, with the contacts 46 for the bypass diodes 44 extending into the corner regions 26 of the solar cells 14.
  • One advantage of this approach is that the layouts illustrated in FIGS. 7, 8 and 11 are generalized layouts. Specifically, these layouts can be repeated across any panel 10 a dimensions desired by a customer. This greatly simplifies assembly, rework, test, and inspection processes.
  • The placement of the solar cell 14 and bypass diode 44 is generic The electrical connection of the solar cells 14 into series connections and string terminations is important customization for the end customer and is done independent of the layout. The front contacts 32 and back contacts 34 in the corner regions 26 of the solar cells 14 must be connected. This can be done in many combinations in order to route current through a desired path.
  • Connections are made between the solar cells 14 and the corner conductors 20. Front and back contacts 32, 34 of the solar cells 14 are present in each corner region 26 for attachment to the corner conductors 20. Interconnects for the front and back contacts 32, 34 of each of the solar cells 14 are welded, soldered, or otherwise bonded onto the corner conductors 20 to provide a conductive path 20, 32, 34 for routing current out of the solar cells 14.
  • Using the corner conductors 20, any customization can be made in the electrical connections. Adjacent solar cells 14 can be electrically connected to flow current in up/down or left/right directions as desired by the specific design. Current flow can also be routed around stay-out zones as needed. The length or width of the solar cell array 22 can be set as desired. Also, the width can vary over the length of the array 22.
  • In one example, the electrical connections are series connections that determine a flow of current through the plurality of solar cells 14. This may be accomplished by the connection schemes shown in FIGS. 12 and 13, wherein FIG. 12 shows up/down series connections 48 between the solar cells 14 of the array 22, and FIG. 13 shows left/right series connections 50 between the solar cells 14 of the array 22. In both FIGS. 12 and 13, these series connections 48, 50 are electrical connections between the front contacts 32 and back contacts 34 of the solar cells 14, and the bypass diodes 44, are made using the corner conductors 20 formed on or in the exposed areas 28 of the substrate 12. These series connections 48, 50 determine the current (power) flow, as indicated by the arrows 52, through the solar cells 14.
  • The corner conductors 20 between solar cells 14 can be in many forms. They could be accomplished using wires that have electrical connections made on both ends, which could be from soldering, welding, conducting adhesive, or other process. In addition to wires, metal foil connectors, similar to the interconnects could be applied. Metal conductive paths or traces (not shown) can also be integrated with the substrate 12.
  • In summary, this new approach attaches the solar cells 14 individually to a substrate 12 such that the corner regions 26 of two, three or four adjacent solar cells 14 are aligned on the substrate 12. The solar cells 14 can be laid out so that the cropped corners 24 are aligned and the corner regions 26 are adjacent, thereby exposing an area 28 of the substrate 12. Electrical connections between solar cells 14 are made in these corner regions 26 between front contacts 32 and back contacts 34 on the solar cells 14, bypass diodes 44, and corner conductors 20 on or in the exposed area 28 of the substrate 12, wherein these conductive paths are used to create a string of solar cells 14 in a series connection 48, 50 comprising a circuit.
  • Rework and Repair of Components
  • While the use of electrical connections between solar cells 14 in these corner regions 26 facilitates automation, there are limits to the rework and repair capabilities of this design. Solar cell arrays 22 go through much activity before deployment, and there are numerous chances for defects both in early manufacture and during later assembly stages, however rare. It is necessary to have a path for rework and repair to replace damaged materials.
  • Specifically, a rework and repair process is necessary for the 2D grid of the array 22, and it is not clear how that is achieved using existing techniques. For example, the extraction and replacement of components may result in a second electrical interconnect made in the same location as a first electrical interconnect, and such a repeated connection may not have sufficient strength.
  • This disclosure describes a connector design that simplifies rework of these items, and facilitates repairs of the solar cell array 22. Specifically, an electrical connection is repaired by removing a first interconnect in a first location in the electrical connection and by forming a second interconnect in a second location in the electrical connection different from the first location. The second location may be adjacent the first location, for example, when an area used for the electrical connection is large enough to encompass both the first and second locations and to allow electrical current to flow around the first location.
  • FIG. 14 further illustrates a connection scheme between a plurality of solar cells 14, according to one example. The connection scheme shown comprises up/down series connections 48 between the front contacts 32 and back contacts 34 of the solar cells 14, and the bypass diodes 44, made in the exposed areas 28 of the substrate 12, using the corner conductors 20. These series connections 48 determine the flow of current, as indicated by the arrows 52, through the solar cells 14.
  • One or more conductor elements may be added to or removed from the corner region 26 to select current pathways for the solar cells 14. In one example, the conductor element comprises a jumper 54 a, 54 b that allows circuits to be terminated at the corner regions 26 or to direct current to the next solar cell 14. The jumpers 54 a, 54 b bridge the electrical connections from at least one of the corner conductors 20 to one or more other conductive paths.
  • Each jumper 54 a, 54 b is a metal foil interconnect that is similar to existing metal interconnects used in solar cell panels 10. In one example, each jumper 54 a, 54 b has a shape comprised of two flange elements with parallel planes connected by a web element, which enables multiple connection points. The jumper 22 could be welded, soldered, or joined by other methods, onto the conducting paths and connection pads. Other types of conductive elements, such as wires, as well as other shapes, could also be employed.
  • Specifically, FIG. 14 shows a jumper 54 a that connects the back contact 34 of the top left solar cell 14 to the front contact 32 of the bottom left solar cell 14. This jumper 54 a also connects through the bypass diode 44 to the back contact 34 of the bottom left solar cell 14. This connection path provides for the current flow 52 from top to bottom shown on the left side of the figure. A similar configuration using jumper 54 b provides for the current flow 52 from bottom to top shown on the right side of the figure.
  • The value of this structure is significant. Now, there is a single printed corner conductor 20 pattern, single layout of solar cells 14, and single layout of bypass diodes 44. This single configuration has great advantages for automation of manufacturing, testing, and inspection. The application of a jumper 54 a, 54 b provides for a simple way to control the number of solar cells 14 in a circuit.
  • FIG. 15 shows a side view of an example wherein the substrate 12 is a flex sheet assembly, according to one example. The substrate 12 includes a polyimide base layer 54 with Copper (Cu) layer 56 a above and Cu layer 56 b below, wherein Cu layers 56 a and 56 b form a multilayer conductor. A conducting back sheet of polyimide 58 can be applied to the substrate 12, which is useful in a space environment in that it will reduce the accumulation of charge. Another capability is the addition of a plated Silver (Ag) or Gold (Au) layer 60 on the Cu layer 56 a, which improves the ability to make connections. The Cu layer 56 a with plated Ag or Au layer 60 is patterned as the corner conductors 20, and the Cu layer 56 b is patterned to form buried conductors within the substrate 12, including, for example, power and common lines.
  • Shown on the right side is the solar cell 14 that is attached to the substrate 12 with adhesive 62. Also visible is the metal foil interconnect 64 attached to the solar cell 14 and the plated Ag or Au layer 60 of the corner conductors 20. This is a rather typical construction and assembly that could form the structures presented in earlier figures.
  • The substrate 12 also includes insulating layers that separate at least one of the multilayer conductors 56 a, 56 b from at least another one of the multilayer conductors 56 a, 56 b. In one example, there are a top polyimide overlay layer 66 a and bottom polyimide overlay layer 66 b, wherein the top Polyimide overlay layer 66 a has one or more holes drilled through it, and the holes are Cu-plated vias 68 that electrically connect Cu layer 56 a with Cu layer 56 b.
  • Polyimide has a high breakdown strength, greater than air or vacuum, and the polyimide overlay layers 66 a, 66 b are useful for preventing electrostatic discharge (ESD), which is an important concern in the space environment. Furthermore, this enables corner conductors 20 to pass under the solar cell 14. The adhesive 62 is non-conducting, but the continuous polyimide layer of the polyimide overlay layers 66 a, 66 b offers significant protection against shorting between buried conductors in Cu layers 56 a, 56 b and the solar cell 14.
  • In another example, the top polyimide overlay layer 66 a may be omitted underneath the solar cell 14. This may be advantageous if the top polyimide overlay layer 66 a is prone to bubbles or other defects.
  • In another example, there is an alignment between Cu layer 56 a, Cu layer 56 b and the top polyimide overlay layer 66 a. In this example, the top polyimide overlay layer 66 a almost fully encases the Cu layer 56 a, polyimide layer 54, and Cu layer 56 b, with only small access holes to the Cu layer 56 a and Cu layer 56 b. This requires the top polyimide overlay layer 66 a to roll up and over the corners of the Cu layers 56 a and 56 b. By encasing the metal of the Cu layers 56 a, 56 b, the top polyimide overlay layer 66 a provides valuable protection against ESD.
  • In another example, the top polyimide overlay layer 66 a has larger holes to avoid overlapping the edges of the Cu layers 56 a and 56 b. This top polyimide overlay layer 66 a may be easier to fabricate with less defects than a full top polyimide overlay layer 66 a.
  • In another example, there is a connection between two or more traces of the Cu layer 56 a, wherein the traces of the Cu layer 56 a are also connected by vias 68 to Cu layer 56 b. The top polyimide overlay layer 66 a may not be needed; in that case, there would be no hindrance of the top polyimide overlay layer 66 a to any jumper 54 connection.
  • In another example, a jumper 54 (not shown) may connect directly from the Cu layer 56 a to the Cu layer 56 b. This eliminates the Cu-plated via 68 connections, which could be a reliability concern, especially in the flex sheet assembly. However, there is more polyimide topography from the top polyimide overlay layer 66 a that the jumper 54 needs to reach over. The thickness of the top polyimide overlay layer 66 a is typically about ˜0.1 mm, while the length of the jumper 54 typically may be about ˜4 mm. Having the metal of the jumper 54 surrounded by large amounts of polyimide from the top polyimide overlay layer 66 a may impede the jumper 54, but will also impede ESD, which can be valuable.
  • In another example, electrical access is provided to the buried Cu layer 56 b. This could be accomplished with the via 68 connection between Cu layer 56 a and Cu layer 56 b, or with a direct connection between Cu layer 56 a and Cu layer 56 b. Also, there may be multiple connections between Cu layer 56 a and Cu layer 56 b. This redundancy is an important attribute and can be employed when possible.
  • In another example, the traces of the Cu layers 56 a, 56 b can be broadened into wider conductors, power lines and common lines that do not have the insulating polyimide layers 66 a, 66 b between them. Thus, there is more Copper used for conduction, which reduces resistance losses. This does reduce the number of discrete conductors; however, the connection redundancy is preserved.
  • If there is a problem with the solar cell 14 or its connections, they may need to be replaced. Mechanical removal of the solar cell 14 and the adhesive 62 attaching it to the surface of the flex sheet substrate 12 is a known process. This disclosure, on the other hand, is focused on reworking or repairing the electrical connections.
  • FIG. 16 illustrates an example where the metal foil interconnect 64 from the solar cell 14 has separated from the plated Ag or Au layer 60 and/or Cu layer 56 a. This separation may be the defect causing the rework process. Alternatively, there could be another defect causing this connection to be purposely separated. For example, a cracked solar cell 14 would need to be removed including the interconnections to the substrate 12. The separation results in a change in the surface region of the plated Ag or Au layer 60 and/or Cu layer 56 a, for example, resulting in some debris 70, such as solder residue, roughness, etc.
  • FIG. 17 shows one proposed process for repairing the substrate 12 in the example of FIG. 16, wherein an area of the plated Ag or Au layer 60 and/or Cu layer 56 a used for the electrical connection is large enough that one or more additional connections can be made in the area In this example, the replacement solar cell 14 is attached to the flex sheet substrate 12 using adhesive 62, and the replacement interconnect 64 extends from the replacement solar cell 14 to make contact with the plated Ag or Au layer 60 and/or Cu layer 56 a in an adjacent location that avoids the original connection region. The adjacent location in this example has enough conductor for electrical current to flow around the damaged region.
  • There could be an inventory of CICs with different length interconnects for first assembly, first rework, second rework, etc. Alternatively, a single CIC could be built with an interconnect having a length available for initial assembly and all anticipated rework processes.
  • Specifically, an electrical connection is repaired by removing a first interconnect 64 in a first location in the electrical connection and by forming a second interconnect 64 in a second location in the electrical connection different from the first location. The second location may be adjacent the first location, for example, when the plated Ag or Au layer 60 and/or Cu layer 56 a comprise a connection pad that is large enough to encompass both the first and second locations and to allow electrical current to flow around the first location. In one example, the first interconnect 64 in the first location is completely removed, while in another example, a joint remains when the first interconnect 64 is removed.
  • In another proposed repair process, similar to that shown in FIG. 17, the area of the plated Ag or Au layer 60 and/or Cu layer 56 a has been ruptured or divoted. Like FIG. 17, a replacement solar cell 14 is attached to the flex sheet substrate 12 using adhesive 62, and a replacement interconnect 64 extends from the replacement solar cell 14 to make contact with the plated Ag or Au layer 60 and/or Cu layer 56 a in an adjacent location that avoids the original connection region, wherein the adjacent location has enough conductor for electrical current to flow around the damaged region.
  • In another proposed repair process, wherein the original interconnect 64 to the solar cell 14 is cut, but a joint of the interconnect 64 remains intact and bonded to the plated Ag or Au layer 60 and/or Cu layer 56 a, a replacement interconnect 64 is attached to the plated Ag or Au layer 60 and/or Cu layer 56 a in an adjacent location that avoids the original connection region, wherein the adjacent location has enough conductor for electrical current to flow around the joint of the interconnect 64. Maintaining the joint of the interconnect 64 may be preferred as this avoids damage to the plated Ag or Au layer 60 and/or Cu layer 56 a, for example, by rupturing or divoting.
  • Different types of repair components may be used, based on two types of interconnects. A first type of repair components could be used in connecting a solar cell 14 or bypass diode 44 to the substrate 12, while a second type of repair components could be used to connect pairs of corner conductors 20 on the substrate 12. The first type of repair components would be the standard interconnects 64, while the second type of repair components would be variations of the standard interconnects 64 used for the repair process, i.e., replacement interconnects 64, which have a slightly different structure that moves the electrical connection to an adjacent location from the original connection. It is desirable to position the initial and rework connection points, such that debris 70, cut interconnect 64, or rupturing or divoting of the plated Ag or Au layer 60 and/or Cu layer 56 a, does not impact repair assembly or current flow.
  • Another variation is where the type of repair components is designed to allow initial and rework connections to be made using the same interconnect 64 structure. Thus, a single interconnect 64 is needed. This interconnect 64 is used for both the initial build and for rework. There would be initial and rework pairs of connection points on the plated Ag or Au layer 60 and/or Cu layer 56 a for the initial and rework connections. Again, it is desirable to design these parts and the conducting path on the substrate 12, such that rupture of the conducting path on the substrate 12 does not impact conductivity after rework.
  • In the case where a connection point is inadequate, this interconnect design enables an additional connection point to be used. The interconnect 64 can be left in place and an adjacent location of the plated Ag or Au layer 60 and/or Cu layer 56 a can be used to provide greater reliability. This avoids the possibility of further damage during the rework process.
  • FIG. 18 shows how repair components 72 are used, according to one example. In this example, the repair components 72 comprise replacement interconnects 64 connecting the front or back contacts 32, 34 to the corner conductors 20, or replacement interconnects 64 connecting the bypass diodes 44 to the corner conductors 20, or jumpers 54 connecting the corner conductors 20. Generally, the following steps are performed: separate interconnects 64 at a weld joint, clean out the solar cell 14 and/or bypass diode 44, replace the solar cell 14 and/or bypass diode 44 with a repair unit, and weld the interconnects 64 at adjacent locations to the corner conductors 20 or front and back contacts 32, 34, or connect a jumper 54 between corner conductors 20, wherein all work is performed on a top side of the assembly with no components sticking up.
  • Preferably, all the electrical connections in this assembly are made by overlapping metal layers. Then, a joint is formed by access from the top for solder or weld processes (laser, resistive, ultrasonic, etc.). This access is very straightforward, as there is no overlapping or folding of conductors. Also, the repair has no material sticking up higher than the original assembly, which is a concern for space solar panels 10 a that are often folded tightly for stowage and launch.
  • Fabrication
  • Examples of the disclosure may be described in the context of a method 74 of fabricating a solar cell 14, solar cell panel 10 a and/or satellite, comprising steps 76-88, as shown in FIG. 19, wherein the resulting satellite 90 having a solar cell panel 10 a comprised of solar cells 14 are shown in FIG. 20.
  • As illustrated in FIG. 19, during pre-production, exemplary method 74 may include specification and design 76 of the solar cell 14, solar cell panel 10 a and/or satellite 90, and material procurement 78 for same. During production, component and subassembly manufacturing 80 and system integration 82 of the solar cell 14, solar cell panel 10 a and/or satellite 90 takes place, which include fabricating the solar cell 14, solar cell panel 10 a and/or satellite 90. Thereafter, the solar cell 14, solar cell panel 10 a and/or satellite 90 may go through certification and delivery 84 in order to be placed in service 86. The solar cell 14, solar cell panel 10 a and/or satellite 90 may also be scheduled for maintenance and service 88 (which includes modification, reconfiguration, refurbishment, and so on), before being launched.
  • Each of the processes of method 74 may be performed or carried out by a system integrator, a third party, and/or an operator (e.g., a customer). For the purposes of this description, a system integrator may include without limitation any number of solar cell, solar cell panel, satellite or spacecraft manufacturers and major-system subcontractors; a third party may include without limitation any number of venders, subcontractors, and suppliers; and an operator may be a satellite company, military entity, service organization, and so on.
  • As shown in FIG. 20, a satellite 90 fabricated by exemplary method 74 may include systems 92, a body 94, solar cell panels 10 a comprised of solar cells 14, and one or more antennae 96. Examples of the systems 92 included with the satellite 90 include, but are not limited to, one or more of a propulsion system 98, an electrical system 100, a communications system 102, and a power system 104. Any number of other systems 92 also may be included.
  • FIG. 21 is an illustration of the solar cell panel 10 a in the form of a functional block diagram, according to one example. The solar cell panel 10 a is comprised of the solar cell array 22, which is comprised of one or more of the solar cells 14 individually attached to the substrate 12. Each of the solar cells 14 absorbs light 106 from a light source 108 and generates an electrical output 110 in response thereto.
  • At least one of the solar cells 14 has at least one cropped corner 24 that defines a corner region 26, such that an area 28 of the substrate 12 remains exposed when the solar cell 14 is attached to the substrate 12. When a plurality of solar cells 14 are attached to the substrate 12, the corner regions 26 of adjacent ones of the solar cells 14 are aligned, thereby exposing the area 28 of the substrate 12.
  • The area 28 of the substrate 12 that remains exposed includes one or more corner conductors 20 attached to, printed on, or integrated with the substrate 12, and one or more electrical connections between the solar cells 14 and the corner conductors 20 are made in a corner region 26 resulting from the cropped corner 24 of the at least one of the solar cells 14.
  • The corner region 26 resulting from the cropped corner 24 includes at least one contact, for example, a front contact 32 on a front side of the solar cell 14 and/or a back contact 34 on a back side of the solar cell 14, for making the electrical connections between the corner conductors 20 and the solar cell 14. The electrical connections may comprise up/down or left/right series connections that determine a flow of power through the solar cells 14, and may include one or more bypass diodes 44.
  • The description of the examples set forth above has been presented for purposes of illustration and description, and is not intended to be exhaustive or limited to the examples described. Many alternatives, modifications and variations may be used in place of the specific elements described above.

Claims (24)

What is claimed is:
1. A structure, comprising:
a substrate for solar cells, wherein the substrate is configured such that:
an area of the substrate remains exposed when at least one solar cell having at least one cropped corner that defines a corner region is attached to the substrate;
one or more electrical connections for the solar cell are made in the corner region resulting from the cropped corner of the solar cell; and
at least one of the electrical connections, connecting a first interconnect in a first location, is repaired by connecting a second interconnect in a second location in the at least one of the electrical connections different from the first location.
2. The structure of claim 1, wherein the second location is adjacent the first location.
3. The structure of claim 1, wherein an area of the at least one of the electrical connections is large enough to encompass both the first and second locations.
4. The structure of claim 3, wherein the area of the at least one of the electrical connections is large enough for electrical current to flow around the first location.
5. The structure of claim 1, wherein the first interconnect in the first location is removed.
6. The structure of claim 5, wherein a joint remains when the first interconnect is removed.
7. The structure of claim 1, wherein the area of the substrate that remains exposed includes one or more corner conductors.
8. The structure of claim 1, wherein the at least one of the electrical connections is repaired by forming a third interconnect in a third location in the at least one of the electrical connections different from the first location.
9. A method, comprising:
repairing a substrate for solar cells, wherein the substrate is configured such that:
an area of the substrate remains exposed when at least one solar cell having at least one cropped corner that defines a corner region is attached to the substrate;
one or more electrical connections for the solar cell are made in the corner region resulting from the cropped corner of the solar cell; and
at least one of the electrical connections, connecting a first interconnect in a first location, is repaired by connecting a second interconnect in a second location in the at least one of the electrical connections different from the first location.
10. The method of claim 9, wherein the second location is adjacent the first location.
11. The method of claim 9, wherein an area of the at least one of the electrical connections is large enough to encompass both the first and second locations.
12. The method of claim 11, wherein the area of the at least one of the electrical connections is large enough for electrical current to flow around the first location.
13. The method of claim 9, wherein the first interconnect in the first location is removed.
14. The method of claim 13, wherein a joint remains when the first interconnect is removed.
15. The method of claim 9, wherein the area of the substrate that remains exposed includes one or more corner conductors.
16. The method of claim 9, wherein the at least one of the electrical connections is repaired by forming a third interconnect in a third location in the at least one of the electrical connections different from the first location.
17. A solar cell panel, comprising:
a solar cell array comprised of at least one solar cell having at least one cropped corner that defines a corner region and a substrate for the solar cell, wherein the substrate is configured such that:
an area of the substrate remains exposed when at least one solar cell having at least one cropped corner that defines a corner region is attached to the substrate;
one or more electrical connections for the solar cell are made in the corner region resulting from the cropped corner of the solar cell; and
at least one of the electrical connections, connecting a first interconnect in a first location, is repaired by connecting a second interconnect in a second location in the at least one of the electrical connections different from the first location.
18. The solar cell panel of claim 17, wherein the second location is adjacent the first location.
19. The solar cell panel of claim 17, wherein an area of the at least one of the electrical connections is large enough to encompass both the first and second locations.
20. The solar cell panel of claim 19, wherein the area of the at least one of the electrical connections is large enough for electrical current to flow around the first location.
21. The solar cell panel of claim 17, wherein the first interconnect in the first location is removed.
22. The solar cell panel of claim 21, wherein a joint remains when the first interconnect is removed.
23. The solar cell panel of claim 17, wherein the area of the substrate that remains exposed includes one or more corner conductors.
24. The solar cell panel of claim 17, wherein the at least one of the electrical connections is repaired by forming a third interconnect in a third location in the at least one of the electrical connections different from the first location.
US15/643,279 2016-09-14 2017-07-06 Rework and repair of components in a solar cell array Pending US20180076348A1 (en)

Priority Applications (32)

Application Number Priority Date Filing Date Title
US15/643,289 US11437533B2 (en) 2016-09-14 2017-07-06 Solar cells for a solar cell array
US15/643,279 US20180076348A1 (en) 2016-09-14 2017-07-06 Rework and repair of components in a solar cell array
EP17191134.0A EP3297032B1 (en) 2016-09-14 2017-09-14 Prefabricated conductors on a substrate to facilitate corner connections for a solar cell array
JP2017176667A JP7295612B2 (en) 2016-09-14 2017-09-14 Prefabricated conductors on substrates to facilitate corner connections for solar cell arrays
EP17191166.2A EP3297034B1 (en) 2016-09-14 2017-09-14 Nano-metal connections for a solar cell array
JP2017176669A JP2018078277A (en) 2016-09-14 2017-09-14 Power routing module having switching matrix for solar cell array
EP17191154.8A EP3297033A1 (en) 2016-09-14 2017-09-14 Rework and repair of components in a solar cell array
JP2017176673A JP7171175B2 (en) 2016-09-14 2017-09-14 Solar cells for solar cell arrays
JP2017176670A JP7475804B2 (en) 2016-09-14 2017-09-14 Power Routing Module for Solar Cell Arrays
JP2017176671A JP7475805B2 (en) 2016-09-14 2017-09-14 Solar Cell Array Connection Using Corner Conductors
EP23169034.8A EP4235815A3 (en) 2016-09-14 2017-09-14 Prefabricated conductors on a substrate to facilitate corner connections for a solar cell array
EP17191168.8A EP3297035B1 (en) 2016-09-14 2017-09-14 Solar cell array connections using corner conductors
EP17191159.7A EP3297041B1 (en) 2016-09-14 2017-09-14 Power routing module for a solar cell array
EP23197851.1A EP4273940A3 (en) 2016-09-14 2017-09-14 Power routing module for a solar cell array
EP17191175.3A EP3297040A1 (en) 2016-09-14 2017-09-14 Solar cells for a solar cell array
EP23178386.1A EP4235810A3 (en) 2016-09-14 2017-09-14 Rework and repair of components in a solar cell array
EP17191162.1A EP3297042B1 (en) 2016-09-14 2017-09-14 Power routing module with a switching matrix for a solar cell array
JP2017176672A JP7411320B2 (en) 2016-09-14 2017-09-14 Nanometal connections for solar cell arrays
JP2017176668A JP7455496B2 (en) 2016-09-14 2017-09-14 Refurbishment and repair of components within solar cell arrays
EP21174069.1A EP3907766A1 (en) 2016-09-14 2017-09-14 Solar cell array connections using corner conductors
ES17191166T ES2970380T3 (en) 2016-09-14 2017-09-14 Nanometallic connections for a set of solar cells
US15/787,291 US20180358497A1 (en) 2017-06-12 2017-10-18 Solar cell array with changeable string length
US15/787,304 US20180358491A1 (en) 2017-06-12 2017-10-18 Solar cell array with bypassed solar cells
JP2018109912A JP2019050351A (en) 2017-06-12 2018-06-08 Solar cell array having detoured sola cell
JP2018109908A JP2019050350A (en) 2017-06-12 2018-06-08 Solar cell array having changeable string length
US16/991,589 US20200373446A1 (en) 2016-09-14 2020-08-12 Nano-metal connections for a solar cell array
JP2022151999A JP2022188129A (en) 2016-09-14 2022-09-22 Power routing module with switching matrix for solar cell array
JP2022152000A JP2022188130A (en) 2016-09-14 2022-09-22 Power routing module for solar cell array
JP2022157012A JP2023002572A (en) 2016-09-14 2022-09-29 Solar cell array connections using corner conductors
JP2022162406A JP2023002612A (en) 2016-09-14 2022-10-07 Rework and repair of components in solar cell array
JP2022176602A JP2023022029A (en) 2016-09-14 2022-11-02 Solar cells for a solar cell array
JP2023137305A JP2023169172A (en) 2017-06-12 2023-08-25 Solar cell array with bypassed solar cells

Applications Claiming Priority (13)

Application Number Priority Date Filing Date Title
US201662394623P 2016-09-14 2016-09-14
US201662394627P 2016-09-14 2016-09-14
US201662394649P 2016-09-14 2016-09-14
US201662394666P 2016-09-14 2016-09-14
US201662394629P 2016-09-14 2016-09-14
US201662394616P 2016-09-14 2016-09-14
US201662394371P 2016-09-14 2016-09-14
US201662394632P 2016-09-14 2016-09-14
US201662394672P 2016-09-14 2016-09-14
US201662394667P 2016-09-14 2016-09-14
US201662394641P 2016-09-14 2016-09-14
US201662394636P 2016-09-14 2016-09-14
US15/643,279 US20180076348A1 (en) 2016-09-14 2017-07-06 Rework and repair of components in a solar cell array

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US15/643,282 Continuation-In-Part US20180076349A1 (en) 2016-09-14 2017-07-06 Power routing module for a solar cell array

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US15/643,277 Continuation-In-Part US20180076339A1 (en) 2016-09-14 2017-07-06 Prefabricated conductors on a substrate to facilitate corner connections for a solar cell array

Publications (1)

Publication Number Publication Date
US20180076348A1 true US20180076348A1 (en) 2018-03-15

Family

ID=61559315

Family Applications (6)

Application Number Title Priority Date Filing Date
US15/643,285 Pending US20180076761A1 (en) 2016-09-14 2017-07-06 Power routing module with a switching matrix for a solar cell array
US15/643,279 Pending US20180076348A1 (en) 2016-09-14 2017-07-06 Rework and repair of components in a solar cell array
US15/643,282 Pending US20180076349A1 (en) 2016-09-14 2017-07-06 Power routing module for a solar cell array
US15/643,277 Pending US20180076339A1 (en) 2016-09-14 2017-07-06 Prefabricated conductors on a substrate to facilitate corner connections for a solar cell array
US15/643,274 Pending US20180076346A1 (en) 2016-09-14 2017-07-06 Solar cell array connections using corner conductors
US17/878,348 Pending US20220367741A1 (en) 2016-09-14 2022-08-01 Solar cells for a solar cell array

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US15/643,285 Pending US20180076761A1 (en) 2016-09-14 2017-07-06 Power routing module with a switching matrix for a solar cell array

Family Applications After (4)

Application Number Title Priority Date Filing Date
US15/643,282 Pending US20180076349A1 (en) 2016-09-14 2017-07-06 Power routing module for a solar cell array
US15/643,277 Pending US20180076339A1 (en) 2016-09-14 2017-07-06 Prefabricated conductors on a substrate to facilitate corner connections for a solar cell array
US15/643,274 Pending US20180076346A1 (en) 2016-09-14 2017-07-06 Solar cell array connections using corner conductors
US17/878,348 Pending US20220367741A1 (en) 2016-09-14 2022-08-01 Solar cells for a solar cell array

Country Status (1)

Country Link
US (6) US20180076761A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP3739639A1 (en) * 2019-05-13 2020-11-18 SolAero Technologies Corp. Solar cell assembly and method of producing it
US11722094B2 (en) 2020-08-21 2023-08-08 The Boeing Company Flexible circuit for solar cell assemblies

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10749051B1 (en) * 2014-09-12 2020-08-18 Solaero Technologies Corp. Back contact solar cell assemblies
US11575058B2 (en) * 2017-06-30 2023-02-07 Mitsubishi Electric Corporation Solar power generator, solar array wing, and space structure
US10601367B2 (en) 2018-05-11 2020-03-24 The Boeing Company System for redirecting sunlight to a mobile platform
CN111276549B (en) 2018-11-20 2021-03-09 成都晔凡科技有限公司 Battery piece for laminated assembly, laminated assembly and method for preparing battery piece
US11495701B2 (en) * 2020-05-26 2022-11-08 The Boeing Company Conductive interconnect for connecting adjacent solar cells in a solar cell assembly
US20230097056A1 (en) * 2021-09-24 2023-03-30 The Boeing Company Lightweight flexible solar array

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5567248A (en) * 1995-09-05 1996-10-22 Chung; Darius Modular solar cell contact arrangement
US6555739B2 (en) * 2001-09-10 2003-04-29 Ekla-Tek, Llc Photovoltaic array and method of manufacturing same
US20130014802A1 (en) * 2011-07-12 2013-01-17 Astrium Gmbh Solar cell and solar cell assembly
US20160380221A1 (en) * 2014-09-05 2016-12-29 Kabushiki Kaisha Toshiba Photoelectric conversion element, wiring board for photoelectric conversion element, method for manufacturing photoelectric conversion element and photoelectric conversion structure

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4755231A (en) * 1986-06-13 1988-07-05 Trw Inc. Flexible solar array cell and substrate therefor
US6794725B2 (en) * 1999-12-21 2004-09-21 Xerox Corporation Amorphous silicon sensor with micro-spring interconnects for achieving high uniformity in integrated light-emitting sources
US6313396B1 (en) * 2000-05-22 2001-11-06 The Boeing Company Lightweight solar module and method of fabrication
DE10136442A1 (en) * 2001-07-26 2003-02-13 Ralf Adelhelm Solar cell contact grid, collector and connector contact surfaces manufacture positions connector contact surfaces to allow maximum packing density of solar cells
FR2864347B1 (en) * 2003-12-23 2006-03-03 Cit Alcatel SOLAR GENERATOR PANEL AND ASSOCIATED SATELLITE
WO2009067526A2 (en) * 2007-11-19 2009-05-28 Sheats James R High-efficiency, high current solar cell and solar module
US20100313954A1 (en) * 2009-06-16 2010-12-16 Emcore Solar Power, Inc. Concentrated Photovoltaic System Receiver for III-V Semiconductor Solar Cells
WO2013112596A1 (en) * 2012-01-23 2013-08-01 Stc.Unm Multi-source optimal reconfigurable energy harvester
US9136412B2 (en) * 2012-03-11 2015-09-15 Scuint Corporation Reconfigurable solar panel
US8898970B2 (en) * 2012-06-12 2014-12-02 Certainteed Corporation Photovoltaic roofing systems with inner corner flashings
US20140000682A1 (en) * 2012-06-27 2014-01-02 E I Du Pont De Nemours And Company Integrated back-sheet for back contact photovoltaic module
US9780253B2 (en) * 2014-05-27 2017-10-03 Sunpower Corporation Shingled solar cell module
JP6422426B2 (en) * 2014-12-09 2018-11-14 三菱電機株式会社 Solar cell
US9758261B1 (en) * 2015-01-15 2017-09-12 Solaero Technologies Corp. Inverted metamorphic multijunction solar cell with lightweight laminate substrate
US20160218665A1 (en) * 2015-01-22 2016-07-28 Solaero Technologies Corp. Space solar cell panel with blocking diodes

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5567248A (en) * 1995-09-05 1996-10-22 Chung; Darius Modular solar cell contact arrangement
US6555739B2 (en) * 2001-09-10 2003-04-29 Ekla-Tek, Llc Photovoltaic array and method of manufacturing same
US20130014802A1 (en) * 2011-07-12 2013-01-17 Astrium Gmbh Solar cell and solar cell assembly
US20160380221A1 (en) * 2014-09-05 2016-12-29 Kabushiki Kaisha Toshiba Photoelectric conversion element, wiring board for photoelectric conversion element, method for manufacturing photoelectric conversion element and photoelectric conversion structure

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP3739639A1 (en) * 2019-05-13 2020-11-18 SolAero Technologies Corp. Solar cell assembly and method of producing it
US11722094B2 (en) 2020-08-21 2023-08-08 The Boeing Company Flexible circuit for solar cell assemblies

Also Published As

Publication number Publication date
US20180076349A1 (en) 2018-03-15
US20180076761A1 (en) 2018-03-15
US20180076339A1 (en) 2018-03-15
US20220367741A1 (en) 2022-11-17
US20180076346A1 (en) 2018-03-15

Similar Documents

Publication Publication Date Title
US20180076348A1 (en) Rework and repair of components in a solar cell array
EP3297033A1 (en) Rework and repair of components in a solar cell array
JP7455496B2 (en) Refurbishment and repair of components within solar cell arrays
EP3547372A1 (en) Wiring for a rigid panel solar array
US20180358491A1 (en) Solar cell array with bypassed solar cells
US20180358497A1 (en) Solar cell array with changeable string length
US20220165899A1 (en) Space solar cell array with custom voltage
EP3297040A1 (en) Solar cells for a solar cell array
JP2022019636A (en) Repairing solar cell bonded onto flexible circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: THE BOEING COMPANY, ILLINOIS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:REHDER, ERIC;REEL/FRAME:042926/0987

Effective date: 20170705

AS Assignment

Owner name: THE BOEING COMPANY, ILLINOIS

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE ADDRESS PREVIOUSLY RECORDED AT REEL: 042926 FRAME: 0987. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT;ASSIGNOR:REHDER, ERIC;REEL/FRAME:043176/0956

Effective date: 20170705

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: ADVISORY ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: ADVISORY ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: ADVISORY ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STCV Information on status: appeal procedure

Free format text: NOTICE OF APPEAL FILED

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER