US20170221841A1 - Method for thermo-mechanical stress reduction in semiconductor devices and corresponding device - Google Patents

Method for thermo-mechanical stress reduction in semiconductor devices and corresponding device Download PDF

Info

Publication number
US20170221841A1
US20170221841A1 US15/251,355 US201615251355A US2017221841A1 US 20170221841 A1 US20170221841 A1 US 20170221841A1 US 201615251355 A US201615251355 A US 201615251355A US 2017221841 A1 US2017221841 A1 US 2017221841A1
Authority
US
United States
Prior art keywords
metallization
layer
semiconductor device
corner
providing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US15/251,355
Other versions
US9960131B2 (en
Inventor
Paolo Colpani
Antonella Milani
Lucrezia Guarino
Andrea PALEARI
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
STMicroelectronics SRL
Original Assignee
STMicroelectronics SRL
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by STMicroelectronics SRL filed Critical STMicroelectronics SRL
Assigned to STMICROELECTRONICS S.R.L. reassignment STMICROELECTRONICS S.R.L. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: Paleari, Andrea, Guarino, Lucrezia, MILANI, ANTONELLA, COLPANI, PAOLO
Publication of US20170221841A1 publication Critical patent/US20170221841A1/en
Application granted granted Critical
Publication of US9960131B2 publication Critical patent/US9960131B2/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/528Geometry or layout of the interconnection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/0212Auxiliary members for bonding areas, e.g. spacers
    • H01L2224/02122Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
    • H01L2224/02163Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body on the bonding area
    • H01L2224/022Protective coating, i.e. protective bond-through coating
    • H01L2224/02205Structure of the protective coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/0212Auxiliary members for bonding areas, e.g. spacers
    • H01L2224/02122Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
    • H01L2224/02163Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body on the bonding area
    • H01L2224/022Protective coating, i.e. protective bond-through coating
    • H01L2224/02215Material of the protective coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04042Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05005Structure
    • H01L2224/05008Bonding area integrally formed with a redistribution layer on the semiconductor or solid-state body, e.g.
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/0501Shape
    • H01L2224/05016Shape in side view
    • H01L2224/05017Shape in side view comprising protrusions or indentations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/0501Shape
    • H01L2224/05016Shape in side view
    • H01L2224/05018Shape in side view being a conformal layer on a patterned surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/0501Shape
    • H01L2224/05016Shape in side view
    • H01L2224/05019Shape in side view being a non conformal layer on a patterned surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/0502Disposition
    • H01L2224/05022Disposition the internal layer being at least partially embedded in the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/0502Disposition
    • H01L2224/05025Disposition the internal layer being disposed on a via connection of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05075Plural internal layers
    • H01L2224/0508Plural internal layers being stacked
    • H01L2224/05082Two-layer arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05075Plural internal layers
    • H01L2224/0508Plural internal layers being stacked
    • H01L2224/05083Three-layer arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05075Plural internal layers
    • H01L2224/0508Plural internal layers being stacked
    • H01L2224/05085Plural internal layers being stacked with additional elements, e.g. vias arrays, interposed between the stacked layers
    • H01L2224/05089Disposition of the additional element
    • H01L2224/0509Disposition of the additional element of a single via
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05147Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05166Titanium [Ti] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05181Tantalum [Ta] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05184Tungsten [W] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/05186Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05541Structure
    • H01L2224/05548Bonding area integrally formed with a redistribution layer on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05562On the entire exposed surface of the internal layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05655Nickel [Ni] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3192Multilayer coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/562Protection against mechanical damage
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/045Carbides composed of metals from groups of the periodic table
    • H01L2924/046414th Group
    • H01L2924/04642SiC
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/049Nitrides composed of metals from groups of the periodic table
    • H01L2924/050414th Group
    • H01L2924/05042Si3N4
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/35Mechanical effects
    • H01L2924/351Thermal stress

Definitions

  • thermo-mechanical stress reduction in semiconductor devices The description relates to thermo-mechanical stress reduction in semiconductor devices.
  • One or more embodiments may apply, e.g., to integrated circuits, e.g., for automotive and consumer products.
  • ICs may adopt technologies such as BCD (Bipolar-CMOS-DMOS) technology.
  • BCD Bipolar-CMOS-DMOS
  • BCD technology may be advantageously used, e.g., to produce integrated circuits ICs with both power electronics and logical control electronics.
  • BCD technology provides a family of silicon processes, each of which combines the strengths of three different process technologies onto a single chip: bipolar for precise analog functions, CMOS (Complementary Metal Oxide Semiconductor) for digital design and DMOS (Double Diffused Metal Oxide Semiconductor) for power and high-voltage elements.
  • CMOS Complementary Metal Oxide Semiconductor
  • DMOS Double Diffused Metal Oxide Semiconductor
  • RDL Re-Distribution Layer
  • Silicon nitride (SiN) or silicon carbide (SiC) may be used in manufacturing ICs to provide a passivation layer for microchips, e.g., to provide a barrier against water molecules and other sources of corrosion and instability in microelectronics.
  • thermo-mechanical mismatch between different materials e.g., barrier layer (TiW, Ta, TaN), metallization capping layer (Ni—Pd, Ni—Pd—Au, Ni—Au), passivation layer (SiN, SiC) triple point).
  • barrier layer TiW, Ta, TaN
  • metallization capping layer Ni—Pd, Ni—Pd—Au, Ni—Au
  • passivation layer SiN, SiC
  • One or more embodiments contribute in overcoming the prior art problems mentioned in the foregoing, for instance passivation stress in the passivation layer upper surface at the edge (e.g., at a corner) of a Cu RDL structure.
  • a method manufactures a semiconductor device and includes:
  • One or more embodiments may also relate to a corresponding semiconductor device.
  • One or more embodiments may involve, e.g., the insertion of dummy vias (namely vias without electrical connection to an active device), such as re-distribution layer (RDL) vias, landing on an underlying metal layer (Metal n ⁇ 1) as close as possible to a RDL corner.
  • dummy vias namely vias without electrical connection to an active device
  • RDL re-distribution layer
  • Metal n ⁇ 1 underlying metal layer
  • a similar embodiment may involve electrical functionally vias designed to obtain the same RDL corner proximity as dummy vias.
  • One or more embodiments may decrease, e.g., triple point stress.
  • One or more embodiments may increase passivation robustness by acting only on layout rules, without process modification, that is without impact on the final user.
  • FIG. 1 is a vertical cross-sectional view of a metallization to which one or more embodiments may apply, and
  • FIG. 2 is a plan view of a portion of a metallization as exemplified in FIG. 1 according to one or more embodiments.
  • references to “an embodiment” or “one embodiment” in the framework of the present description is intended to indicate that a particular configuration, structure, or characteristic described in relation to the embodiment is comprised in at least one embodiment.
  • phrases such as “in an embodiment” or “in one embodiment” that may be present in one or more points of the present description do not necessarily refer to one and the same embodiment.
  • particular conformations, structures, or characteristics may be combined in any adequate way in one or more embodiments.
  • Semiconductor device metallizations such as, e.g., Cu structures with a Ni—Pd, Ni—Pd—Au, Ni—Au and/or capping layer Ni-based, possibly involving a Cu activation process prior to electroless deposition represent an extensive area of technical investigation.
  • Exemplary of related activity are, e.g.:
  • FIG. 1 is exemplary of a possible arrangement of a metallization 10 in a semiconductor device such as, e.g., a Cu wire bonding pad provided on a substrate such as a substrate with a passivation layer (e.g., SiN, SiC) 12 over a dielectric layer 22 , with a layer 14 (e.g., TiW, Ta, TaN) acting as a barrier under the metallization 10 , e.g., a Cu-RDL (re-distribution layer) structure.
  • a passivation layer e.g., SiN, SiC
  • a layer 14 e.g., TiW, Ta, TaN
  • a metallization (Cu-RDL structure) 10 as exemplified in FIG. 2 may exhibit two sides 10 a converging towards a corner 10 b.
  • the corner 10 b may include an, e.g., at least slightly beveled vertex (or corner proper).
  • At least one via 16 (that is a through hole in the passivation layer 12 and the dielectric layer 22 ) may be provided under the metallization 10 landing on an underlying metal layer 24 .
  • the via 16 may include a “dummy” via, namely a via without electrical connection to any active device.
  • the metallization 10 may extend into the via 16 .
  • the barrier layer 14 (e.g., TiW, Ta, TaN) acting as a barrier under the metallization 10 may form a lining layer that lines the via 16 .
  • the via 16 may be a, e.g., re-distribution layer (RDL) via landing on what is currently referred to as Metal n ⁇ 1 (underlying metal layer 24 ).
  • RDL re-distribution layer
  • the via 16 may be arranged as close as possible to the corner 10 b.
  • this may involve providing the via 16 , which may be provided by any known means for that purpose, at a distance d′, d′′ between approximately 1 micron (10 ⁇ 6 m) and approximately 10 micron (10 ⁇ 5 m) from each of the converging sides 10 a which jointly define the corner portion 10 b of the metallization 10 .
  • such a measure was found to improve passivation robustness by operating only on the layout rules of the metallization without any process modification, that is without appreciable impact on final product performance.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Geometry (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Semiconductor Integrated Circuits (AREA)

Abstract

In one embodiment, a semiconductor device includes one or more metallizations, such as, e.g., Cu-RDL metallizations, provided on a passivation layer over a dielectric layer. A via is provided through the passivation layer and the dielectric layer in the vicinity of the corners of the metallization. The via may be a “dummy” via without electrical connections to an active device and may be provided at a distance between approximately 1 micron (10−6 m.) and approximately 10 micron (10−5 m.) from each one of said converging sides landing on an underlying metal layer.

Description

    BACKGROUND
  • Technical Field
  • The description relates to thermo-mechanical stress reduction in semiconductor devices.
  • One or more embodiments may apply, e.g., to integrated circuits, e.g., for automotive and consumer products.
  • Description of the Related Art
  • Various types of integrated circuits (ICs) may adopt technologies such as BCD (Bipolar-CMOS-DMOS) technology.
  • BCD technology may be advantageously used, e.g., to produce integrated circuits ICs with both power electronics and logical control electronics. BCD technology provides a family of silicon processes, each of which combines the strengths of three different process technologies onto a single chip: bipolar for precise analog functions, CMOS (Complementary Metal Oxide Semiconductor) for digital design and DMOS (Double Diffused Metal Oxide Semiconductor) for power and high-voltage elements.
  • Implementing BCD technology may involve top layer copper metal interconnections, called Re-Distribution Layer (RDL).
  • Resistance of passivation and intermediate insulating layers against reliability issues, as caused, e.g., by thermo-elastic coupling and stresses during wire bonding and packaging processes, may represent factors deserving attention.
  • Silicon nitride (SiN) or silicon carbide (SiC) may be used in manufacturing ICs to provide a passivation layer for microchips, e.g., to provide a barrier against water molecules and other sources of corrosion and instability in microelectronics.
  • In structure corners of metallizations such as Cu (copper) RDL top metallizations, stresses may arise due to thermo-mechanical mismatch between different materials, e.g., barrier layer (TiW, Ta, TaN), metallization capping layer (Ni—Pd, Ni—Pd—Au, Ni—Au), passivation layer (SiN, SiC) triple point).
  • BRIEF SUMMARY
  • One or more embodiments contribute in overcoming the prior art problems mentioned in the foregoing, for instance passivation stress in the passivation layer upper surface at the edge (e.g., at a corner) of a Cu RDL structure.
  • According to one or more embodiments, a method manufactures a semiconductor device and includes:
  • providing a passivation layer over a dielectric layer;
  • providing a metallization on the passivation layer, the metallization having a corner; and
  • providing a via through said passivation layer and said dielectric layer near said corner.
  • One or more embodiments may also relate to a corresponding semiconductor device.
  • The claims are an integral part of the technical disclosure of one or more embodiments has provided herein.
  • One or more embodiments may involve, e.g., the insertion of dummy vias (namely vias without electrical connection to an active device), such as re-distribution layer (RDL) vias, landing on an underlying metal layer (Metal n−1) as close as possible to a RDL corner. A similar embodiment may involve electrical functionally vias designed to obtain the same RDL corner proximity as dummy vias.
  • One or more embodiments may decrease, e.g., triple point stress.
  • One or more embodiments may increase passivation robustness by acting only on layout rules, without process modification, that is without impact on the final user.
  • BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE FIGURES
  • One or more embodiments will now be described, merely by way of example, with reference to the annexed figures, in which:
  • FIG. 1 is a vertical cross-sectional view of a metallization to which one or more embodiments may apply, and
  • FIG. 2 is a plan view of a portion of a metallization as exemplified in FIG. 1 according to one or more embodiments.
  • It will be appreciated that, for the sake of clarity of illustration, the figures may not be drawn to same scale.
  • DETAILED DESCRIPTION
  • In the ensuing description, one or more specific details are illustrated, aimed at providing an in-depth understanding of examples of embodiments. The embodiments may be obtained without one or more of the specific details, or with other methods, components, materials, etc. In other cases, known structures, materials, or operations are not illustrated or described in detail so that certain aspects of embodiments will not be obscured.
  • Reference to “an embodiment” or “one embodiment” in the framework of the present description is intended to indicate that a particular configuration, structure, or characteristic described in relation to the embodiment is comprised in at least one embodiment. Hence, phrases such as “in an embodiment” or “in one embodiment” that may be present in one or more points of the present description do not necessarily refer to one and the same embodiment. Moreover, particular conformations, structures, or characteristics may be combined in any adequate way in one or more embodiments.
  • The references used herein are provided merely for convenience and hence do not define the extent of protection or the scope of the embodiments.
  • Semiconductor device metallizations such as, e.g., Cu structures with a Ni—Pd, Ni—Pd—Au, Ni—Au and/or capping layer Ni-based, possibly involving a Cu activation process prior to electroless deposition represent an extensive area of technical investigation.
  • Exemplary of related activity are, e.g.:
      • P. K. Yee, et al.: “Palladium-Copper Inter-diffusion during Copper Activation for Electroless Nickel Plating Process on Copper Power Metal”, 2014 IEEE 21st International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA),
      • U.S. Pat. No. 6,093,631 B1, or
      • U.S. Pat. No. 6,413,863 B1.
  • FIG. 1 is exemplary of a possible arrangement of a metallization 10 in a semiconductor device such as, e.g., a Cu wire bonding pad provided on a substrate such as a substrate with a passivation layer (e.g., SiN, SiC) 12 over a dielectric layer 22, with a layer 14 (e.g., TiW, Ta, TaN) acting as a barrier under the metallization 10, e.g., a Cu-RDL (re-distribution layer) structure.
  • In one or more embodiments, a metallization (Cu-RDL structure) 10 as exemplified in FIG. 2 may exhibit two sides 10 a converging towards a corner 10 b. In one or more embodiments, the corner 10 b may include an, e.g., at least slightly beveled vertex (or corner proper).
  • It was observed that stresses such as passivation stress may arise in the SiN or SiC upper surface at the edge (foot) of, e.g., Cu-RDL structure with a higher value at the Cu_RDL corner 10 b, e.g., at a triple point TP (see FIG. 1) where the barrier layer 14 underlying the Cu-RDL structure 10 is in contact with a (e.g., Ni-based) capping layer 20 provided on the metallization 10.
  • In one or more embodiments at least one via 16 (that is a through hole in the passivation layer 12 and the dielectric layer 22) may be provided under the metallization 10 landing on an underlying metal layer 24.
  • In one or more embodiments, the via 16 may include a “dummy” via, namely a via without electrical connection to any active device.
  • In one or more embodiments as exemplified in FIG. 1, the metallization 10 may extend into the via 16.
  • In one or more embodiments as exemplified in FIG. 1, the barrier layer 14 (e.g., TiW, Ta, TaN) acting as a barrier under the metallization 10 may form a lining layer that lines the via 16.
  • In one or more embodiments, the via 16 may be a, e.g., re-distribution layer (RDL) via landing on what is currently referred to as Metal n−1 (underlying metal layer 24).
  • In one or more embodiments, the via 16 may be arranged as close as possible to the corner 10 b.
  • In one or more embodiments this may involve providing the via 16, which may be provided by any known means for that purpose, at a distance d′, d″ between approximately 1 micron (10−6 m) and approximately 10 micron (10−5 m) from each of the converging sides 10 a which jointly define the corner portion 10 b of the metallization 10.
  • In one or more embodiments such a measure was found to improve passivation robustness by operating only on the layout rules of the metallization without any process modification, that is without appreciable impact on final product performance.
  • Experiments performed with the applicant company have demonstrated that such a placement of vias 16 exhibit correlation with passivation fails occurrence, with the number of the fails reduced (and notionally made nil) at those locations where vias 16 are provided.
  • Consequently, it may be concluded the presence of vias may effectively decrease passivation layer stress.
  • Without prejudice to the underlying principles, the details and embodiments may vary, even significantly, with respect to what has been disclosed merely by way of example, without departing from the extent of protection.
  • The various embodiments described above can be combined to provide further embodiments. These and other changes can be made to the embodiments in light of the above-detailed description. In general, in the following claims, the terms used should not be construed to limit the claims to the specific embodiments disclosed in the specification and the claims, but should be construed to include all possible embodiments along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.

Claims (17)

1. A method, comprising:
manufacturing a semiconductor device, the manufacturing including:
providing a passivation layer over a dielectric layer;
providing a metallization on the passivation layer, the metallization having a corner; and
providing a via through said passivation layer and said dielectric layer near said corner.
2. The method of claim 1, wherein providing said via includes providing the via without electrical connections to an active device.
3. The method of claim 1, wherein:
said corner includes converging sides; and
providing said via includes providing said via at a distance between approximately 1 micron and approximately 10 micron from each one of said converging sides.
4. The method of claim 1, wherein providing said metallization as a Cu metallization.
5. The method of claim 1, wherein providing said via includes providing the via as a via landing on an underlying metal layer.
6. The method of claim 1, further comprising forming a barrier layer lining the via and underlying the metallization.
7. A semiconductor device, comprising:
a dielectric layer;
a passivation layer over the dielectric layer;
a metallization having a corner; and
a via through said passivation layer and said dielectric layer near said corner.
8. The semiconductor device of claim 7, wherein said via is without electrical connections to an active device.
9. The semiconductor device of claim 7, wherein said corner includes converging sides, wherein said via is at a distance between approximately 1 micron and approximately 10 micron from each one of said converging sides.
10. The semiconductor device of claim 7, wherein said metallization includes a Cu metallization.
11. The semiconductor device of claim 7, further comprising an underlying metal layer underlying the dielectric layer, wherein said via includes a via landing on the underlying metal layer.
12. The semiconductor device of claim 7, further comprising a barrier layer lining the via and underlying the metallization.
13. A semiconductor device, comprising:
a dielectric layer;
a passivation layer over the dielectric layer;
a metallization having a corner;
a via through said passivation layer and said dielectric layer near said corner, wherein the metallization extends in the via; and
a barrier layer lining the via and extending between the metallization and the passivation layer.
14. The semiconductor device of claim 13, wherein said via is without electrical connections to an active device.
15. The semiconductor device of claim 13, wherein said corner includes converging sides, wherein said via is at a distance between approximately 1 micron and approximately 10 micron from each one of said converging sides.
16. The semiconductor device of claim 13, wherein said metallization includes a Cu metallization.
17. The semiconductor device of claim 13, further comprising an underlying metal layer underlying the dielectric layer, wherein said via includes a via landing on the underlying metal layer.
US15/251,355 2016-02-01 2016-08-30 Method for thermo-mechanical stress reduction in semiconductor devices and corresponding device Active US9960131B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
ITUB2016A000251A ITUB20160251A1 (en) 2016-02-01 2016-02-01 PROCEDURE TO REDUCE THERMO-MECHANICAL STRESSES IN SEMICONDUCTOR AND CORRESPONDING DEVICES
IT102016000010034 2016-02-01

Publications (2)

Publication Number Publication Date
US20170221841A1 true US20170221841A1 (en) 2017-08-03
US9960131B2 US9960131B2 (en) 2018-05-01

Family

ID=55795097

Family Applications (1)

Application Number Title Priority Date Filing Date
US15/251,355 Active US9960131B2 (en) 2016-02-01 2016-08-30 Method for thermo-mechanical stress reduction in semiconductor devices and corresponding device

Country Status (4)

Country Link
US (1) US9960131B2 (en)
CN (2) CN107026116B (en)
DE (1) DE102016118653A1 (en)
IT (1) ITUB20160251A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11469194B2 (en) * 2018-08-08 2022-10-11 Stmicroelectronics S.R.L. Method of manufacturing a redistribution layer, redistribution layer and integrated circuit including the redistribution layer
US12021046B2 (en) 2018-08-08 2024-06-25 Stmicroelectronics S.R.L. Redistribution layer and integrated circuit including redistribution layer

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
ITUB20160251A1 (en) * 2016-02-01 2017-08-01 St Microelectronics Srl PROCEDURE TO REDUCE THERMO-MECHANICAL STRESSES IN SEMICONDUCTOR AND CORRESPONDING DEVICES

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4949162A (en) * 1987-06-05 1990-08-14 Hitachi, Ltd. Semiconductor integrated circuit with dummy pedestals
US6118180A (en) * 1997-11-03 2000-09-12 Lsi Logic Corporation Semiconductor die metal layout for flip chip packaging
US20140312491A1 (en) * 2013-04-22 2014-10-23 Samsung Electronics Co., Ltd. Semiconductor device, semiconductor package, and electronic system

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH03129738A (en) * 1989-07-10 1991-06-03 Nec Corp Semiconductor device
JP2940432B2 (en) * 1995-04-27 1999-08-25 ヤマハ株式会社 Semiconductor device and manufacturing method thereof
US6093631A (en) 1998-01-15 2000-07-25 International Business Machines Corporation Dummy patterns for aluminum chemical polishing (CMP)
JP2001168093A (en) * 1999-12-09 2001-06-22 Sharp Corp Semiconductor device
KR100319813B1 (en) * 2000-01-03 2002-01-09 윤종용 method of forming solder bumps with reduced UBM undercut
US6413863B1 (en) 2000-01-24 2002-07-02 Taiwan Semiconductor Manufacturing Company Method to resolve the passivation surface roughness during formation of the AlCu pad for the copper process
US6833323B2 (en) 2003-01-29 2004-12-21 Taiwan Semiconductor Manufacturing Co., Ltd Method for forming patterned features at a semiconductor wafer periphery to prevent metal peeling
US7364998B2 (en) 2005-07-21 2008-04-29 Taiwan Semiconductor Manufacturing Co., Ltd. Method for forming high reliability bump structure
US7485564B2 (en) * 2007-02-12 2009-02-03 International Business Machines Corporation Undercut-free BLM process for Pb-free and Pb-reduced C4
JP2009188250A (en) * 2008-02-07 2009-08-20 Panasonic Corp Semiconductor device, and manufacturing method thereof
KR101632399B1 (en) * 2009-10-26 2016-06-23 삼성전자주식회사 Semiconductor and method for fabricating the same
JP5513872B2 (en) 2009-12-18 2014-06-04 株式会社東芝 Solid-state imaging device
US9123544B2 (en) * 2011-10-21 2015-09-01 Infineon Technologies Ag Semiconductor device and method
US20150364430A1 (en) 2014-06-16 2015-12-17 Stats Chippac, Ltd. Semiconductor Device and Method of Forming a Dampening Structure to Improve Board Level Reliability
ITUB20160251A1 (en) * 2016-02-01 2017-08-01 St Microelectronics Srl PROCEDURE TO REDUCE THERMO-MECHANICAL STRESSES IN SEMICONDUCTOR AND CORRESPONDING DEVICES

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4949162A (en) * 1987-06-05 1990-08-14 Hitachi, Ltd. Semiconductor integrated circuit with dummy pedestals
US6118180A (en) * 1997-11-03 2000-09-12 Lsi Logic Corporation Semiconductor die metal layout for flip chip packaging
US20140312491A1 (en) * 2013-04-22 2014-10-23 Samsung Electronics Co., Ltd. Semiconductor device, semiconductor package, and electronic system

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11469194B2 (en) * 2018-08-08 2022-10-11 Stmicroelectronics S.R.L. Method of manufacturing a redistribution layer, redistribution layer and integrated circuit including the redistribution layer
US12021046B2 (en) 2018-08-08 2024-06-25 Stmicroelectronics S.R.L. Redistribution layer and integrated circuit including redistribution layer

Also Published As

Publication number Publication date
CN107026116B (en) 2021-07-30
ITUB20160251A1 (en) 2017-08-01
US9960131B2 (en) 2018-05-01
DE102016118653A1 (en) 2017-08-03
CN206225353U (en) 2017-06-06
CN107026116A (en) 2017-08-08

Similar Documents

Publication Publication Date Title
US10483220B2 (en) Method of manufacturing semiconductor devices and corresponding device
US20230253340A1 (en) Monolithic microwave integrated circuit (mmic) with embedded transmission line (etl) ground shielding
US10192755B2 (en) Semiconductor device and its manufacturing method
JP5559775B2 (en) Semiconductor device and manufacturing method thereof
US8344493B2 (en) Warpage control features on the bottomside of TSV die lateral to protruding bottomside tips
CN110660683B (en) Supporting INFO packages to reduce warpage
US8304867B2 (en) Crack arrest vias for IC devices
US20140077359A1 (en) Ladder Bump Structures and Methods of Making Same
US10269749B2 (en) Method of forming a semiconductor device with bump stop structure
US20130109111A1 (en) Method to perform electrical testing and assembly of electronic devices
CN103579190A (en) Chip package and method for manufacturing same
US20130299967A1 (en) Wsp die having redistribution layer capture pad with at least one void
US9601354B2 (en) Semiconductor manufacturing for forming bond pads and seal rings
KR20110134350A (en) An interface assembly for a semiconductor wafer
US20130299966A1 (en) Wsp die with offset redistribution layer capture pad
US11545463B2 (en) Chip package structure with ring-like structure
US9960131B2 (en) Method for thermo-mechanical stress reduction in semiconductor devices and corresponding device
KR20180013711A (en) Semiconductor device and method of manufacturing same
JP2024050746A (en) Method for fabricating high voltage semiconductor devices with improved electric field suppression - Patents.com
TWI555145B (en) Substrate structure
TW200929464A (en) A semiconductor package and method for manufacturing the same
TW201334116A (en) Copper connecting wire for III-V compound semiconductor devices
US10593625B2 (en) Semiconductor device and a corresponding method of manufacturing semiconductor devices
US10566283B2 (en) Semiconductor device and a corresponding method of manufacturing semiconductor devices
KR20210092835A (en) High-voltage semiconductor devices with improved electric field suppression

Legal Events

Date Code Title Description
AS Assignment

Owner name: STMICROELECTRONICS S.R.L., ITALY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:COLPANI, PAOLO;MILANI, ANTONELLA;GUARINO, LUCREZIA;AND OTHERS;SIGNING DATES FROM 20160620 TO 20160628;REEL/FRAME:039585/0354

STCF Information on status: patent grant

Free format text: PATENTED CASE

CC Certificate of correction
MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4