US20170194367A1 - Majority current assisted radiation detector device - Google Patents

Majority current assisted radiation detector device Download PDF

Info

Publication number
US20170194367A1
US20170194367A1 US15/321,376 US201515321376A US2017194367A1 US 20170194367 A1 US20170194367 A1 US 20170194367A1 US 201515321376 A US201515321376 A US 201515321376A US 2017194367 A1 US2017194367 A1 US 2017194367A1
Authority
US
United States
Prior art keywords
det
mix
semiconductor layer
conductivity type
regions
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US15/321,376
Other versions
US9716121B1 (en
Inventor
Kyriaki Korina FOTOPOULOU
Ward Van Der Tempel
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Softkinetic Sensors NV
Original Assignee
Softkinetic Sensors NV
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Softkinetic Sensors NV filed Critical Softkinetic Sensors NV
Assigned to SOFTKINETIC SENSORS NV reassignment SOFTKINETIC SENSORS NV ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: VAN DER TEMPEL, WARD, Fotopoulou, Kyriaki Korina
Priority to US15/637,804 priority Critical patent/US10056416B2/en
Publication of US20170194367A1 publication Critical patent/US20170194367A1/en
Application granted granted Critical
Publication of US9716121B1 publication Critical patent/US9716121B1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/14609Pixel-elements with integrated switching, control, storage or amplification elements
    • H01L27/1461Pixel-elements with integrated switching, control, storage or amplification elements characterised by the photosensitive area
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01SRADIO DIRECTION-FINDING; RADIO NAVIGATION; DETERMINING DISTANCE OR VELOCITY BY USE OF RADIO WAVES; LOCATING OR PRESENCE-DETECTING BY USE OF THE REFLECTION OR RERADIATION OF RADIO WAVES; ANALOGOUS ARRANGEMENTS USING OTHER WAVES
    • G01S7/00Details of systems according to groups G01S13/00, G01S15/00, G01S17/00
    • G01S7/48Details of systems according to groups G01S13/00, G01S15/00, G01S17/00 of systems according to group G01S17/00
    • G01S7/483Details of pulse systems
    • G01S7/486Receivers
    • G01S7/4861Circuits for detection, sampling, integration or read-out
    • G01S7/4863Detector arrays, e.g. charge-transfer gates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/14609Pixel-elements with integrated switching, control, storage or amplification elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/1464Back illuminated imager structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/08Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof in which radiation controls flow of current through the device, e.g. photoresistors
    • H01L31/10Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof in which radiation controls flow of current through the device, e.g. photoresistors characterised by potential barriers, e.g. phototransistors
    • H01L31/101Devices sensitive to infrared, visible or ultraviolet radiation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/08Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof in which radiation controls flow of current through the device, e.g. photoresistors
    • H01L31/10Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof in which radiation controls flow of current through the device, e.g. photoresistors characterised by potential barriers, e.g. phototransistors
    • H01L31/101Devices sensitive to infrared, visible or ultraviolet radiation
    • H01L31/11Devices sensitive to infrared, visible or ultraviolet radiation characterised by two potential barriers, e.g. bipolar phototransistors
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01SRADIO DIRECTION-FINDING; RADIO NAVIGATION; DETERMINING DISTANCE OR VELOCITY BY USE OF RADIO WAVES; LOCATING OR PRESENCE-DETECTING BY USE OF THE REFLECTION OR RERADIATION OF RADIO WAVES; ANALOGOUS ARRANGEMENTS USING OTHER WAVES
    • G01S17/00Systems using the reflection or reradiation of electromagnetic waves other than radio waves, e.g. lidar systems
    • G01S17/88Lidar systems specially adapted for specific applications
    • G01S17/89Lidar systems specially adapted for specific applications for mapping or imaging
    • G01S17/8943D imaging with simultaneous measurement of time-of-flight at a 2D array of receiver pixels, e.g. time-of-flight cameras or flash lidar

Definitions

  • the invention relates to a detector device assisted by majority current for detecting an electromagnetic radiation impinging on a semiconductor layer, wherein a majority carrier current is generated between two control regions and wherein photo-generated minority carriers are directed towards a detection region under the influence of an electrical field generated between the control regions.
  • the invention can be used in imagers, particularly Time-Of-Flight imagers, video games and other domestic appliances, etc.
  • Computer vision is a growing research field that includes methods for acquiring, processing, analysing, and understanding images.
  • one theme of research in computer vision is the depth perception or, in other words, the three-dimensional (3D) vision.
  • Time-Of-Flight technology is one of the most promising technologies for depth perception.
  • a Time-Of-Flight (TOF) camera system 3 is illustrated in FIG. 1 .
  • TOF camera systems capture 3D images of a scene 15 by analysing the time of flight of light from a light source 18 to an object.
  • TOF camera system 3 includes a camera with a dedicated illumination unit 18 and data processing means 4 .
  • the well-known basic operational principle of a TOF camera system is to actively illuminate the scene 15 with a modulated light 16 at a predetermined wavelength using the dedicated illumination unit, for instance with some light pulses of at least one predetermined frequency.
  • the modulated light is reflected back from objects within the scene.
  • a lens 2 collects the reflected light 17 and forms an image of the objects onto an imaging sensor 1 of the camera.
  • a delay is experienced between the emission of the modulated light, e.g. the so called light pulses, and the reception at the camera of those light pulses.
  • Distance between reflecting objects and the camera may be determined as function of the time delay observed and the speed of light constant value.
  • a plurality of phase differences in between the emitted reference light pulses and the captured light pulses may be determined by correlation measurement and used for estimating depth information.
  • the determination of the phase differences can be carried out notably by Current-Assisted Photonic Demodulators (CAPDs).
  • CAPDs Current-Assisted Photonic Demodulators
  • the principle of CAPDs is explained in EP1513202 B1 and illustrated by FIG. 2A-C . It is based on demodulation nodes, the so-called “taps”.
  • the CAPD represented on FIG. 2A-C comprises two taps. Each tap consists of a control region 61 , 62 and a detection region 63 , 64 . By controlling a potential applied between the control regions 61 and 62 , it is possible to control the detectivity of the associated tap.
  • an electron-hole e ⁇ /h + pair may be generated at a certain position.
  • the electron-hole pair will be separated by an electrical field that is present and that is associated with the flowing majority current. This electrical field will cause the photogenerated minority carriers 66 , 69 to drift in the opposite direction to the flowing majority current, i.e. towards the detection regions 63 , 64 , respectively.
  • this tap When a pixel comprises several taps and when a positive potential is applied to a tap with respect to the other taps, this tap is activated and will be receiving the majority of the photogenerated minority carriers in the pixel, as illustrated by FIG. 2B and C.
  • correlation measurements can be performed and the depth perception can be obtained.
  • FIG. 3 a 2-tap topology of CAPD is presented for illustrating prior art.
  • the pixel contains two demodulation nodes or taps. Each tap consists of a control region 6 , 8 and a detection region 5 , 7 , respectively. In this topology, each detection region 5 , 7 is surrounded by a control region 6 , 8 , respectively.
  • the pixel comprises also the circuitry 11 , 12 associated with the taps. Circuitry elements 11 , 12 and control region 6 , 8 may be highly doped regions p + whereas the detection region 5 , 7 may be an n + type region. Each detection region 5 , 7 may be associated with a depletion region 13 , 14 , for instance n-well region.
  • the layer on which the device is formed is usually a p ⁇ layer. The fact that p-type control region surrounds n-type detection region in a p-type layer enables to avoid leakages between the two detection regions.
  • the field created between two control nodes must be as high as possible in order to achieve a high detectivity and a high demodulation contrast. This requirement involves high power consumption; this is one of the main drawbacks of CAPDs.
  • the power consumption P in a CAPD follows the following equation, R and ⁇ V being the resistance and the potential difference between the control regions, respectively:
  • the power consumption can be reduced by several ways. Firstly, the potential difference ⁇ V between the control regions can be decreased. Secondly, the distance between the control regions can be increased in order to increase the resistance between them. Both solutions would have an impact on the demodulation contrast of the device, as they impact the electric field intensity in the layer that determines the charge carrier transport velocity and the speed demodulation.
  • reduction in power consumption is typically achieved by separating the nodes by high-ohmic epitaxial layer (for example doped p ⁇ ) which, as a consequence, consumes valuable pixel optical area and renders the shrinking of the pixel pitch challenging.
  • the pixel transistors are located typically in a p-well area, again physically separate from the detection nodes of the pixel. The separation requirement means space that cannot be used for other things such as pixel transistors. Therefore, in conventional CAPDs reducing the pixel pitch remains very challenging when coupled with a device specification targeting low power consumption and high fill factor.
  • This current invention proposes a CAPD device architecture that provides a solution for further pixel miniaturisation without the detrimental power consumption impact of a conventional CAPD approach in small pixel pitches and at the same time it allows a platform for implementing the CAPD configuration in a BSI implementation.
  • the present invention relates to a detector device assisted by majority current according to claim 1 .
  • the semiconductor layer is lightly doped with a dopant of the first conductivity type (p ⁇ or n ⁇ ).
  • concentration of dopant is preferably adapted for providing a good electrical insulation between the detection regions.
  • the layer may also be formed on a substrate, the dopant concentration of the substrate being higher than the dopant concentration of the semiconductor layer.
  • the illumination may be a Front Side Illumination (FSI), or, preferably, a Back-Side-Illumination (BSI).
  • FSI Front Side Illumination
  • BSI Back-Side-Illumination
  • the detector device may comprise a semiconductor region of the first conductivity type formed in the semiconductor layer and located between the two detection regions, for insulating the detection regions, wherein the semiconductor region ( 45 ) is at least one of an ohmic contact, a well or a deep well. This semiconductor region provides a strong insulation of the control regions.
  • the semiconductor region located between the two detection regions being a well or a deep well, can be arranged for receiving pixel circuitry elements. This is really advantageous, because the size of the device can be considerably reduced, while ensuring the insulation of the detection regions.
  • FIG. 1 illustrates the basic operational principle of a TOF system
  • FIG. 2A shows a top view of a device according to prior art
  • FIG. 2B and FIG. 2C show a cross-section of the device of FIG. 2A with two different current conditions
  • FIG. 3 shows a top view of a pixel according to prior art, wherein the control regions surround the detection regions;
  • FIG. 4 shows a top view of a first embodiment of a detector device according to the present invention
  • FIG. 5 shows a cross-section of the detector device of FIG. 4 along the line A-A′;
  • FIG. 6 shows a cross-section of a detector device according to another embodiment of the invention.
  • FIG. 7 shows a cross-section of a detector device according to a further embodiment of the invention, wherein the illumination is a Back-Side-Illumination.
  • FIG. 8 illustrates the differences between the FSI and BSI embodiments of the invention.
  • n, p, n + , p + , p ⁇ and p ⁇ n-well, p-well, deep n-well and deep p-well are well known by the one skilled in the art.
  • the terms n, p, n + , p + , p ⁇ and p ⁇ refer to ranges of doping levels in semiconductor materials well known by the one skilled in the art.
  • n and p refer to n-doped and p-doped regions, usually arsenic and boron doped regions, respectively.
  • n + , p + refer to highly doped shallow contact regions for NWELL and PWELL respectively.
  • p ⁇ refers to lowly doped p type region such as a PWELL and p ⁇ refers to very lowly doped p type region close to intrinsic concentration at least 2 orders of magnitude lower than p ⁇ .
  • p ⁇ can be an epitaxial highly resistive or high ohmic layer with a resistivity of about 550-10 kOhm ⁇ cm.
  • p ⁇ concentration can correspond to a resistivity of about 15 Ohm ⁇ cm-1000 Ohm ⁇ cm and a p ++ can correspond to a resistivity of about 0.01-1 Ohm ⁇ cm.
  • Standard semiconductor materials used for CMOS baseline applications, such as logic, are epitaxial layers with a resistivity of 15 Ohm ⁇ cm and substrates with a resistivity of 0.001 Ohm ⁇ cm.
  • the resistivity of epitaxial layer is about 50 Ohm ⁇ cm to 120 Ohm ⁇ cm with a thickness of 4 ⁇ m.
  • epitaxial layer are commonly used, with a thickness of 10 to 23 ⁇ m and with a resistivity of 500 Ohm ⁇ cm to 10 k Ohm ⁇ cm, and with substrate otherwise known as bulk with a resistivity of 0.01 Ohmc ⁇ cm to 1 Ohm ⁇ cm.
  • Front Side Illumination and Back Side Illumination devices are defined by referring to the location of the circuitry on the chip compared to the impinging light.
  • FSI Front Side Illumination
  • BSI Back Side Illumination
  • BSI it is meant a device where the light impinges on the other side, where the circuitry is not located.
  • the main idea behind the fact of using BSI structure is that no light is lost while passing through the circuitry.
  • FIG. 3 shows a top view of a first embodiment of a detector device according to the present invention.
  • the detector device comprises four taps, formed in a semiconductor layer 40 .
  • Each tap comprises a control region MIX 0 , MIX 1 surrounded by a detection region DET 0 , DET 1 , respectively.
  • the detection regions may be rectangular shaped as represented in FIG. 3 , but not only.
  • a source 41 injects current in control region MIX 0 and drains current in control region MIX 1 .
  • This source generates a majority carrier current in the semiconductor layer 40 between the control regions MIX 0 , MIX 1 , the majority current being associated with an electrical field.
  • the majority carriers are holes h + and the minority carriers are electrons e ⁇ .
  • Line A-A′ in FIG. 4 shows where the cross-sections are made for FIG. 5 .
  • the detector device is depicted as a square. It is important to mention that the control mix electrode is an island encapsulated by the detector electrode ring so that another potential geometry can advantageously be implemented such as a circle or a polygone but this is not limited thereto.
  • the majority hole current is shown by solid lines and its direction is represented by arrows.
  • an electromagnetic radiation 43 e.g. photons
  • impinges the layer 40 some electron-hole pairs are generated in the layer 40 .
  • the electron-hole pairs are separated by the electrical field that is present and which is associated with the flowing majority hole current.
  • the minority carriers 42 move towards the detection region which is closer to the region where the majority carriers are drained, i.e. DET 0 here.
  • DET 1 could also be activated according to the potentials applied on MIX 0 and MIX 1 . Movements of electrons are due to drift based on the present electrical field associated with the flowing majority current.
  • the control regions MIX 0 , MIX 1 comprise at least a PWELL 28 , 31 . They may comprise three distinct regions, a p+, a PWELL and a deep PWELL.
  • a highly doped semiconductor contact 27 , 30 e.g. a p + contact, may be formed above the PWELL 28 , 31 . The fact of highly doping this contact creates an ohmic contact used for injecting the majority current via the source 41 .
  • a deep PWELL 29 , 32 may also be provided below the PWELL. The purpose of the deep PWELL is to extend the controlling electrode deeper into the layer 40 so that it provides a good control of the epitaxial layer potential and enhances the lateral field between the two MIX contacts.
  • the detection regions DET 0 , DET 1 may comprise at least a NWELL 24 , 26 forming a p-n junction with the semiconductor layer 40 for collecting generated minority carriers 42 .
  • the detection regions DET 0 , DET 1 may comprise, but are not limited to, an n-type region that can be any combination of the following: N+ implant, NWELL or deep NWELL creating a pn junction photodetector such as N+/PSUB, NWELL/PSUB, DNWELL/PSUB photodiode with the semiconductor layer 40 for collecting generated minority carriers 42 .
  • the detection regions DET 0 , DET 1 may also comprise a n + contact 23 , 25 formed above the NWELL 24 , 26 for creating an ohmic contact with the circuitry 21 , 22 and enabling for instance the reading of the minority carriers via a read-out circuitry.
  • the NWELL 24 , 26 should be located close to the hole current source MIX 0 , MIX 1 in order to increase the chance and the speed with which the electrons will diffuse into the NWELL 24 , 26 through the detecting pn-junction and thus to increase the sensitivity of the detector.
  • the NWELL should be able to capture the photo generated electrons captured by the lateral field between the two MIX electrodes and drifted towards the tap with the higher bias.
  • the p-type control regions 6 , 8 surround the n-type detection region 5 , 7 and are formed in a p-type layer. This means that the detection regions 5 , 7 are electrically insulated by the surrounding control regions 6 , 8 and the captured minority carriers cannot leak. Short-circuits cannot be formed between the detection regions.
  • the wafer material used for the CAPD implementation is usually an epitaxial layer doped p ⁇ , where the photodiodes and pixel circuitry is build. This p ⁇ layer is lightly doped by boron to obtain a resistivity between 500 Ohm ⁇ cm and 10 k Ohmc ⁇ cm. A substrate can also be used.
  • the substrate or wafer has an overall thickness of 750 ⁇ m out of which the top 23 ⁇ m is the high resistive or lowly doped epitaxial silicon layer where the photogenerated minority carriers (e ⁇ ) are created.
  • the thickness of the epitaxy layer is tuned to comply with the absorption of IR light in silicon which is in the order of 15-20 ⁇ m.
  • the minority carriers should be generated in the epitaxial layer and not in the substrate so that they can be collected by the detectors or the cathodes of the photodiode junctions. The recombination inside the highly doped substrate has to be avoided.
  • the location of p-type control regions MIX 0 , MIX 1 and n-type detection regions DET 0 , DET 1 is changed and the detection regions DET 0 , DET 1 surround the control regions MIX 0 , MIX 1 .
  • the control regions MIX 0 , MIX 1 are islands encapsulated by the detection regions. This change enables the distance between the nodes to reduce without compromising on the power consumption by using the NWELL detector regions as isolation between the two MIX electrodes. Hence, the resistance between the two MIX contacts remains high and the pixel size is reduced.
  • the present invention proposes to adapt the conductivity of the semiconductor layer 40 in order to provide an electrical insulation between the detection regions DET 0 , DET 1 for avoiding leakage of minority carriers.
  • a resistivity of at least 50 Ohm ⁇ cm allows sufficient isolation between the detection NWELL without significant impact on the power consumption as the PWELL MIX regions are encapsulated by the NWELL rings.
  • the conductivity of the semiconductor layer 40 can be adapted for example by lightly doping the layer 40 .
  • the layer 40 may for example be doped p ⁇ instead of p ⁇ in the prior art.
  • the layer 40 may also comprise a semiconductor region, formed in the semiconductor layer and located between the detection regions.
  • the layer 40 can contain a p-type implanted semiconductor region 45 that can be a shallow p+ layer, PWELL or deep PWELL between the detection elements DET 0 , DET 1 to electrically isolate the two taps.
  • a layer of shallow p+ or deeper PWELL can also be implemented between the NWELL nodes to isolate the two taps.
  • This embodiment is not represented for the FSI case, but only BSI case, in FIG. 6 , but it should be understood that this embodiment can be implemented in both FSI and BSI cases.
  • the layer 40 may be formed on a substrate 44 .
  • the concentration of dopants in the substrate 44 may be higher than the one of the layer 40 .
  • the substrate 44 may be a p ++ layer whereas the layer 40 may be a p ⁇ layer. This means that if the initial substrate 44 on which the device is built is p ++ , then a layer 40 lightly doped p ++ should be formed above, prior building the control and detection regions MIX 0 , MIX 1 , DET 0 and DET 1 .
  • the conductivity of layer 40 between the detection regions DET 0 , DET 1 should be adapted for providing electrical insulation and avoiding a leakage of minority carriers.
  • the illumination 43 is a Front-Side-Illumination (FSI), i.e. the light impinges on the layer 40 on the same side as the circuitry 22 , 21 .
  • FSI Front-Side-Illumination
  • the illumination 46 is a Back-Side-Illumination (BSI) and impinges on the substrate 44 on the other side of the chip.
  • BSI Back-Side-Illumination
  • the epitaxial layer 40 is thinned down to a range of, for example, 5-100 um (preferably 5 to 30 um) depending on the illumination wavelength of the targeted application.
  • the highly doped substrate layer 44 is replaced by a thin layer in the order of 1-3 um depending on the process flow selected.
  • the doping of this shallow implanted layer 44 is of the same order of magnitude as the original SUB p++ layer 44 in the FSI case.
  • the same wafer material is used so the same nomenclature for lowly doped p ⁇ , epitaxial silicon and highly doped p ++ substrate can be applied.
  • the difference between the BSI and the FSI is that, in the BSI case, the majority of the highly doped p ++ substrate is consumed by a back grinding step of the BSI processing.
  • the backside of the wafer becomes the front side i.e. the optical area where the light is impinging.
  • the majority of the substrate is back grinded to expose the lowly doped or highly resistivity epitaxy.
  • region 45 This change from FSI to BSI enables to place circuitry elements inside region 45 in between the taps for reducing the total size of the pixel 20 , without affecting the fill factor of the device.
  • the function of region 45 is to provide electrical isolation between the detectors and may contain circuitry.
  • a shallow p+, PWELL or deep PWELL implant can be applied in region 45 located between the DET 0 , DET 1 areas to isolate the two taps.
  • Region 45 can be an electrically floating island or grounded in the embodiment of the invention where pixel circuitry is buried within. In case a PWELL or deep PWELL implants are applied, region 45 can accommodate circuitry elements (PIXEL circuitry in FIG. 8 ) and can be referred to as the circuit element region of the pixel.
  • the resistivity of the p ⁇ 40 layer can be a standard CMOS baseline doping; for instance 15 ohm ⁇ cm.
  • a p ⁇ epitaxy layer of 550 Ohm ⁇ cm to 10 k Ohm ⁇ cm can also be used in conjunction with region 45 to isolate the two taps. The fact of implementing a Back-Side-Illumination enables also a more efficient light collection. The resulting images have less digital noise, and low-light performance can be improved.
  • the detector device is presented with a layer 40 and a substrate 44 .
  • the device could also be implemented with only one layer 40 , as in FIG. 5 , if the conductivity of the layer 40 is adapted for providing electrical insulation between the detection regions DET 0 and DET 1 .
  • FIG. 8 the differences between the devices for Front-Side-Illumination (Scheme A) and Back-Side-Illumination (Scheme B) are better represented.
  • the epitaxial layer is thinned down to a depth depending on the illumination wavelength of the targeted application, for example, 5-100 ⁇ m and preferably 5 to 30 ⁇ m for Infra-red illumination wavelength.
  • the highly doped substrate layer 44 of FIG. 6 and FIG. 7 is replaced by a thin layer in the order of 1-3 ⁇ m depending on the process flow selected.
  • the doping of this shallow implanted layer 44 is of the same order of magnitude as the original SUB p++ layer 44 in the FSI case of FIG. 7 .
  • semiconductor regions 45 are not arranged for receiving pixel circuitry elements.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Power Engineering (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Electromagnetism (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Radar, Positioning & Navigation (AREA)
  • Remote Sensing (AREA)
  • Solid State Image Pick-Up Elements (AREA)
  • Light Receiving Elements (AREA)
  • Transforming Light Signals Into Electric Signals (AREA)

Abstract

The invention relates to a majority current assisted detector device, comprising a semiconductor layer of a first conductivity type epitaxially grown on a semiconductor substrate, at least two control regions of the first conductivity type, at least two detection regions of a second conductivity type opposite to the first conductivity type, and a source for generating a majority carrier current in the semiconductor layer between the two control regions, the majority current being associated with an electrical field. The detection regions surround the control regions, thereby forming at least two taps. The device is configured for backside illumination and further comprises a well of the first conductivity type between the two detection regions for insulating the detection regions. The well comprises pixel circuitry elements.

Description

    TECHNICAL FIELD OF THE INVENTION
  • The invention relates to a detector device assisted by majority current for detecting an electromagnetic radiation impinging on a semiconductor layer, wherein a majority carrier current is generated between two control regions and wherein photo-generated minority carriers are directed towards a detection region under the influence of an electrical field generated between the control regions.
  • The invention can be used in imagers, particularly Time-Of-Flight imagers, video games and other domestic appliances, etc.
  • BACKGROUND OF THE INVENTION
  • Computer vision is a growing research field that includes methods for acquiring, processing, analysing, and understanding images. Notably, one theme of research in computer vision is the depth perception or, in other words, the three-dimensional (3D) vision.
  • Time-Of-Flight technology, just to take this example, is one of the most promising technologies for depth perception. A Time-Of-Flight (TOF) camera system 3 is illustrated in FIG. 1. TOF camera systems capture 3D images of a scene 15 by analysing the time of flight of light from a light source 18 to an object. TOF camera system 3 includes a camera with a dedicated illumination unit 18 and data processing means 4.
  • The well-known basic operational principle of a TOF camera system is to actively illuminate the scene 15 with a modulated light 16 at a predetermined wavelength using the dedicated illumination unit, for instance with some light pulses of at least one predetermined frequency. The modulated light is reflected back from objects within the scene. A lens 2 collects the reflected light 17 and forms an image of the objects onto an imaging sensor 1 of the camera. Depending on the distance of objects from the camera, a delay is experienced between the emission of the modulated light, e.g. the so called light pulses, and the reception at the camera of those light pulses. Distance between reflecting objects and the camera may be determined as function of the time delay observed and the speed of light constant value. In one another more complex and reliable embodiment, a plurality of phase differences in between the emitted reference light pulses and the captured light pulses may be determined by correlation measurement and used for estimating depth information.
  • The determination of the phase differences can be carried out notably by Current-Assisted Photonic Demodulators (CAPDs). The principle of CAPDs is explained in EP1513202 B1 and illustrated by FIG. 2A-C. It is based on demodulation nodes, the so-called “taps”. The CAPD represented on FIG. 2A-C comprises two taps. Each tap consists of a control region 61, 62 and a detection region 63, 64. By controlling a potential applied between the control regions 61 and 62, it is possible to control the detectivity of the associated tap. When a photon is incident within the photosentitive area of a pixel, an electron-hole e/h+ pair may be generated at a certain position. The electron-hole pair will be separated by an electrical field that is present and that is associated with the flowing majority current. This electrical field will cause the photogenerated minority carriers 66, 69 to drift in the opposite direction to the flowing majority current, i.e. towards the detection regions 63, 64, respectively.
  • When a pixel comprises several taps and when a positive potential is applied to a tap with respect to the other taps, this tap is activated and will be receiving the majority of the photogenerated minority carriers in the pixel, as illustrated by FIG. 2B and C. By applying appropriate driving signals to the control regions, correlation measurements can be performed and the depth perception can be obtained.
  • In FIG. 3, a 2-tap topology of CAPD is presented for illustrating prior art. The pixel contains two demodulation nodes or taps. Each tap consists of a control region 6, 8 and a detection region 5, 7, respectively. In this topology, each detection region 5, 7 is surrounded by a control region 6, 8, respectively. The pixel comprises also the circuitry 11, 12 associated with the taps. Circuitry elements 11, 12 and control region 6, 8 may be highly doped regions p+ whereas the detection region 5, 7 may be an n+ type region. Each detection region 5, 7 may be associated with a depletion region 13, 14, for instance n-well region. In prior art, the layer on which the device is formed is usually a p−− layer. The fact that p-type control region surrounds n-type detection region in a p-type layer enables to avoid leakages between the two detection regions.
  • The field created between two control nodes must be as high as possible in order to achieve a high detectivity and a high demodulation contrast. This requirement involves high power consumption; this is one of the main drawbacks of CAPDs. The power consumption P in a CAPD follows the following equation, R and ΔV being the resistance and the potential difference between the control regions, respectively:
  • P = R ( Δ V R ) 2 = Δ V 2 R
  • The power consumption can be reduced by several ways. Firstly, the potential difference ΔV between the control regions can be decreased. Secondly, the distance between the control regions can be increased in order to increase the resistance between them. Both solutions would have an impact on the demodulation contrast of the device, as they impact the electric field intensity in the layer that determines the charge carrier transport velocity and the speed demodulation.
  • In a conventional CAPD implementation as shown in FIG. 2 A-C and FIG. 3, reduction in power consumption is typically achieved by separating the nodes by high-ohmic epitaxial layer (for example doped p−−) which, as a consequence, consumes valuable pixel optical area and renders the shrinking of the pixel pitch challenging. In addition, the pixel transistors are located typically in a p-well area, again physically separate from the detection nodes of the pixel. The separation requirement means space that cannot be used for other things such as pixel transistors. Therefore, in conventional CAPDs reducing the pixel pitch remains very challenging when coupled with a device specification targeting low power consumption and high fill factor.
  • A solution remains to be proposed in order to decrease the power consumption of CAPDs while reducing the size of the pixels and maintaining a high speed of demodulation. This current invention proposes a CAPD device architecture that provides a solution for further pixel miniaturisation without the detrimental power consumption impact of a conventional CAPD approach in small pixel pitches and at the same time it allows a platform for implementing the CAPD configuration in a BSI implementation.
  • SUMMARY OF THE INVENTION
  • The present invention relates to a detector device assisted by majority current according to claim 1.
  • Advantageously, the semiconductor layer is lightly doped with a dopant of the first conductivity type (p or n). The concentration of dopant is preferably adapted for providing a good electrical insulation between the detection regions.
  • The layer may also be formed on a substrate, the dopant concentration of the substrate being higher than the dopant concentration of the semiconductor layer.
  • The illumination may be a Front Side Illumination (FSI), or, preferably, a Back-Side-Illumination (BSI).
  • Preferably, the detector device may comprise a semiconductor region of the first conductivity type formed in the semiconductor layer and located between the two detection regions, for insulating the detection regions, wherein the semiconductor region (45) is at least one of an ohmic contact, a well or a deep well. This semiconductor region provides a strong insulation of the control regions.
  • In the case of a BSI implementation, the semiconductor region located between the two detection regions, being a well or a deep well, can be arranged for receiving pixel circuitry elements. This is really advantageous, because the size of the device can be considerably reduced, while ensuring the insulation of the detection regions.
  • Other advantages and novel features of the invention will become more apparent from the following detailed description when taken in conjunction with the accompanying drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present invention shall be better understood in light of the following description and the accompanying drawings.
  • FIG. 1 illustrates the basic operational principle of a TOF system;
  • FIG. 2A shows a top view of a device according to prior art, FIG. 2B and FIG. 2C show a cross-section of the device of FIG. 2A with two different current conditions;
  • FIG. 3 shows a top view of a pixel according to prior art, wherein the control regions surround the detection regions;
  • FIG. 4 shows a top view of a first embodiment of a detector device according to the present invention;
  • FIG. 5 shows a cross-section of the detector device of FIG. 4 along the line A-A′;
  • FIG. 6 shows a cross-section of a detector device according to another embodiment of the invention;
  • FIG. 7 shows a cross-section of a detector device according to a further embodiment of the invention, wherein the illumination is a Back-Side-Illumination.
  • FIG. 8 illustrates the differences between the FSI and BSI embodiments of the invention.
  • Advantages and novel features of the invention will become more apparent from the following detailed description when taken in conjunction with the accompanying drawing.
  • DESCRIPTION OF THE INVENTION
  • The invention will be explained with reference to p-type epitaxial layer and substrate, but the present invention includes within its scope a complementary device whereby p and n regions become n and p regions respectively. A skilled person can make such modification without departing from the spirit of the invention.
  • It should also be understood that the terms n, p, n+, p+, p and p−−, n-well, p-well, deep n-well and deep p-well are well known by the one skilled in the art. The terms n, p, n+, p+, p and p−− refer to ranges of doping levels in semiconductor materials well known by the one skilled in the art.
  • The terms n and p refer to n-doped and p-doped regions, usually arsenic and boron doped regions, respectively. n+, p+ refer to highly doped shallow contact regions for NWELL and PWELL respectively. p refers to lowly doped p type region such as a PWELL and p−− refers to very lowly doped p type region close to intrinsic concentration at least 2 orders of magnitude lower than p. In this case, p−− can be an epitaxial highly resistive or high ohmic layer with a resistivity of about 550-10 kOhm·cm. For example, based to this values for p−−, p concentration can correspond to a resistivity of about 15 Ohm·cm-1000 Ohm·cm and a p++ can correspond to a resistivity of about 0.01-1 Ohm·cm.
  • Standard semiconductor materials used for CMOS baseline applications, such as logic, are epitaxial layers with a resistivity of 15 Ohm·cm and substrates with a resistivity of 0.001 Ohm·cm.
  • For RF and power high voltage applications, the resistivity of epitaxial layer is about 50 Ohm·cm to 120 Ohm·cm with a thickness of 4 μm.
  • For imagers, such as the CAPD, epitaxial layer are commonly used, with a thickness of 10 to 23 μm and with a resistivity of 500 Ohm·cm to 10 k Ohm·cm, and with substrate otherwise known as bulk with a resistivity of 0.01 Ohmc·cm to 1 Ohm·cm.
  • The present invention relates to embodiments regarding both Front Side Illumination (FSI) and Back Side Illumination (BSI) devices. Front Side Illumination and Back Side Illumination devices are defined by referring to the location of the circuitry on the chip compared to the impinging light. By FSI, it is meant a device where the light impinges on the same side than the circuitry. With FSI, light falls on the front side of the circuitry, and passes through the readout circuitry and interconnects before it is collected in the photodetector.
  • On the contrary, by BSI, it is meant a device where the light impinges on the other side, where the circuitry is not located. The main idea behind the fact of using BSI structure is that no light is lost while passing through the circuitry.
  • FIG. 3 shows a top view of a first embodiment of a detector device according to the present invention. In FIG. 3, the detector device comprises four taps, formed in a semiconductor layer 40. Each tap comprises a control region MIX0, MIX1 surrounded by a detection region DET0, DET1, respectively. The detection regions may be rectangular shaped as represented in FIG. 3, but not only. A source 41 injects current in control region MIX0 and drains current in control region MIX1. This source generates a majority carrier current in the semiconductor layer 40 between the control regions MIX0, MIX1, the majority current being associated with an electrical field. In the configuration presented in FIG. 3, the majority carriers are holes h+ and the minority carriers are electrons e. Line A-A′ in FIG. 4 shows where the cross-sections are made for FIG. 5.
  • In FIG. 4, the detector device is depicted as a square. It is important to mention that the control mix electrode is an island encapsulated by the detector electrode ring so that another potential geometry can advantageously be implemented such as a circle or a polygone but this is not limited thereto.
  • In FIG. 5, the majority hole current is shown by solid lines and its direction is represented by arrows. When an electromagnetic radiation 43, e.g. photons, impinges the layer 40, some electron-hole pairs are generated in the layer 40. The electron-hole pairs are separated by the electrical field that is present and which is associated with the flowing majority hole current. The minority carriers 42 move towards the detection region which is closer to the region where the majority carriers are drained, i.e. DET0 here. DET1 could also be activated according to the potentials applied on MIX0 and MIX1. Movements of electrons are due to drift based on the present electrical field associated with the flowing majority current.
  • The control regions MIX0, MIX1 comprise at least a PWELL 28, 31. They may comprise three distinct regions, a p+, a PWELL and a deep PWELL. A highly doped semiconductor contact 27, 30, e.g. a p+ contact, may be formed above the PWELL 28, 31. The fact of highly doping this contact creates an ohmic contact used for injecting the majority current via the source 41. A deep PWELL 29, 32 may also be provided below the PWELL. The purpose of the deep PWELL is to extend the controlling electrode deeper into the layer 40 so that it provides a good control of the epitaxial layer potential and enhances the lateral field between the two MIX contacts.
  • The detection regions DET0, DET1 may comprise at least a NWELL 24, 26 forming a p-n junction with the semiconductor layer 40 for collecting generated minority carriers 42. The detection regions DET0, DET1 may comprise, but are not limited to, an n-type region that can be any combination of the following: N+ implant, NWELL or deep NWELL creating a pn junction photodetector such as N+/PSUB, NWELL/PSUB, DNWELL/PSUB photodiode with the semiconductor layer 40 for collecting generated minority carriers 42. The detection regions DET0, DET1 may also comprise a n+ contact 23, 25 formed above the NWELL 24, 26 for creating an ohmic contact with the circuitry 21, 22 and enabling for instance the reading of the minority carriers via a read-out circuitry. The NWELL 24, 26 should be located close to the hole current source MIX0, MIX1 in order to increase the chance and the speed with which the electrons will diffuse into the NWELL 24, 26 through the detecting pn-junction and thus to increase the sensitivity of the detector. The NWELL should be able to capture the photo generated electrons captured by the lateral field between the two MIX electrodes and drifted towards the tap with the higher bias.
  • In prior art, as illustrated by FIG. 3, the p- type control regions 6, 8 surround the n- type detection region 5,7 and are formed in a p-type layer. This means that the detection regions 5, 7 are electrically insulated by the surrounding control regions 6, 8 and the captured minority carriers cannot leak. Short-circuits cannot be formed between the detection regions. In the FSI (Front Side Illumination), the wafer material used for the CAPD implementation is usually an epitaxial layer doped p−−, where the photodiodes and pixel circuitry is build. This p−− layer is lightly doped by boron to obtain a resistivity between 500 Ohm·cm and 10 k Ohmc·cm. A substrate can also be used. It usually an highly boron doped material p++ with a resistivity of 0.01-1 Ohm·cm, on which the epitaxial silicon layer is built. Usually, for Infra Red (IR) application (850 nm), the substrate or wafer has an overall thickness of 750 μm out of which the top 23 μm is the high resistive or lowly doped epitaxial silicon layer where the photogenerated minority carriers (e−) are created.
  • The thickness of the epitaxy layer is tuned to comply with the absorption of IR light in silicon which is in the order of 15-20 μm. The minority carriers should be generated in the epitaxial layer and not in the substrate so that they can be collected by the detectors or the cathodes of the photodiode junctions. The recombination inside the highly doped substrate has to be avoided.
  • In the present invention, the location of p-type control regions MIX0, MIX1 and n-type detection regions DET0, DET1 is changed and the detection regions DET0, DET1 surround the control regions MIX0, MIX1. In the present invention, the control regions MIX0, MIX1 are islands encapsulated by the detection regions. This change enables the distance between the nodes to reduce without compromising on the power consumption by using the NWELL detector regions as isolation between the two MIX electrodes. Hence, the resistance between the two MIX contacts remains high and the pixel size is reduced. By interchanging the position of control and detection regions, the n-type detection regions DET0, DET1 are now closer, which increase the chance of short-circuits and leakage of captured minority carriers. The present invention proposes to adapt the conductivity of the semiconductor layer 40 in order to provide an electrical insulation between the detection regions DET0, DET1 for avoiding leakage of minority carriers. A resistivity of at least 50 Ohm·cm allows sufficient isolation between the detection NWELL without significant impact on the power consumption as the PWELL MIX regions are encapsulated by the NWELL rings. The conductivity of the semiconductor layer 40 can be adapted for example by lightly doping the layer 40. The layer 40 may for example be doped p instead of p−− in the prior art. The fact of doping slightly more the layer 40 enables to increase slightly the concentration of holes in the layer and, thus, to decrease slightly the concentration of electrons in the layer 40. With a less resistive layer, the electron captured in the detection regions DET0, DET1 cannot leak anymore. The region around and between the detection regions DET0, DET1 should provide such an insulation.
  • The layer 40 may also comprise a semiconductor region, formed in the semiconductor layer and located between the detection regions. The layer 40 can contain a p-type implanted semiconductor region 45 that can be a shallow p+ layer, PWELL or deep PWELL between the detection elements DET0, DET1 to electrically isolate the two taps. A layer of shallow p+ or deeper PWELL can also be implemented between the NWELL nodes to isolate the two taps. This embodiment is not represented for the FSI case, but only BSI case, in FIG. 6, but it should be understood that this embodiment can be implemented in both FSI and BSI cases.
  • In a further embodiment presented in FIG. 6, the layer 40 may be formed on a substrate 44. The concentration of dopants in the substrate 44 may be higher than the one of the layer 40. For instance the substrate 44 may be a p++ layer whereas the layer 40 may be a player. This means that if the initial substrate 44 on which the device is built is p++, then a layer 40 lightly doped p++ should be formed above, prior building the control and detection regions MIX0, MIX1, DET0 and DET1. The conductivity of layer 40 between the detection regions DET0, DET1 should be adapted for providing electrical insulation and avoiding a leakage of minority carriers.
  • In the embodiments illustrated by FIGS. 5 and 6, the illumination 43 is a Front-Side-Illumination (FSI), i.e. the light impinges on the layer 40 on the same side as the circuitry 22, 21.
  • In a further embodiment presented in FIG. 7, the illumination 46 is a Back-Side-Illumination (BSI) and impinges on the substrate 44 on the other side of the chip. In the BSI case, the epitaxial layer 40 is thinned down to a range of, for example, 5-100 um (preferably 5 to 30 um) depending on the illumination wavelength of the targeted application. The highly doped substrate layer 44, is replaced by a thin layer in the order of 1-3 um depending on the process flow selected. The doping of this shallow implanted layer 44 is of the same order of magnitude as the original SUB p++ layer 44 in the FSI case.
  • In the BSI case, the same wafer material is used so the same nomenclature for lowly doped p−−, epitaxial silicon and highly doped p++ substrate can be applied.
  • The difference between the BSI and the FSI is that, in the BSI case, the majority of the highly doped p++ substrate is consumed by a back grinding step of the BSI processing. The backside of the wafer becomes the front side i.e. the optical area where the light is impinging. The majority of the substrate is back grinded to expose the lowly doped or highly resistivity epitaxy.
  • This change from FSI to BSI enables to place circuitry elements inside region 45 in between the taps for reducing the total size of the pixel 20, without affecting the fill factor of the device. The function of region 45 is to provide electrical isolation between the detectors and may contain circuitry. A shallow p+, PWELL or deep PWELL implant can be applied in region 45 located between the DET0, DET1 areas to isolate the two taps. Region 45 can be an electrically floating island or grounded in the embodiment of the invention where pixel circuitry is buried within. In case a PWELL or deep PWELL implants are applied, region 45 can accommodate circuitry elements (PIXEL circuitry in FIG. 8) and can be referred to as the circuit element region of the pixel.
  • In such a case, the resistivity of the p 40 layer can be a standard CMOS baseline doping; for instance 15 ohm·cm. A p−− epitaxy layer of 550 Ohm·cm to 10 k Ohm·cm can also be used in conjunction with region 45 to isolate the two taps. The fact of implementing a Back-Side-Illumination enables also a more efficient light collection. The resulting images have less digital noise, and low-light performance can be improved.
  • In FIG. 6, the detector device is presented with a layer 40 and a substrate 44. The device could also be implemented with only one layer 40, as in FIG. 5, if the conductivity of the layer 40 is adapted for providing electrical insulation between the detection regions DET0 and DET1.
  • In FIG. 8, the differences between the devices for Front-Side-Illumination (Scheme A) and Back-Side-Illumination (Scheme B) are better represented. In the BSI case, the epitaxial layer is thinned down to a depth depending on the illumination wavelength of the targeted application, for example, 5-100 μm and preferably 5 to 30 μm for Infra-red illumination wavelength. The highly doped substrate layer 44 of FIG. 6 and FIG. 7 is replaced by a thin layer in the order of 1-3 μm depending on the process flow selected. The doping of this shallow implanted layer 44 is of the same order of magnitude as the original SUB p++ layer 44 in the FSI case of FIG. 7. It should be understood that, in the FSI case, semiconductor regions 45 are not arranged for receiving pixel circuitry elements.

Claims (9)

1. A current-assisted photonic demodulator for detecting an electromagnetic radiation comprising:
a semiconductor layer on which an impinging electromagnetic radiation can generate pairs of majority and minority carriers therein and which is doped with a dopant of a first conductivity type,
at least two control regions (MIX0, MIX1) formed in the semiconductor layer, being doped with a dopant of the first conductivity type;
a source electrically connected to the two control regions, for generating a majority carrier current in the semiconductor layer between the two control regions (MIX0, MIX1), the majority carrier current being associated with an electrical field;
at least two detection regions (DET0, DET1) formed in the semiconductor layer and being doped with a dopant of a second conductivity type opposite to the first conductivity type, for forming a junction and collecting generated minority carriers, the minority carriers being directed towards one of the two detection regions (DET0, DET1) under the influence of the electrical field associated with the majority carrier current;
the two detection regions (DET0, DET1) surround the two control regions (MIX0, respectively, MIX1) in a plane parallel to the semiconductor layer, for forming at least two taps, consisting, each, of a control region and a detection region;
the concentration of dopants of the first conductivity type in the semiconductor layer provides an electrical insulation between the detection regions (DET0, DET1) by avoiding leakage of minority carriers from the detection regions (DET0, DET1);
the detector device, wherein:
the thickness of a semiconductor substrate on which the semiconductor layer is formed is configured for Back Side Illumination;
the semiconductor layer is an epitaxial layer;
the detector device further comprises a semiconductor region of the first conductivity type formed in the semiconductor layer (40) and located between the two detection regions (DET0, DET1) for insulating the detection regions (DET0, DET1), the semiconductor region being a well or a deep well and comprising pixel circuitry elements.
2. The detector device of claim 1, wherein the semiconductor layer is an epitaxial layer p doped.
3. The detector device of claim 1, wherein the semiconductor layer is an epitaxial layer n doped.
4. The detector device according to claim 1, wherein the semiconductor layer is formed on a semiconductor substrate doped with a dopant of the first conductivity type, wherein the dopant concentration of the semiconductor substrate is higher than the dopant concentration of the semiconductor layer.
5. The detector device according to claim 1, wherein the detection regions (DET0, DET1), comprises a well doped with a dopant of a conductivity type opposite to the first conductivity type.
6. The detector of claim 5, wherein the detection regions (DET0, DET1) further comprise an ohmic contact formed in the semiconductor layer on top of said well of said opposite conductivity type.
7. The detector device according to claim 1, wherein the control regions (MIX0, MIX1) comprise a well doped with a dopant of first conductivity type.
8. The detector device according to claim 7, wherein the control regions (MIX0, MIX1) further comprise an ohmic contact formed in the semiconductor layer on top of said well of said first conductivity type.
9. The detector device according to claim 7, further comprising a deep well, doped with a dopant of first conductivity type, formed in the semiconductor layer below the well of the control regions (MIX0, MIX1) for providing a strong field between the control regions (MIX0, MIX1).
US15/321,376 2014-06-27 2015-06-24 Majority current assisted radiation detector device Active US9716121B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/637,804 US10056416B2 (en) 2014-06-27 2017-06-29 Majority current assisted radiation detector device

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
EP14174824.4A EP2960952B1 (en) 2014-06-27 2014-06-27 Majority carrier current assisted radiation detector device
EP14174824.4 2014-06-27
PCT/EP2015/064244 WO2015197685A1 (en) 2014-06-27 2015-06-24 Majority current assisted radiation detector device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
PCT/EP2015/064244 A-371-Of-International WO2015197685A1 (en) 2014-06-27 2015-06-24 Majority current assisted radiation detector device

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US15/637,804 Continuation US10056416B2 (en) 2014-06-27 2017-06-29 Majority current assisted radiation detector device

Publications (2)

Publication Number Publication Date
US20170194367A1 true US20170194367A1 (en) 2017-07-06
US9716121B1 US9716121B1 (en) 2017-07-25

Family

ID=51059305

Family Applications (2)

Application Number Title Priority Date Filing Date
US15/321,376 Active US9716121B1 (en) 2014-06-27 2015-06-24 Majority current assisted radiation detector device
US15/637,804 Active US10056416B2 (en) 2014-06-27 2017-06-29 Majority current assisted radiation detector device

Family Applications After (1)

Application Number Title Priority Date Filing Date
US15/637,804 Active US10056416B2 (en) 2014-06-27 2017-06-29 Majority current assisted radiation detector device

Country Status (7)

Country Link
US (2) US9716121B1 (en)
EP (1) EP2960952B1 (en)
JP (2) JP6485880B2 (en)
KR (1) KR102492010B1 (en)
CN (1) CN106575658B (en)
BE (1) BE1023562B1 (en)
WO (1) WO2015197685A1 (en)

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2018117117A (en) * 2017-01-19 2018-07-26 ソニーセミコンダクタソリューションズ株式会社 Light receiving element, image pick-up device, and imaging apparatus
US10056416B2 (en) 2014-06-27 2018-08-21 Softkinetic Sensors Nv Majority current assisted radiation detector device
CN109997019A (en) * 2017-09-28 2019-07-09 索尼半导体解决方案公司 Photographing element and photographic device
DE102018105752A1 (en) * 2018-03-13 2019-09-19 X-Fab Semiconductor Foundries Gmbh Electrically modulated photodiode and method for its production
US20190331773A1 (en) * 2018-04-27 2019-10-31 Avago Technologies General Ip (Singapore) Pte. Ltd. Quadruple well for electrical cross-talk noise attenuation
US20210135022A1 (en) * 2018-07-18 2021-05-06 Sony Semiconductor Solutions Corporation Light reception device and distance measurement module
JPWO2020017341A1 (en) * 2018-07-18 2021-07-15 ソニーセミコンダクタソリューションズ株式会社 Light receiving element and ranging module
US20210225907A1 (en) * 2018-07-18 2021-07-22 Sony Semiconductor Solutions Corporation Light-receiving element and distance measurement module
US11079476B2 (en) * 2018-07-18 2021-08-03 Sony Semiconductor Solutions Corporation Light-receiving element and distance measurement module
JPWO2020017342A1 (en) * 2018-07-18 2021-08-12 ソニーセミコンダクタソリューションズ株式会社 Light receiving element and ranging module
JPWO2020017343A1 (en) * 2018-07-18 2021-08-19 ソニーセミコンダクタソリューションズ株式会社 Light receiving element and ranging module
US20210293956A1 (en) * 2018-07-18 2021-09-23 Sony Semiconductor Solutions Corporation Light-receiving element and distance-measuring module
US20210351309A1 (en) * 2020-05-08 2021-11-11 Melexis Technologies Nv Photonic mixer device
CN113645421A (en) * 2020-04-27 2021-11-12 爱思开海力士有限公司 Image sensor with a plurality of pixels
CN114554119A (en) * 2020-11-25 2022-05-27 爱思开海力士有限公司 Image sensing device
US11362126B2 (en) 2018-07-18 2022-06-14 Sony Semiconductor Solutions Corporation Light reception device and distance measurement module
CN114697580A (en) * 2020-12-29 2022-07-01 爱思开海力士有限公司 Image sensing device
US11652123B2 (en) * 2019-12-12 2023-05-16 SK Hynix Inc. Image sensing device
TWI813698B (en) * 2018-07-18 2023-09-01 日商索尼半導體解決方案公司 Light receiving element and ranging module
US11769782B2 (en) * 2018-05-02 2023-09-26 Sony Semiconductor Solutions Corporation Solid-state imaging element and imaging apparatus

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP3193369B1 (en) * 2016-01-15 2021-11-17 Sony Depthsensing Solutions N.V. A detector device with majority current and isolation means
EP3193190B1 (en) 2016-01-15 2023-04-12 Sony Depthsensing Solutions N.V. A detector device with majority current and a circuitry for controlling the current
CN107851656B (en) 2016-03-04 2022-12-16 索尼公司 Imaging device and distance measurement system
KR102379380B1 (en) * 2017-01-19 2022-03-28 소니 세미컨덕터 솔루션즈 가부시키가이샤 Light-receiving element, imaging element and imaging device
KR102484157B1 (en) 2017-03-19 2023-01-03 코빌타 오와이 Systems and methods for capturing modulated images
US11081509B2 (en) * 2017-05-08 2021-08-03 Vrije Universiteit Brussel Detector for fast-gated detection of electromagnetic radiation
JP6761534B2 (en) * 2017-08-09 2020-09-23 ソニーセミコンダクタソリューションズ株式会社 Control method of solid-state image sensor, electronic device and solid-state image sensor
EP3518418A1 (en) * 2018-01-30 2019-07-31 Vrije Universiteit Brussel Electronic mixer
JP7054639B2 (en) * 2018-03-16 2022-04-14 ソニーセミコンダクタソリューションズ株式会社 Light receiving elements and electronic devices
JP7146483B2 (en) * 2018-06-27 2022-10-04 ソニーセミコンダクタソリューションズ株式会社 Light receiving device, its control method, and electronic device
TW202006788A (en) * 2018-07-18 2020-02-01 日商索尼半導體解決方案公司 Light receiving element and range-finding module
JP2020088142A (en) * 2018-11-26 2020-06-04 ソニーセミコンダクタソリューションズ株式会社 Light receiving element and electronic apparatus
TW202101746A (en) * 2019-02-01 2021-01-01 日商索尼半導體解決方案公司 Light receiving element, solid-state imaging device and ranging device
KR20210002880A (en) * 2019-07-01 2021-01-11 에스케이하이닉스 주식회사 Pixel, and Image Sensor including the same
KR20210112055A (en) 2020-03-04 2021-09-14 에스케이하이닉스 주식회사 Pixel, and Image Sensor including the same
KR20220141005A (en) * 2021-04-12 2022-10-19 에스케이하이닉스 주식회사 Image Sensing Device
DE102022101149A1 (en) * 2022-01-19 2023-07-20 OSRAM Opto Semiconductors Gesellschaft mit beschränkter Haftung DETECTOR, LIDAR MODULE AND METHOD OF OPERATING A LIDAR MODULE
WO2023162651A1 (en) * 2022-02-28 2023-08-31 ソニーセミコンダクタソリューションズ株式会社 Light-receiving element and electronic apparatus

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0875939A1 (en) * 1997-04-30 1998-11-04 Interuniversitair Micro-Elektronica Centrum Vzw A spatially-modulated detector for electromagnetic radiation
EP2023399B1 (en) 2003-09-02 2020-01-08 Sony Depthsensing Solutions SA/NV Photonic Mixer
US8129813B2 (en) 2003-09-18 2012-03-06 Ic-Haus Gmbh Optoelectronic sensor and device for 3D distance measurement
US7843029B2 (en) * 2006-03-31 2010-11-30 National University Corporation Shizuoka University Semiconductor range-finding element and solid-state imaging device
EP2081004A1 (en) * 2008-01-17 2009-07-22 Vrije Universiteit Brussel Photospectrometer
GB2474631A (en) 2009-10-14 2011-04-27 Optrima Nv Photonic Mixer
GB201014843D0 (en) * 2010-09-08 2010-10-20 Univ Edinburgh Single photon avalanche diode for CMOS circuits
GB2486208A (en) * 2010-12-06 2012-06-13 Melexis Tessenderlo Nv Demodulation sensor and method for detection and demodulation of temporarily modulated electromagnetic fields for use in Time of Flight applications.
EP2803090B1 (en) * 2012-01-10 2016-05-25 Softkinetic Sensors N.V. Multispectral sensor
JP5977366B2 (en) * 2013-01-10 2016-08-24 ソフトキネティック センサー エヌブイ Color invisible light sensor, eg IR sensor, ie multispectral sensor
EP2960952B1 (en) 2014-06-27 2019-01-02 Sony Depthsensing Solutions SA/NV Majority carrier current assisted radiation detector device

Cited By (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10056416B2 (en) 2014-06-27 2018-08-21 Softkinetic Sensors Nv Majority current assisted radiation detector device
US11039094B2 (en) * 2017-01-19 2021-06-15 Sony Semiconductor Solutions Corporation Light receiving element, imaging element, and imaging device
JP2018117117A (en) * 2017-01-19 2018-07-26 ソニーセミコンダクタソリューションズ株式会社 Light receiving element, image pick-up device, and imaging apparatus
US11632504B2 (en) 2017-01-19 2023-04-18 Sony Semiconductor Solutions Corporation Light receiving element, imaging element, and imaging device
CN109997019A (en) * 2017-09-28 2019-07-09 索尼半导体解决方案公司 Photographing element and photographic device
US10840284B2 (en) 2017-09-28 2020-11-17 Sony Semiconductor Solutions Corporation Imaging element with a first and second converging portion for converging light between a first and second signal extraction portion of adjacent pixels
US11177410B2 (en) 2018-03-13 2021-11-16 X-Fab Semiconductor Foundries Gmbh Electrically modulated IR sensitive photodiode and its integration in CMOS
DE102018105752A1 (en) * 2018-03-13 2019-09-19 X-Fab Semiconductor Foundries Gmbh Electrically modulated photodiode and method for its production
DE102018105752B4 (en) 2018-03-13 2019-10-24 X-Fab Semiconductor Foundries Gmbh Electrically modulated photodiode and method for its production
US20190331773A1 (en) * 2018-04-27 2019-10-31 Avago Technologies General Ip (Singapore) Pte. Ltd. Quadruple well for electrical cross-talk noise attenuation
US11769782B2 (en) * 2018-05-02 2023-09-26 Sony Semiconductor Solutions Corporation Solid-state imaging element and imaging apparatus
JPWO2020017341A1 (en) * 2018-07-18 2021-07-15 ソニーセミコンダクタソリューションズ株式会社 Light receiving element and ranging module
TWI813698B (en) * 2018-07-18 2023-09-01 日商索尼半導體解決方案公司 Light receiving element and ranging module
JPWO2020017343A1 (en) * 2018-07-18 2021-08-19 ソニーセミコンダクタソリューションズ株式会社 Light receiving element and ranging module
US20210270940A1 (en) * 2018-07-18 2021-09-02 Sony Semiconductor Solutions Corporation Light-receiving element and distance-measuring module
US20210293956A1 (en) * 2018-07-18 2021-09-23 Sony Semiconductor Solutions Corporation Light-receiving element and distance-measuring module
JP7451395B2 (en) 2018-07-18 2024-03-18 ソニーセミコンダクタソリューションズ株式会社 Photodetector and ranging module
US11916154B2 (en) 2018-07-18 2024-02-27 Sony Semiconductor Solutions Corporation Light receiving element and ranging module having a plurality of pixels that each includes voltage application units and charge detection units
US11079476B2 (en) * 2018-07-18 2021-08-03 Sony Semiconductor Solutions Corporation Light-receiving element and distance measurement module
TWI832874B (en) * 2018-07-18 2024-02-21 日商索尼半導體解決方案公司 Light-receiving element and distance measurement module
US11362126B2 (en) 2018-07-18 2022-06-14 Sony Semiconductor Solutions Corporation Light reception device and distance measurement module
JP7395462B2 (en) 2018-07-18 2023-12-11 ソニーセミコンダクタソリューションズ株式会社 Photodetector and ranging module
US11378659B2 (en) * 2018-07-18 2022-07-05 Sony Semiconductor Solutions Corporation Light reception device and distance measurement module
US11538942B2 (en) 2018-07-18 2022-12-27 Sony Semiconductor Solutions Corporation Light receiving element and ranging module having light receiving regions and an isolation portion between adjacent light receiving regions
TWI816827B (en) * 2018-07-18 2023-10-01 日商索尼半導體解決方案公司 Light-receiving element and ranging module
US20210225907A1 (en) * 2018-07-18 2021-07-22 Sony Semiconductor Solutions Corporation Light-receiving element and distance measurement module
US20210135022A1 (en) * 2018-07-18 2021-05-06 Sony Semiconductor Solutions Corporation Light reception device and distance measurement module
US11652175B2 (en) * 2018-07-18 2023-05-16 Sony Semiconductor Solutions Corporation Light reception device and distance measurement module
US11670664B2 (en) * 2018-07-18 2023-06-06 Sony Semiconductor Solutions Corporation Light-receiving element and distance measurement module using indirect time of flight
JP7297751B2 (en) 2018-07-18 2023-06-26 ソニーセミコンダクタソリューションズ株式会社 Light receiving element and ranging module
JPWO2020017342A1 (en) * 2018-07-18 2021-08-12 ソニーセミコンダクタソリューションズ株式会社 Light receiving element and ranging module
US11652123B2 (en) * 2019-12-12 2023-05-16 SK Hynix Inc. Image sensing device
US11587961B2 (en) * 2020-04-27 2023-02-21 SK Hynix Inc. Image sensor for detecting a distance from a target object
CN113645421A (en) * 2020-04-27 2021-11-12 爱思开海力士有限公司 Image sensor with a plurality of pixels
US20210351309A1 (en) * 2020-05-08 2021-11-11 Melexis Technologies Nv Photonic mixer device
US11990556B2 (en) * 2020-05-08 2024-05-21 Melexis Technologies Nv Photonic mixer device
CN114554119A (en) * 2020-11-25 2022-05-27 爱思开海力士有限公司 Image sensing device
CN114697580A (en) * 2020-12-29 2022-07-01 爱思开海力士有限公司 Image sensing device

Also Published As

Publication number Publication date
EP2960952B1 (en) 2019-01-02
CN106575658A (en) 2017-04-19
US20170301708A1 (en) 2017-10-19
JP6930805B2 (en) 2021-09-01
BE1023562B1 (en) 2017-05-04
KR102492010B1 (en) 2023-01-26
US10056416B2 (en) 2018-08-21
JP2017522727A (en) 2017-08-10
KR20170040124A (en) 2017-04-12
EP2960952A1 (en) 2015-12-30
WO2015197685A1 (en) 2015-12-30
JP2019134167A (en) 2019-08-08
JP6485880B2 (en) 2019-03-20
CN106575658B (en) 2018-11-13
US9716121B1 (en) 2017-07-25

Similar Documents

Publication Publication Date Title
US10056416B2 (en) Majority current assisted radiation detector device
US11579267B2 (en) High-speed light sensing apparatus
TWI690068B (en) Optical sensor
US9257589B2 (en) Single photon avalanche diode with second semiconductor layer burried in epitaxial layer
KR102311615B1 (en) A detector device with majority current and isolation means
US8946617B2 (en) Photodiode having a p-n junction with varying expansion of the space charge zone due to application of a variable voltage
KR20130011997A (en) Semiconductor structure for photon detection
CN108933149B (en) Imaging sensor pixel and system
US20230369378A1 (en) Photodiode and manufacturing method thereof
Ghormishi et al. Crosstalk characterization in back-side illuminated photodiodes
EP3782192A1 (en) Segmented channel stop grid for crosstalk mitigation in visible imaging arrays

Legal Events

Date Code Title Description
AS Assignment

Owner name: SOFTKINETIC SENSORS NV, BELGIUM

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FOTOPOULOU, KYRIAKI KORINA;VAN DER TEMPEL, WARD;SIGNING DATES FROM 20170420 TO 20170509;REEL/FRAME:042691/0584

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4