US20170026000A1 - Linearizing circuit and method for amplifier - Google Patents

Linearizing circuit and method for amplifier Download PDF

Info

Publication number
US20170026000A1
US20170026000A1 US15/289,913 US201615289913A US2017026000A1 US 20170026000 A1 US20170026000 A1 US 20170026000A1 US 201615289913 A US201615289913 A US 201615289913A US 2017026000 A1 US2017026000 A1 US 2017026000A1
Authority
US
United States
Prior art keywords
mode
amplifying transistor
circuit
amplifier
biasing circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/289,913
Inventor
Jianxing NI
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Skyworks Solutions Inc
Original Assignee
Skyworks Solutions Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Skyworks Solutions Inc filed Critical Skyworks Solutions Inc
Priority to US15/289,913 priority Critical patent/US20170026000A1/en
Publication of US20170026000A1 publication Critical patent/US20170026000A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/02Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation
    • H03F1/0205Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers
    • H03F1/0211Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers with control of the supply voltage or current
    • H03F1/0216Continuous control
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/20Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
    • H03F3/21Power amplifiers, e.g. Class B amplifiers, Class C amplifiers with semiconductor devices only
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/58Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
    • H01L23/64Impedance arrangements
    • H01L23/66High-frequency adaptations
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/02Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation
    • H03F1/0205Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers
    • H03F1/0261Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers with control of the polarisation voltage or current, e.g. gliding Class A
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/32Modifications of amplifiers to reduce non-linear distortion
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/56Modifications of input or output impedances, not otherwise provided for
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/189High-frequency amplifiers, e.g. radio frequency amplifiers
    • H03F3/19High-frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/189High-frequency amplifiers, e.g. radio frequency amplifiers
    • H03F3/19High-frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only
    • H03F3/195High-frequency amplifiers, e.g. radio frequency amplifiers with semiconductor devices only in integrated circuits
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/20Power amplifiers, e.g. Class B amplifiers, Class C amplifiers
    • H03F3/24Power amplifiers, e.g. Class B amplifiers, Class C amplifiers of transmitter output stages
    • H03F3/245Power amplifiers, e.g. Class B amplifiers, Class C amplifiers of transmitter output stages with semiconductor devices only
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/02Transmitters
    • H04B1/04Circuits
    • H04B1/0475Circuits with means for limiting noise, interference or distortion
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2223/00Details relating to semiconductor or other solid state devices covered by the group H01L23/00
    • H01L2223/58Structural electrical arrangements for semiconductor devices not otherwise provided for
    • H01L2223/64Impedance arrangements
    • H01L2223/66High-frequency adaptations
    • H01L2223/6644Packaging aspects of high-frequency amplifiers
    • H01L2223/665Bias feed arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2223/00Details relating to semiconductor or other solid state devices covered by the group H01L23/00
    • H01L2223/58Structural electrical arrangements for semiconductor devices not otherwise provided for
    • H01L2223/64Impedance arrangements
    • H01L2223/66High-frequency adaptations
    • H01L2223/6644Packaging aspects of high-frequency amplifiers
    • H01L2223/6655Matching arrangements, e.g. arrangement of inductive and capacitive components
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • H01L2224/05554Shape in top view being square
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19105Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/18Indexing scheme relating to amplifiers the bias of the gate of a FET being controlled by a control signal
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/222A circuit being added at the input of an amplifier to adapt the input impedance of the amplifier
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/318A matching circuit being used as coupling element between two amplifying stages
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/387A circuit being added at the output of an amplifier to adapt the output impedance of the amplifier
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/451Indexing scheme relating to amplifiers the amplifier being a radio frequency amplifier
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/555A voltage generating circuit being realised for biasing different circuit elements
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/02Transmitters
    • H04B1/04Circuits
    • H04B2001/0408Circuits with power amplifiers
    • H04B2001/0425Circuits with power amplifiers with linearisation using predistortion

Definitions

  • the present disclosure generally relates to multi-mode power amplifiers having improved linearity.
  • PA power amplifier
  • GPRS general packet radio service
  • EDGE enhanced data rates for GSM evolution
  • the present disclosure relates to a power-amplifier (PA) including a PA circuit that includes a bipolar junction transistor (BJT) having a base, a collector and an emitter.
  • the BJT is configured to receive a radio-frequency (RF) signal through an input path and amplify the RF signal.
  • the PA further includes a biasing circuit in communication with the PA circuit.
  • the biasing circuit is configured to provide a first bias signal or a second bias signal to the PA circuit for operation in a first mode or a second mode, respectively.
  • Each of the first bias signal and the second bias signal is routed to the BJT through a path that includes a common node and a ballast.
  • the PA further includes a linearizing circuit implemented between the common node and a node along the input path.
  • the linearizing circuit is configured to provide a coupling path between the common node and the input path to improve linearity of the PA circuit operating in the first mode while allowing the ballast to be sufficiently robust for the PA circuit operating in the second mode.
  • the ballast can include a DC ballasting resistance such as a DC ballasting resistor.
  • the BJT can include a heterojunction bipolar transistor (HBT) such as a gallium arsenide (GaAs) HBT.
  • HBT heterojunction bipolar transistor
  • GaAs gallium arsenide
  • the BJT can be configured such that the RF signal is received at the base through the input path, and the amplified RF signal is output through the collector.
  • the first mode can include an EDGE (enhanced data rates for GSM evolution) mode
  • the second mode can include a GPRS (general packet radio service) mode.
  • the biasing circuit can include a current mirror that generates the first bias signal for the operation of the PA circuit in the EDGE mode.
  • the current mirror can include a BJT coupled to a reference current source, with the first bias signal being output through an emitter of the BJT to be provided to the common node.
  • the ballast can be implemented between the common node and the base of the PA BJT, such that the common node functions as a base-emitter junction between the base of the PA BJT and the emitter of the current mirror BJT.
  • the input path can include a DC blocking capacitance implemented between the base of the PA BJT and a node where the linearizing circuit is connected to.
  • the linearizing circuit can be configured to couple the RF signal between the input path and the base-emitter junction to provide rectification on the base-emitter junction and correct AM-AM distortion and thereby yield the improved linearity.
  • the biasing circuit can include a bias resistance implemented between a GPRS bias node and the common node, such that the second bias signal is provided to the gate of the BJT from the GPRS bias node through the bias resistance, the common node, and the ballast.
  • the PA circuit can include a second BJT configured to provide another stage of amplification.
  • the second BJT can be implemented so that the input path of the BJT is coupled to an output of the second BJT.
  • the second BJT can be configured to receive the amplified RF signal from the BJT.
  • the linearizing circuit can include a capacitance such as a capacitor. In some embodiments, the linearizing circuit can further include a resistance such as a resistor connected in series with the capacitance. In some embodiments, the linearizing circuit can further include an inductance such as an inductor connected in series with the capacitance.
  • the present disclosure relates to a power-amplifier (PA) module (PAM) that includes a packaging substrate configured to receive a plurality of components.
  • the PAM further includes a power amplifier (PA) circuit formed on a die that is mounted on the packaging substrate.
  • the PA circuit includes a bipolar junction transistor (BJT) having a base, a collector and an emitter.
  • the BJT is configured to receive a radio-frequency (RF) signal through an input path and amplify the RF signal.
  • the PAM further includes a biasing circuit in communication with the PA circuit.
  • the biasing circuit is configured to provide a first bias signal or a second bias signal to the PA circuit for operation in a first mode or a second mode, respectively.
  • Each of the first bias signal and the second bias signal is routed to the BJT through a path that includes a common node and a ballast.
  • the PAM further includes a linearizing circuit implemented between the common node and a node along the input path.
  • the linearizing circuit is configured to provide a coupling path between the common node and the input path to improve linearity of the PA circuit operating in the first mode while allowing the ballast to be sufficiently robust for the PA circuit operating in the second mode.
  • the biasing circuit can be formed on the die. In some embodiments, at least a portion of the linearizing circuit can be formed on the die.
  • the present disclosure relates to a wireless device that includes a transceiver configured to process RF signals, an antenna in communication with the transceiver and configured to facilitate transmission of an amplified RF signal.
  • the wireless device further includes a power amplifier (PA) module in communication with the transceiver and configured to generate the amplified RF signal.
  • the PA module includes a power amplifier (PA) circuit that includes a bipolar junction transistor (BJT) having a base, a collector and an emitter.
  • the BJT is configured to receive a radio-frequency (RF) signal through an input path and amplify the RF signal.
  • the PA module further includes a biasing circuit in communication with the PA circuit.
  • the biasing circuit is configured to provide a first bias signal or a second bias signal to the PA circuit for operation in a first mode or a second mode, respectively.
  • Each of the first bias signal and the second bias signal is routed to the BJT through a path that includes a common node and a ballast.
  • the PA module further includes a linearizing circuit implemented between the common node and a node along the input path. The linearizing circuit is configured to provide a coupling path between the common node and the input path to improve linearity of the PA circuit operating in the first mode while allowing the ballast to be sufficiently robust for the PA circuit operating in the second mode.
  • the present disclosure relates to a method for operating a power-amplifier (PA).
  • the method includes receiving a radio-frequency (RF) signal through an input path in a PA circuit that includes a bipolar junction transistor (BJT) having a base, a collector and an emitter.
  • the method further includes providing a first bias signal or a second bias signal to the PA circuit for operation in a first mode or a second mode, respectively.
  • Each of the first bias signal and the second bias signal is routed to the BJT through a path that includes a common node and a ballast.
  • the method further includes coupling the common node and a node along the input path with a linearizing circuit to improve linearity of the PA circuit operating in the first mode while allowing the ballast to be sufficiently robust for the PA circuit operating in the second mode.
  • the present disclosure relates to a method for fabricating a power-amplifier (PA) die.
  • the method includes providing a semiconductor substrate, and forming a power amplifier (PA) circuit on the semiconductor substrate.
  • the PA circuit includes a bipolar junction transistor (BJT) having a base, a collector and an emitter, and the PA circuit is configured to receive a radio-frequency (RF) signal through an input path and amplify the RF signal.
  • the method further includes forming a biasing circuit on the semiconductor die.
  • the biasing circuit is configured to provide a first bias signal or a second bias signal to the PA circuit for operation in a first mode or a second mode, respectively.
  • Each of the first bias signal and the second bias signal is routed to the PA circuit through a path that includes a common node and a ballast.
  • the method further includes forming at least a portion of a linearizing circuit on the semiconductor substrate.
  • the linearizing circuit is implemented between the common node and a node along the input path.
  • the linearizing circuit is configured to provide a coupling path between the common node and the input path to improve linearity of the PA circuit operating in the first mode while allowing the ballast to be sufficiently robust for the PA circuit operating in the second mode.
  • the semiconductor substrate can include gallium arsenide (GaAs).
  • GaAs gallium arsenide
  • the BJT can be a heterojunction bipolar transistor (HBT).
  • FIG. 1 depicts a power amplifier (PA) being biased with a biasing circuit via a linearizing circuit.
  • PA power amplifier
  • FIG. 2 shows an example PA being provided with bias signals from a biasing circuit.
  • FIG. 3 shows an example where a linearizing circuit having one or more features as described herein can be implemented for the example biasing configuration of FIG. 2 .
  • FIG. 4 shows an example of the linearizing circuit.
  • FIGS. 5A and 5B show more examples of the linearizing circuit.
  • FIGS. 6A and 6B show yet more examples of the linearizing circuit.
  • FIG. 7 shows an example of performance improvement that can be obtained by implementation of a linearizing circuit having one or more features as described herein.
  • FIG. 8 shows an example where performance improvement such as the example of FIG. 7 can be obtained without significant degradation in performance of other parameters.
  • FIGS. 9A-9E show various non-limiting examples of how a linearizing circuit having one or more features as described herein can be implemented on or relative to one or more semiconductor die.
  • FIG. 10 shows that in some embodiments, a linearizing circuit having one or more features as described herein can be a part of a module.
  • FIG. 11 shows that in some embodiments, a linearizing circuit having one or more features as described herein can be a part of a wireless device.
  • PA power amplifier
  • some PA devices can be configured to provide dual mode functionalities such as GPRS (general packet radio service) and EDGE (enhanced data rates for GSM evolution) modes.
  • dual-mode PA devices can be controlled by, for example, a finger-based integrated power amplifier control (FB-iPAC) control circuit. Examples related to such a control circuit can be found in U.S. Patent Application Publication No. US20140049321 titled SYSTEMS, CIRCUITS AND METHODS RELATED TO CONTROLLERS FOR RADIO-FREQUENCY POWER AMPLIFIERS which is expressly incorporated by reference in its entirety.
  • FB-iPAC finger-based integrated power amplifier control
  • such PA devices can be implemented on an HBT (heterojunction bipolar transistor) die, and can benefit from both lower cost and higher performance.
  • HBT heterojunction bipolar transistor
  • a DC ballasting resistance e.g., a resistor
  • a portion of the HBT PA die corresponding to the GPRS section typically needs to be robust under extreme conditions, since the PA is driven to higher power in the GPRS mode.
  • a higher-valued DC ballasting resistor is typically provided for each HBT finger to reduce the thermal positive feedback which can be caused by Vbe and/or operating temperature of the HBT.
  • AM-AM distortion can be a significant cause of non-linearity.
  • a higher-valued DC ballasting resistor can yield such AM-AM distortion, thereby degrading the linearity performance and creating a design challenge.
  • FIG. 1 shows a PA biasing configuration 100 where a PA circuit 106 is being biased by a biasing circuit 102 via or with a linearizing circuit 104 .
  • the PA biasing configuration 100 can include one or more features that can address some or all of the foregoing challenges.
  • FIG. 2 shows an example biasing configuration 10 in which a linearizing circuit as described herein can be implemented.
  • the example biasing configuration 10 is shown to include an example PA circuit 16 in communication with an example biasing circuit 12 .
  • the example PA circuit 16 is depicted as having an input port RF_IN for receiving an RF signal to be amplified. Such an amplified RF signal can exit the PA circuit 16 through an output port RF_OUT.
  • the input RF signal received at the input port RF_IN can be provided to the base of the first HBT (Q 1 ) through, for example, a DC blocking capacitance (e.g., capacitor) C 1 .
  • the input path to the first HBT (Q 1 ) may or may not include an input matching network (not shown).
  • the RF signal amplified by the first HBT (Q 1 ) can be output through the HBT's collector, and such an output can be provided to the base of the second HBT (Q 1 ) through, for example, a DC blocking capacitance (e.g., capacitor) C 2 .
  • the path between the first and second HBTs (Q 1 , Q 2 ) may or may not include an interstage matching network (not shown).
  • the RF signal amplified by the second HBT (Q 2 ) can be output through the HBT's collector, and such an output can be provided to the output port RF_OUT of the PA circuit 16 .
  • the output path from the second HBT (Q 2 ) may or may not include an output matching network (not shown).
  • supply voltage VCC for the first HBT (Q 1 ) can be provided to its collector.
  • supply voltage VCC for the second HBT (Q 2 ) can be provided to its collector.
  • a bias signal for the first stage of the PA circuit 16 for both of the GPRS and EDGE modes can be provided to the base of the first HBT (Q 1 ) from a bias node GPRS_EDGE_BIAS 1 of the biasing circuit 12 .
  • a GPRS bias signal can be provided to the base of Q 2 from a bias node GPRS_BIAS 2 of the biasing circuit 12 through a resistance R 2 and a DC ballast resistance R 1 .
  • An EDGE bias signal for Q 2 can be provided from a current mirror, where a reference current from a bias node EDGE_BIAS 2 is mirrored in a supply path that includes a supply node VCC and an HBT (Q 3 ).
  • the mirrored current can be provided to the base of Q 2 as a bias voltage by passing through the DC ballast resistance R 1 .
  • the example current mirror in the bias circuit 12 is depicted as including diodes D 1 and D 2 on the reference side.
  • the example current mirror is also depicted as having the base of Q 3 coupled to the bias node EDGE_BIAS 2 .
  • a capacitance C 3 is depicted as coupling the foregoing path between EDGE_BIAS 2 and Q 3 to the ground.
  • FIG. 3 shows that in some embodiments, a biasing configuration 100 can be implemented such that a linearizing circuit 104 along a path 112 couples a node 100 (between R 1 , R 2 and the emitter of Q 3 ) with a node 114 (on the input side of the DC block capacitance C 2 ).
  • a linearizing circuit 104 couples a node 100 (between R 1 , R 2 and the emitter of Q 3 ) with a node 114 (on the input side of the DC block capacitance C 2 ).
  • the linearizing circuit 104 are described herein in greater detail.
  • the current mirror, resistances R 1 and R 2 , and the biasing of Q 1 can be configured in a similar manner as the example of FIG. 2 .
  • the linearizing circuit 104 is depicted as being part of a biasing circuit 102 . However, it will be understood that some or all of the linearizing circuit 104 can be part of the biasing circuit 102 , be part of a PA circuit 106 , be outside of both of the biasing circuit 102 and the PA circuit 106 , or any combination thereof.
  • the DC ballasting resistance R 1 can be increased to any value needed or desired for ruggedness to accommodate, for example, the GPRS mode (e.g., GMSK modulation). Such a resistance can be configured to protect the RF array from effects such as thermal runaway.
  • the DC ballasting resistance R 1 can operate in conjunction with another resistance (e.g., resistance R 2 ) as a biasing network for the GPRS mode.
  • Q 3 can be turned ON to accommodate, for example, the EDGE mode (e.g., GMSK modulation).
  • the EDGE-mode biasing current can pass through the DC ballasting resistance R 1 as well.
  • the path 112 with the linearizing circuit 104 can provide a coupling path for RF power entering (Q 2 ) (e.g., from the preceding stage (Q 1 )) to the emitter of Q 3 .
  • Such a coupling can yield rectification on the base-emitter junction of Q 2 and Q 3 to thereby correct AM-AM distortion, and hence improve linearity.
  • PA robustness can be achieved with the relatively large DC ballasting resistance R 1 .
  • FIGS. 4-6 show various non-limiting examples of the linearizing circuit 104 described in reference to FIG. 3 .
  • the linearizing circuit 104 can be implemented on one or more stages of a PA circuit.
  • the linearizing circuit 104 can be implemented on a given stage of a PA circuit, and such a stage may or may not be preceded or be followed by another stage.
  • the linearizing circuit 104 can include a capacitance C 4 (e.g., capacitor) along the path 112 that couples the nodes 110 and 114 .
  • a capacitance (C 4 ) can provide the rectification functionality on the base-emitter junction of Q and Q 3 as described in reference to FIGS. 3 (Q 2 and Q 3 ) to thereby correct AM-AM distortion, and hence improve linearity.
  • the linearizing circuit 104 can include a capacitance C 5 (e.g., capacitor) connected in series with an inductance L 5 along the path 112 that couples the nodes 110 and 114 .
  • the inductance L 5 is between the capacitance C 5 and the node 114 .
  • the order of L 5 and C 5 is reversed, so that the inductance L 5 is between the capacitance C 5 and the node 110 .
  • the linearizing circuit 104 can include a capacitance C 6 (e.g., capacitor) connected in series with a resistance R 6 (e.g., resistor) along the path 112 that couples the nodes 110 and 114 .
  • the resistance R 6 is between the capacitance C 6 and the node 114 .
  • the order of R 6 and C 6 is reversed, so that the resistance R 6 is between the capacitance C 6 and the node 110 .
  • FIG. 7 shows an example of improvement in linearity performance that can be obtained by use of a linearizing circuit as described herein.
  • a horizontal dashed line 150 represents a specified value for an adjacent channel power ratio (ACPR) parameter in a range of power output gain of the PA 106 of FIG. 3 .
  • ACPR can represent linearity or non-linearity of a PA.
  • the curve indicated as 152 represents simulated ACPR as a function of output power of the PA 16 of FIG. 2 where linearizing circuit is not present.
  • the ACPR value exceeds the specified ACPR value 150 when the power output gain is greater than about 26.0 dBm.
  • the example PA's output gain is high, its non-linearity exceeds the specified value.
  • the curve indicated as 154 represents simulated ACPR as a function of output power of the PA 106 of FIG. 3 where linearizing circuit 104 is present.
  • the linearizing circuit 104 includes a capacitance similar to C 4 of FIG. 4 .
  • the ACPR value remains well below the specified ACPR value 150 throughout the power output gain.
  • values of resistances and capacitances can be selected depending on particular designs.
  • FIG. 8 shows by way of example that the foregoing improvement in linearity can be achieved without necessarily sacrificing performance of other operating parameters.
  • power output gain is plotted as a function of power control voltage Vramp.
  • Vramp power control voltage
  • Such a voltage can control, for example, the level of output power for GMSK modulation or optimize the performance of EDGE modulation.
  • the addition of the linearizing circuit (such as the example of FIG. 4 ) in FIG. 3 has little or no degrading effect on the Vramp dependence of the power output gain.
  • a linearizing circuit having one or more features as described herein can be implemented in different products.
  • FIGS. 9-11 show non-limiting examples of such products.
  • FIGS. 9A-9E show various examples of how a linearizing circuit 104 can be implemented at a die level.
  • FIG. 10 shows an example of how a linearizing circuit 104 can be implemented in a module such as a packaged module.
  • FIG. 11 shows an example of how a linearizing circuit can be implemented in a wireless device.
  • FIGS. 9A-9E show that a linearizing circuit 104 having one or more features as described herein can be implemented on one or more die.
  • FIG. 9A shows that in some embodiments, a linearizing circuit 104 can be formed on a semiconductor substrate 202 of a die 200 that also includes a biasing circuit 102 and a PA circuit 106 .
  • Such a die can include, for example, an HBT die based on gallium arsenide (GaAs) substrate.
  • GaAs gallium arsenide
  • FIGS. 9B-9E show examples where a biasing circuit 102 can be implemented on a first die 200 a, and a PA circuit 106 can be implemented on a second die 200 b.
  • FIG. 9B shows that in some embodiments, a linearizing circuit 104 having one or more features as described herein can be implemented on the first die 200 a that includes the bias circuit 102 .
  • FIG. 9C shows that in some embodiments, a linearizing circuit 104 having one or more features as described herein can be implemented on the second die 200 b that includes the PA circuit 106 .
  • FIG. 9B shows that in some embodiments, a linearizing circuit 104 having one or more features as described herein can be implemented on the first die 200 a that includes the bias circuit 102 .
  • FIG. 9C shows that in some embodiments, a linearizing circuit 104 having one or more features as described herein can be implemented on the second die 200 b that includes the PA circuit 106 .
  • FIG. 9B shows that in some embodiments,
  • FIG. 9D shows that in some embodiments, a linearizing circuit 104 having one or more features as described herein can be implemented partly on the first die 200 a, partly on the second die 200 b, and partly out of both die 200 a, 200 b.
  • FIG. 9E shows that in some embodiments, a linearizing circuit 104 having one or more features as described herein can be implemented substantially out of both die 200 a, 200 b. Other configurations are also possible.
  • FIG. 10 schematically depicts an example module 300 that can be configured to include a linearizing circuit 104 having one or more features as described herein.
  • the example module 300 is shown to include a PA die 302 that includes a PA circuit 106 (e.g., HBT PA circuit).
  • a biasing circuit 102 and a linearizing circuit 104 are depicted as being implemented on a separate die 360 .
  • the PA circuit 106 , the biasing circuit 102 , and the linearizing circuit 104 can be configured in other manners, such as the examples described in reference to FIGS. 9A-9E .
  • the die 302 is shown to be mounted on a substrate 350 .
  • a substrate 350 Such a die can be fabricated using a number of semiconductor process technologies, including the examples described herein.
  • the die 302 can include a plurality of electrical contact pads 352 configured to allow formation of electrical connections 354 such as wirebonds between the die 302 and contact pads 356 formed on the packaging substrate 350 .
  • the die 360 as described herein is shown to be mounted on the substrate 350 .
  • Such a die can be fabricated using a number of semiconductor process technologies, including the examples described herein.
  • the die 360 can include a plurality of electrical contact pads 362 configured to allow formation of electrical connections 364 such as wirebonds between the die 360 and contact pads 366 formed on the packaging substrate 350 .
  • the packaging substrate 350 can be configured to receive a plurality of components such as the die 302 , 360 and one or more SMDs (e.g., 380 ).
  • the packaging substrate 350 can include a laminate substrate.
  • a matching circuit 370 can be implemented on and/or within the substrate 350 .
  • Such a matching circuit 370 can provide matching functionality for matching networks associated with the PA circuit 106 .
  • the module 300 can also include one or more packaging structures to, for example, provide protection and facilitate easier handling of the module 300 .
  • a packaging structure can include an overmold formed over the packaging substrate 350 and dimensioned to substantially encapsulate the various circuits and components thereon.
  • module 300 is described in the context of wirebond-based electrical connections, one or more features of the present disclosure can also be implemented in other packaging configurations, including flip-chip configurations.
  • a device and/or a circuit having one or more features described herein can be included in an RF device such as a wireless device.
  • a wireless device such as a wireless device.
  • Such a device and/or a circuit can be implemented directly in the wireless device, in a modular form as described herein, or in some combination thereof.
  • such a wireless device can include, for example, a cellular phone, a smart-phone, a hand-held wireless device with or without phone functionality, a wireless tablet, etc.
  • FIG. 11 schematically depicts an example wireless device 400 having one or more advantageous features described herein.
  • one or more PAs 106 are shown to be biased by a PA biasing system 100 having one or more features as described herein.
  • Such PAs and biasing system can facilitate, for example, multi-band operation of the wireless device 400 .
  • the PAs, biasing system, and matching circuits 420 are packaged into a module, such a module can be represented by a dashed box 300 .
  • the PAs 106 can receive their respective RF signals from a transceiver 410 that can be configured and operated to generate RF signals to be amplified and transmitted, and to process received signals.
  • the transceiver 410 is shown to interact with a baseband sub-system 408 that is configured to provide conversion between data and/or voice signals suitable for a user and RF signals suitable for the transceiver 410 .
  • the transceiver 410 is also shown to be connected to a power management component 406 that is configured to manage power for the operation of the wireless device 400 . Such power management can also control operations of the baseband sub-system 408 and the module 300 .
  • the baseband sub-system 408 is shown to be connected to a user interface 402 to facilitate various input and output of voice and/or data provided to and received from the user.
  • the baseband sub-system 408 can also be connected to a memory 404 that is configured to store data and/or instructions to facilitate the operation of the wireless device 400 , and/or to provide storage of information for the user.
  • outputs of the PAs 106 are shown to be matched (via match circuits 420 ) and routed to an antenna 416 via their respective duplexers 412 a - 412 d and a band-selection switch 414 .
  • the band-selection switch 414 can be configured to allow selection of an operating band.
  • each duplexer 412 can allow transmit and receive operations to be performed simultaneously using a common antenna (e.g., 416 ).
  • received signals are shown to be routed to “Rx” paths (not shown) that can include, for example, a low-noise amplifier (LNA).
  • LNA low-noise amplifier
  • a wireless device does not need to be a multi-band device.
  • a wireless device can include additional antennas such as diversity antenna, and additional connectivity features such as Wi-Fi, Bluetooth, and GPS.
  • the words “comprise,” “comprising,” and the like are to be construed in an inclusive sense, as opposed to an exclusive or exhaustive sense; that is to say, in the sense of “including, but not limited to.”
  • the word “coupled”, as generally used herein, refers to two or more elements that may be either directly connected, or connected by way of one or more intermediate elements. Additionally, the words “herein,” “above,” “below,” and words of similar import, when used in this application, shall refer to this application as a whole and not to any particular portions of this application. Where the context permits, words in the above Description using the singular or plural number may also include the plural or singular number respectively.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Nonlinear Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Amplifiers (AREA)

Abstract

Linearizing circuit and method for amplifier. In some embodiments, a biasing circuit assembly for an amplifier can include a biasing circuit configured to provide a first bias signal or a second bias signal through a common node and a ballast to an input path of an amplifying transistor for operation in a first mode or a second mode, respectively. The biasing circuit assembly can further include a linearizing circuit implemented to couple the common node and a node along the input path. The linearizing circuit can be configured to improve linearity of the amplifying transistor operating in the first mode while allowing the ballast to be sufficiently robust for the amplifying transistor operating in the second mode.

Description

    CROSS-REFERENCE TO RELATED APPLICATION(S)
  • This application is a continuation of U.S. application Ser. No. 14/531,966 filed Nov. 3, 2014, entitled SYSTEMS, CIRCUITS AND METHODS RELATED TO MULTI-MODE POWER AMPLIFIERS HAVING IMPROVED LINEARITY, which claims priority to and the benefit of the filing date of U.S. Provisional Application No. 61/901,057 filed Nov. 7, 2013, entitled SYSTEMS, CIRCUITS AND METHODS RELATED TO MULTI-MODE POWER AMPLIFIERS HAVING IMPROVED LINEARITY, the benefits of the filing dates of which are hereby claimed and the disclosures of which are hereby expressly incorporated by reference herein in their entirety.
  • BACKGROUND
  • Field
  • The present disclosure generally relates to multi-mode power amplifiers having improved linearity.
  • Description of the Related Art
  • In wireless communication applications, size, cost, and performance are examples of factors that can be important for a given product. For example, to reduce both of the cost and product size, wireless components such as multi-mode and multi band power amplifiers are becoming more popular. In an example context of power amplifier (PA) products, some PA devices can be configured to provide dual mode functionalities such as GPRS (general packet radio service) and EDGE (enhanced data rates for GSM evolution) modes.
  • SUMMARY
  • In accordance with some implementations, the present disclosure relates to a power-amplifier (PA) including a PA circuit that includes a bipolar junction transistor (BJT) having a base, a collector and an emitter. The BJT is configured to receive a radio-frequency (RF) signal through an input path and amplify the RF signal. The PA further includes a biasing circuit in communication with the PA circuit. The biasing circuit is configured to provide a first bias signal or a second bias signal to the PA circuit for operation in a first mode or a second mode, respectively. Each of the first bias signal and the second bias signal is routed to the BJT through a path that includes a common node and a ballast. The PA further includes a linearizing circuit implemented between the common node and a node along the input path. The linearizing circuit is configured to provide a coupling path between the common node and the input path to improve linearity of the PA circuit operating in the first mode while allowing the ballast to be sufficiently robust for the PA circuit operating in the second mode.
  • In some embodiments, the ballast can include a DC ballasting resistance such as a DC ballasting resistor. In some embodiments, the BJT can include a heterojunction bipolar transistor (HBT) such as a gallium arsenide (GaAs) HBT.
  • In some embodiments, the BJT can be configured such that the RF signal is received at the base through the input path, and the amplified RF signal is output through the collector. The first mode can include an EDGE (enhanced data rates for GSM evolution) mode, and the second mode can include a GPRS (general packet radio service) mode. The biasing circuit can include a current mirror that generates the first bias signal for the operation of the PA circuit in the EDGE mode. The current mirror can include a BJT coupled to a reference current source, with the first bias signal being output through an emitter of the BJT to be provided to the common node. The ballast can be implemented between the common node and the base of the PA BJT, such that the common node functions as a base-emitter junction between the base of the PA BJT and the emitter of the current mirror BJT. The input path can include a DC blocking capacitance implemented between the base of the PA BJT and a node where the linearizing circuit is connected to. The linearizing circuit can be configured to couple the RF signal between the input path and the base-emitter junction to provide rectification on the base-emitter junction and correct AM-AM distortion and thereby yield the improved linearity.
  • In some embodiments, the biasing circuit can include a bias resistance implemented between a GPRS bias node and the common node, such that the second bias signal is provided to the gate of the BJT from the GPRS bias node through the bias resistance, the common node, and the ballast.
  • In some embodiments, the PA circuit can include a second BJT configured to provide another stage of amplification. In some embodiments, the second BJT can be implemented so that the input path of the BJT is coupled to an output of the second BJT. In some embodiments, the second BJT can be configured to receive the amplified RF signal from the BJT.
  • In some embodiments, the linearizing circuit can include a capacitance such as a capacitor. In some embodiments, the linearizing circuit can further include a resistance such as a resistor connected in series with the capacitance. In some embodiments, the linearizing circuit can further include an inductance such as an inductor connected in series with the capacitance.
  • In some implementations, the present disclosure relates to a power-amplifier (PA) module (PAM) that includes a packaging substrate configured to receive a plurality of components. The PAM further includes a power amplifier (PA) circuit formed on a die that is mounted on the packaging substrate. The PA circuit includes a bipolar junction transistor (BJT) having a base, a collector and an emitter. The BJT is configured to receive a radio-frequency (RF) signal through an input path and amplify the RF signal. The PAM further includes a biasing circuit in communication with the PA circuit. The biasing circuit is configured to provide a first bias signal or a second bias signal to the PA circuit for operation in a first mode or a second mode, respectively. Each of the first bias signal and the second bias signal is routed to the BJT through a path that includes a common node and a ballast. The PAM further includes a linearizing circuit implemented between the common node and a node along the input path. The linearizing circuit is configured to provide a coupling path between the common node and the input path to improve linearity of the PA circuit operating in the first mode while allowing the ballast to be sufficiently robust for the PA circuit operating in the second mode.
  • In some embodiments, the biasing circuit can be formed on the die. In some embodiments, at least a portion of the linearizing circuit can be formed on the die.
  • According to some teachings, the present disclosure relates to a wireless device that includes a transceiver configured to process RF signals, an antenna in communication with the transceiver and configured to facilitate transmission of an amplified RF signal. The wireless device further includes a power amplifier (PA) module in communication with the transceiver and configured to generate the amplified RF signal. The PA module includes a power amplifier (PA) circuit that includes a bipolar junction transistor (BJT) having a base, a collector and an emitter. The BJT is configured to receive a radio-frequency (RF) signal through an input path and amplify the RF signal. The PA module further includes a biasing circuit in communication with the PA circuit. The biasing circuit is configured to provide a first bias signal or a second bias signal to the PA circuit for operation in a first mode or a second mode, respectively. Each of the first bias signal and the second bias signal is routed to the BJT through a path that includes a common node and a ballast. The PA module further includes a linearizing circuit implemented between the common node and a node along the input path. The linearizing circuit is configured to provide a coupling path between the common node and the input path to improve linearity of the PA circuit operating in the first mode while allowing the ballast to be sufficiently robust for the PA circuit operating in the second mode.
  • In some implementations, the present disclosure relates to a method for operating a power-amplifier (PA). The method includes receiving a radio-frequency (RF) signal through an input path in a PA circuit that includes a bipolar junction transistor (BJT) having a base, a collector and an emitter. The method further includes providing a first bias signal or a second bias signal to the PA circuit for operation in a first mode or a second mode, respectively. Each of the first bias signal and the second bias signal is routed to the BJT through a path that includes a common node and a ballast. The method further includes coupling the common node and a node along the input path with a linearizing circuit to improve linearity of the PA circuit operating in the first mode while allowing the ballast to be sufficiently robust for the PA circuit operating in the second mode.
  • According to some implementations, the present disclosure relates to a method for fabricating a power-amplifier (PA) die. The method includes providing a semiconductor substrate, and forming a power amplifier (PA) circuit on the semiconductor substrate. The PA circuit includes a bipolar junction transistor (BJT) having a base, a collector and an emitter, and the PA circuit is configured to receive a radio-frequency (RF) signal through an input path and amplify the RF signal. The method further includes forming a biasing circuit on the semiconductor die. The biasing circuit is configured to provide a first bias signal or a second bias signal to the PA circuit for operation in a first mode or a second mode, respectively. Each of the first bias signal and the second bias signal is routed to the PA circuit through a path that includes a common node and a ballast. The method further includes forming at least a portion of a linearizing circuit on the semiconductor substrate. The linearizing circuit is implemented between the common node and a node along the input path. The linearizing circuit is configured to provide a coupling path between the common node and the input path to improve linearity of the PA circuit operating in the first mode while allowing the ballast to be sufficiently robust for the PA circuit operating in the second mode.
  • In some embodiments, the semiconductor substrate can include gallium arsenide (GaAs). In some embodiments, the BJT can be a heterojunction bipolar transistor (HBT).
  • For purposes of summarizing the disclosure, certain aspects, advantages and novel features of the inventions have been described herein. It is to be understood that not necessarily all such advantages may be achieved in accordance with any particular embodiment of the invention. Thus, the invention may be embodied or carried out in a manner that achieves or optimizes one advantage or group of advantages as taught herein without necessarily achieving other advantages as may be taught or suggested herein.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 depicts a power amplifier (PA) being biased with a biasing circuit via a linearizing circuit.
  • FIG. 2 shows an example PA being provided with bias signals from a biasing circuit.
  • FIG. 3 shows an example where a linearizing circuit having one or more features as described herein can be implemented for the example biasing configuration of FIG. 2.
  • FIG. 4 shows an example of the linearizing circuit.
  • FIGS. 5A and 5B show more examples of the linearizing circuit.
  • FIGS. 6A and 6B show yet more examples of the linearizing circuit.
  • FIG. 7 shows an example of performance improvement that can be obtained by implementation of a linearizing circuit having one or more features as described herein.
  • FIG. 8 shows an example where performance improvement such as the example of FIG. 7 can be obtained without significant degradation in performance of other parameters.
  • FIGS. 9A-9E show various non-limiting examples of how a linearizing circuit having one or more features as described herein can be implemented on or relative to one or more semiconductor die.
  • FIG. 10 shows that in some embodiments, a linearizing circuit having one or more features as described herein can be a part of a module.
  • FIG. 11 shows that in some embodiments, a linearizing circuit having one or more features as described herein can be a part of a wireless device.
  • DETAILED DESCRIPTION OF SOME EMBODIMENTS
  • The headings provided herein, if any, are for convenience only and do not necessarily affect the scope or meaning of the claimed invention.
  • In wireless communication applications, size, cost, and performance are examples of factors that can be important for a given product. For example, to reduce both of the cost and product size, wireless components such as multi-mode and multi band power amplifiers are becoming more popular. In an example context of power amplifier (PA) products, some PA devices can be configured to provide dual mode functionalities such as GPRS (general packet radio service) and EDGE (enhanced data rates for GSM evolution) modes. In some implementations, such dual-mode PA devices can be controlled by, for example, a finger-based integrated power amplifier control (FB-iPAC) control circuit. Examples related to such a control circuit can be found in U.S. Patent Application Publication No. US20140049321 titled SYSTEMS, CIRCUITS AND METHODS RELATED TO CONTROLLERS FOR RADIO-FREQUENCY POWER AMPLIFIERS which is expressly incorporated by reference in its entirety.
  • In some embodiments, such PA devices can be implemented on an HBT (heterojunction bipolar transistor) die, and can benefit from both lower cost and higher performance. To implement an EDGE biasing network into such a die, it can be desirable to have a DC ballasting resistance (e.g., a resistor) of each HBT finger be shared between the EDGE and GPRS sections of the biasing network. However, such a design can create a challenge.
  • For example, a portion of the HBT PA die corresponding to the GPRS section typically needs to be robust under extreme conditions, since the PA is driven to higher power in the GPRS mode. Hence, a higher-valued DC ballasting resistor is typically provided for each HBT finger to reduce the thermal positive feedback which can be caused by Vbe and/or operating temperature of the HBT.
  • On the other hand, for the EDGE mode, AM-AM distortion can be a significant cause of non-linearity. In some situations, a higher-valued DC ballasting resistor can yield such AM-AM distortion, thereby degrading the linearity performance and creating a design challenge. Described herein are various examples of how linearity of a PA (e.g., HBT PA) can be improved while maintaining the desired or required ruggedness. Although described in the context of GPRS and EDGE modes, it will be understood that one or more features of the present disclosure can also be implemented for other operating modes, as well as in other wireless applications. It will also be understood that although various examples are described herein in the context of HBTs, one or more features of the present disclosure can also be implemented for other types of bipolar junction transistors, and other types of amplifying transistors.
  • FIG. 1 shows a PA biasing configuration 100 where a PA circuit 106 is being biased by a biasing circuit 102 via or with a linearizing circuit 104. As described herein, the PA biasing configuration 100 can include one or more features that can address some or all of the foregoing challenges.
  • FIG. 2 shows an example biasing configuration 10 in which a linearizing circuit as described herein can be implemented. The example biasing configuration 10 is shown to include an example PA circuit 16 in communication with an example biasing circuit 12. The example PA circuit 16 is depicted as having an input port RF_IN for receiving an RF signal to be amplified. Such an amplified RF signal can exit the PA circuit 16 through an output port RF_OUT.
  • In the example PA circuit 16, two stages of amplification are depicted. It will be understood, however, that the number of amplification stages can be more or less than two.
  • In the example of FIG. 2, the input RF signal received at the input port RF_IN can be provided to the base of the first HBT (Q1) through, for example, a DC blocking capacitance (e.g., capacitor) C1. The input path to the first HBT (Q1) may or may not include an input matching network (not shown).
  • The RF signal amplified by the first HBT (Q1) can be output through the HBT's collector, and such an output can be provided to the base of the second HBT (Q1) through, for example, a DC blocking capacitance (e.g., capacitor) C2. The path between the first and second HBTs (Q1, Q2) may or may not include an interstage matching network (not shown).
  • The RF signal amplified by the second HBT (Q2) can be output through the HBT's collector, and such an output can be provided to the output port RF_OUT of the PA circuit 16. The output path from the second HBT (Q2) may or may not include an output matching network (not shown).
  • In the example of FIG. 2, supply voltage VCC for the first HBT (Q1) can be provided to its collector. Similarly, supply voltage VCC for the second HBT (Q2) can be provided to its collector.
  • In the example of FIG. 2, a bias signal for the first stage of the PA circuit 16 for both of the GPRS and EDGE modes can be provided to the base of the first HBT (Q1) from a bias node GPRS_EDGE_BIAS1 of the biasing circuit 12. For the second HBT (Q2), a GPRS bias signal can be provided to the base of Q2 from a bias node GPRS_BIAS2 of the biasing circuit 12 through a resistance R2 and a DC ballast resistance R1.
  • An EDGE bias signal for Q2 can be provided from a current mirror, where a reference current from a bias node EDGE_BIAS2 is mirrored in a supply path that includes a supply node VCC and an HBT (Q3). The mirrored current can be provided to the base of Q2 as a bias voltage by passing through the DC ballast resistance R1.
  • The example current mirror in the bias circuit 12 is depicted as including diodes D1 and D2 on the reference side. The example current mirror is also depicted as having the base of Q3 coupled to the bias node EDGE_BIAS2. A capacitance C3 is depicted as coupling the foregoing path between EDGE_BIAS2 and Q3 to the ground.
  • FIG. 3 shows that in some embodiments, a biasing configuration 100 can be implemented such that a linearizing circuit 104 along a path 112 couples a node 100 (between R1, R2 and the emitter of Q3) with a node 114 (on the input side of the DC block capacitance C2). Various non-limiting examples of the linearizing circuit 104 are described herein in greater detail. In FIG. 3, the current mirror, resistances R1 and R2, and the biasing of Q1 can be configured in a similar manner as the example of FIG. 2.
  • In the example of FIG. 3, the linearizing circuit 104 is depicted as being part of a biasing circuit 102. However, it will be understood that some or all of the linearizing circuit 104 can be part of the biasing circuit 102, be part of a PA circuit 106, be outside of both of the biasing circuit 102 and the PA circuit 106, or any combination thereof.
  • In the foregoing biasing configuration (100) of FIG. 3, the DC ballasting resistance R1 can be increased to any value needed or desired for ruggedness to accommodate, for example, the GPRS mode (e.g., GMSK modulation). Such a resistance can be configured to protect the RF array from effects such as thermal runaway. The DC ballasting resistance R1 can operate in conjunction with another resistance (e.g., resistance R2) as a biasing network for the GPRS mode.
  • In the foregoing biasing configuration (100) of FIG. 3, Q3 can be turned ON to accommodate, for example, the EDGE mode (e.g., GMSK modulation). In such a mode, the EDGE-mode biasing current can pass through the DC ballasting resistance R1 as well. As described herein, the path 112 with the linearizing circuit 104 can provide a coupling path for RF power entering (Q2) (e.g., from the preceding stage (Q1)) to the emitter of Q3. Such a coupling can yield rectification on the base-emitter junction of Q2 and Q3 to thereby correct AM-AM distortion, and hence improve linearity. At the same time, PA robustness can be achieved with the relatively large DC ballasting resistance R1.
  • FIGS. 4-6 show various non-limiting examples of the linearizing circuit 104 described in reference to FIG. 3. As shown in FIGS. 4-6, the linearizing circuit 104 can be implemented on one or more stages of a PA circuit. In some embodiments, the linearizing circuit 104 can be implemented on a given stage of a PA circuit, and such a stage may or may not be preceded or be followed by another stage.
  • In an example biasing configuration 100 of FIG. 4, the linearizing circuit 104 can include a capacitance C4 (e.g., capacitor) along the path 112 that couples the nodes 110 and 114. Such a capacitance (C4) can provide the rectification functionality on the base-emitter junction of Q and Q3 as described in reference to FIGS. 3 (Q2 and Q3) to thereby correct AM-AM distortion, and hence improve linearity.
  • In example configurations 100 of FIGS. 5A and 5B, the linearizing circuit 104 can include a capacitance C5 (e.g., capacitor) connected in series with an inductance L5 along the path 112 that couples the nodes 110 and 114. In the example of FIG. 5A, the inductance L5 is between the capacitance C5 and the node 114. In the example of FIG. 5B, the order of L5 and C5 is reversed, so that the inductance L5 is between the capacitance C5 and the node 110.
  • In example configurations 100 of FIGS. 6A and 6B, the linearizing circuit 104 can include a capacitance C6 (e.g., capacitor) connected in series with a resistance R6 (e.g., resistor) along the path 112 that couples the nodes 110 and 114. In the example of FIG. 6A, the resistance R6 is between the capacitance C6 and the node 114. In the example of FIG. 6B, the order of R6 and C6 is reversed, so that the resistance R6 is between the capacitance C6 and the node 110.
  • FIG. 7 shows an example of improvement in linearity performance that can be obtained by use of a linearizing circuit as described herein. In FIG. 7, a horizontal dashed line 150 represents a specified value for an adjacent channel power ratio (ACPR) parameter in a range of power output gain of the PA 106 of FIG. 3. As is generally known, ACPR can represent linearity or non-linearity of a PA.
  • In FIG. 7, the curve indicated as 152 represents simulated ACPR as a function of output power of the PA 16 of FIG. 2 where linearizing circuit is not present. As one can see, the ACPR value exceeds the specified ACPR value 150 when the power output gain is greater than about 26.0 dBm. Hence, when the example PA's output gain is high, its non-linearity exceeds the specified value.
  • In FIG. 7, the curve indicated as 154 represents simulated ACPR as a function of output power of the PA 106 of FIG. 3 where linearizing circuit 104 is present. For the example curve 154, the linearizing circuit 104 includes a capacitance similar to C4 of FIG. 4. As one can see, the ACPR value remains well below the specified ACPR value 150 throughout the power output gain. For the example configuration of FIG. 3 that yields the ACPR curve 154 of FIG. 7, values of resistances and capacitances can be selected depending on particular designs.
  • FIG. 8 shows by way of example that the foregoing improvement in linearity can be achieved without necessarily sacrificing performance of other operating parameters. In FIG. 8, power output gain is plotted as a function of power control voltage Vramp. Such a voltage can control, for example, the level of output power for GMSK modulation or optimize the performance of EDGE modulation. As shown in FIG. 8, the addition of the linearizing circuit (such as the example of FIG. 4) in FIG. 3 has little or no degrading effect on the Vramp dependence of the power output gain.
  • In some embodiments, a linearizing circuit having one or more features as described herein can be implemented in different products. FIGS. 9-11 show non-limiting examples of such products. FIGS. 9A-9E show various examples of how a linearizing circuit 104 can be implemented at a die level. FIG. 10 shows an example of how a linearizing circuit 104 can be implemented in a module such as a packaged module. FIG. 11 shows an example of how a linearizing circuit can be implemented in a wireless device.
  • FIGS. 9A-9E show that a linearizing circuit 104 having one or more features as described herein can be implemented on one or more die. FIG. 9A shows that in some embodiments, a linearizing circuit 104 can be formed on a semiconductor substrate 202 of a die 200 that also includes a biasing circuit 102 and a PA circuit 106. Such a die can include, for example, an HBT die based on gallium arsenide (GaAs) substrate.
  • FIGS. 9B-9E show examples where a biasing circuit 102 can be implemented on a first die 200 a, and a PA circuit 106 can be implemented on a second die 200 b. FIG. 9B shows that in some embodiments, a linearizing circuit 104 having one or more features as described herein can be implemented on the first die 200 a that includes the bias circuit 102. FIG. 9C shows that in some embodiments, a linearizing circuit 104 having one or more features as described herein can be implemented on the second die 200 b that includes the PA circuit 106. FIG. 9D shows that in some embodiments, a linearizing circuit 104 having one or more features as described herein can be implemented partly on the first die 200 a, partly on the second die 200 b, and partly out of both die 200 a, 200 b. FIG. 9E shows that in some embodiments, a linearizing circuit 104 having one or more features as described herein can be implemented substantially out of both die 200 a, 200 b. Other configurations are also possible.
  • FIG. 10 schematically depicts an example module 300 that can be configured to include a linearizing circuit 104 having one or more features as described herein. In FIG. 10, the example module 300 is shown to include a PA die 302 that includes a PA circuit 106 (e.g., HBT PA circuit). In the example of FIG. 10, a biasing circuit 102 and a linearizing circuit 104 are depicted as being implemented on a separate die 360. However, it will be understood that the PA circuit 106, the biasing circuit 102, and the linearizing circuit 104 can be configured in other manners, such as the examples described in reference to FIGS. 9A-9E.
  • In the example module 300 of FIG. 10, the die 302 is shown to be mounted on a substrate 350. Such a die can be fabricated using a number of semiconductor process technologies, including the examples described herein. The die 302 can include a plurality of electrical contact pads 352 configured to allow formation of electrical connections 354 such as wirebonds between the die 302 and contact pads 356 formed on the packaging substrate 350.
  • In FIG. 10, the die 360 as described herein is shown to be mounted on the substrate 350. Such a die can be fabricated using a number of semiconductor process technologies, including the examples described herein. The die 360 can include a plurality of electrical contact pads 362 configured to allow formation of electrical connections 364 such as wirebonds between the die 360 and contact pads 366 formed on the packaging substrate 350.
  • The packaging substrate 350 can be configured to receive a plurality of components such as the die 302, 360 and one or more SMDs (e.g., 380). In some embodiments, the packaging substrate 350 can include a laminate substrate.
  • In the example packaged module 300, a matching circuit 370 can be implemented on and/or within the substrate 350. Such a matching circuit 370 can provide matching functionality for matching networks associated with the PA circuit 106.
  • In some embodiments, the module 300 can also include one or more packaging structures to, for example, provide protection and facilitate easier handling of the module 300. Such a packaging structure can include an overmold formed over the packaging substrate 350 and dimensioned to substantially encapsulate the various circuits and components thereon.
  • It will be understood that although the module 300 is described in the context of wirebond-based electrical connections, one or more features of the present disclosure can also be implemented in other packaging configurations, including flip-chip configurations.
  • In some implementations, a device and/or a circuit having one or more features described herein can be included in an RF device such as a wireless device. Such a device and/or a circuit can be implemented directly in the wireless device, in a modular form as described herein, or in some combination thereof. In some embodiments, such a wireless device can include, for example, a cellular phone, a smart-phone, a hand-held wireless device with or without phone functionality, a wireless tablet, etc.
  • FIG. 11 schematically depicts an example wireless device 400 having one or more advantageous features described herein. In the example, one or more PAs 106 are shown to be biased by a PA biasing system 100 having one or more features as described herein. Such PAs and biasing system can facilitate, for example, multi-band operation of the wireless device 400. In embodiments where the PAs, biasing system, and matching circuits 420 are packaged into a module, such a module can be represented by a dashed box 300.
  • The PAs 106 can receive their respective RF signals from a transceiver 410 that can be configured and operated to generate RF signals to be amplified and transmitted, and to process received signals. The transceiver 410 is shown to interact with a baseband sub-system 408 that is configured to provide conversion between data and/or voice signals suitable for a user and RF signals suitable for the transceiver 410. The transceiver 410 is also shown to be connected to a power management component 406 that is configured to manage power for the operation of the wireless device 400. Such power management can also control operations of the baseband sub-system 408 and the module 300.
  • The baseband sub-system 408 is shown to be connected to a user interface 402 to facilitate various input and output of voice and/or data provided to and received from the user. The baseband sub-system 408 can also be connected to a memory 404 that is configured to store data and/or instructions to facilitate the operation of the wireless device 400, and/or to provide storage of information for the user.
  • In the example wireless device 400, outputs of the PAs 106 are shown to be matched (via match circuits 420) and routed to an antenna 416 via their respective duplexers 412 a-412 d and a band-selection switch 414. The band-selection switch 414 can be configured to allow selection of an operating band. In some embodiments, each duplexer 412 can allow transmit and receive operations to be performed simultaneously using a common antenna (e.g., 416). In FIG. 11, received signals are shown to be routed to “Rx” paths (not shown) that can include, for example, a low-noise amplifier (LNA).
  • A number of other wireless device configurations can utilize one or more features described herein. For example, a wireless device does not need to be a multi-band device. In another example, a wireless device can include additional antennas such as diversity antenna, and additional connectivity features such as Wi-Fi, Bluetooth, and GPS.
  • Unless the context clearly requires otherwise, throughout the description and the claims, the words “comprise,” “comprising,” and the like are to be construed in an inclusive sense, as opposed to an exclusive or exhaustive sense; that is to say, in the sense of “including, but not limited to.” The word “coupled”, as generally used herein, refers to two or more elements that may be either directly connected, or connected by way of one or more intermediate elements. Additionally, the words “herein,” “above,” “below,” and words of similar import, when used in this application, shall refer to this application as a whole and not to any particular portions of this application. Where the context permits, words in the above Description using the singular or plural number may also include the plural or singular number respectively. The word “or” in reference to a list of two or more items, that word covers all of the following interpretations of the word: any of the items in the list, all of the items in the list, and any combination of the items in the list.
  • The above detailed description of embodiments of the invention is not intended to be exhaustive or to limit the invention to the precise form disclosed above. While specific embodiments of, and examples for, the invention are described above for illustrative purposes, various equivalent modifications are possible within the scope of the invention, as those skilled in the relevant art will recognize. For example, while processes or blocks are presented in a given order, alternative embodiments may perform routines having steps, or employ systems having blocks, in a different order, and some processes or blocks may be deleted, moved, added, subdivided, combined, and/or modified. Each of these processes or blocks may be implemented in a variety of different ways. Also, while processes or blocks are at times shown as being performed in series, these processes or blocks may instead be performed in parallel, or may be performed at different times.
  • The teachings of the invention provided herein can be applied to other systems, not necessarily the system described above. The elements and acts of the various embodiments described above can be combined to provide further embodiments.
  • While some embodiments of the inventions have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the disclosure. Indeed, the novel methods and systems described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the methods and systems described herein may be made without departing from the spirit of the disclosure. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the disclosure.

Claims (20)

What is claimed is:
1. A biasing circuit assembly for an amplifier, comprising:
a biasing circuit configured to provide a first bias signal or a second bias signal through a common node and a ballast to an input path of an amplifying transistor for operation in a first mode or a second mode, respectively; and
a linearizing circuit implemented to couple the common node and a node along the input path, and configured to improve linearity of the amplifying transistor operating in the first mode while allowing the ballast to be sufficiently robust for the amplifying transistor operating in the second mode.
2. The biasing circuit assembly of claim 1 wherein the ballast includes a DC ballasting resistor.
3. The biasing circuit assembly of claim 1 wherein the amplifying transistor is part of a power amplifier.
4. The biasing circuit assembly of claim 3 wherein the amplifying transistor is part of a second stage of a two-stage power amplifier.
5. The biasing circuit assembly of claim 1 wherein the amplifying transistor is a bipolar-junction transistor having a base, a collector, and an emitter, such that the input path is connected to the base.
6. The biasing circuit assembly of claim 1 wherein the linearizing circuit includes a capacitance.
7. The biasing circuit assembly of claim 6 wherein the linearizing circuit further includes a resistance connected in series with the capacitance.
8. The biasing circuit assembly of claim 6 wherein the linearizing circuit further includes an inductance connected in series with the capacitance.
9. A radio-frequency module comprising:
a packaging substrate configured to receive a plurality of components;
an amplifier implemented on a die that is mounted on the packaging substrate, the amplifier configured to amplify a radio-frequency signal; and
a biasing circuit assembly coupled to the amplifier and including a biasing circuit configured to provide a first bias signal or a second bias signal through a common node and a ballast to an input path of an amplifying transistor of the amplifier for operation in a first mode or a second mode, respectively, the biasing circuit assembly further including a linearizing circuit implemented to couple the common node and a node along the input path, and configured to improve linearity of the amplifying transistor operating in the first mode while allowing the ballast to be sufficiently robust for the amplifying transistor operating in the second mode.
10. The radio-frequency module of claim 9 wherein the amplifier is a power amplifier, and the die includes a gallium arsenide substrate configured to allow the amplifying transistor to be implemented as a heterojunction bipolar transistor.
11. A wireless device comprising:
a transceiver configured to process signals;
an amplifier in communication with the transceiver and configured to amplify a signal;
a biasing circuit assembly coupled to the amplifier and including a biasing circuit configured to provide a first bias signal or a second bias signal through a common node and a ballast to an input path of an amplifying transistor of the amplifier for operation in a first mode or a second mode, respectively, the biasing circuit assembly further including a linearizing circuit implemented to couple the common node and a node along the input path, and configured to improve linearity of the amplifying transistor operating in the first mode while allowing the ballast to be sufficiently robust for the amplifying transistor operating in the second mode; and
an antenna in communication with the amplifier and configured to facilitate operation of the wireless device with the signal.
12. The wireless device of claim 11 wherein the wireless device is a cellular phone.
13. The wireless device of claim 12 wherein the amplifier is a power amplifier and the signal includes a radio-frequency signal to be transmitted through the antenna.
14. The wireless device of claim 13 wherein the first mode includes an EDGE (enhanced data rates for GSM evolution) mode, and the second mode includes a GPRS (general packet radio service) mode.
15. The wireless device of claim 14 wherein the biasing circuit includes a current mirror that generates the first bias signal for the operation of the amplifying transistor in the EDGE mode.
16. The wireless device of claim 15 wherein the current mirror includes a bipolar junction transistor coupled to a reference current source, the first bias signal being output through an emitter of the bipolar junction transistor to be provided to the common node.
17. The wireless device of claim 16 wherein the ballast is implemented between the common node and a base of the amplifying transistor, such that the common node functions as a base-emitter junction between the base of the amplifying transistor and the emitter of the current mirror bipolar junction transistor.
18. The wireless device of claim 17 wherein the input path includes a DC blocking capacitance implemented between the base of the amplifying transistor and the node where the linearizing circuit is connected to.
19. The wireless device of claim 18 wherein the linearizing circuit is configured to couple the signal between the input path and the base-emitter junction to provide rectification on the base-emitter junction and correct AM-AM distortion and thereby provide the improved linearity.
20. The wireless device of claim 14 wherein the biasing circuit includes a bias resistance implemented between a GPRS bias node and the common node, such that the second bias signal is provided to the gate of the amplifying transistor from the GPRS bias node through the bias resistance, the common node, and the ballast.
US15/289,913 2013-11-07 2016-10-10 Linearizing circuit and method for amplifier Abandoned US20170026000A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/289,913 US20170026000A1 (en) 2013-11-07 2016-10-10 Linearizing circuit and method for amplifier

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US201361901057P 2013-11-07 2013-11-07
US14/531,966 US9467101B2 (en) 2013-11-07 2014-11-03 Systems, circuits and methods related to multi-mode power amplifiers having improved linearity
US15/289,913 US20170026000A1 (en) 2013-11-07 2016-10-10 Linearizing circuit and method for amplifier

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/531,966 Continuation US9467101B2 (en) 2013-11-07 2014-11-03 Systems, circuits and methods related to multi-mode power amplifiers having improved linearity

Publications (1)

Publication Number Publication Date
US20170026000A1 true US20170026000A1 (en) 2017-01-26

Family

ID=53272199

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/531,966 Active US9467101B2 (en) 2013-11-07 2014-11-03 Systems, circuits and methods related to multi-mode power amplifiers having improved linearity
US15/289,913 Abandoned US20170026000A1 (en) 2013-11-07 2016-10-10 Linearizing circuit and method for amplifier

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US14/531,966 Active US9467101B2 (en) 2013-11-07 2014-11-03 Systems, circuits and methods related to multi-mode power amplifiers having improved linearity

Country Status (3)

Country Link
US (2) US9467101B2 (en)
KR (1) KR102389660B1 (en)
TW (1) TWI645666B (en)

Families Citing this family (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP6273247B2 (en) * 2015-12-03 2018-01-31 株式会社東芝 High frequency semiconductor amplifier
CN106849879B (en) 2015-12-04 2020-08-04 财团法人工业技术研究院 Power amplifier circuit
US9825597B2 (en) 2015-12-30 2017-11-21 Skyworks Solutions, Inc. Impedance transformation circuit for amplifier
WO2017173119A1 (en) 2016-04-01 2017-10-05 Skyworks Solutions, Inc. Multi-mode stacked amplifier
US10062670B2 (en) 2016-04-18 2018-08-28 Skyworks Solutions, Inc. Radio frequency system-in-package with stacked clocking crystal
JP2018085689A (en) * 2016-11-25 2018-05-31 株式会社村田製作所 Power amplifier circuit
TW202329611A (en) 2016-12-29 2023-07-16 美商天工方案公司 Front end systems and related devices, integrated circuits, modules, and methods
US10454432B2 (en) 2016-12-29 2019-10-22 Skyworks Solutions, Inc. Radio frequency amplifiers with an injection-locked oscillator driver stage and a stacked output stage
US10515924B2 (en) 2017-03-10 2019-12-24 Skyworks Solutions, Inc. Radio frequency modules
CN107395130B (en) * 2017-06-12 2023-04-07 唯捷创芯(天津)电子技术股份有限公司 Radio frequency power amplifier module with high linearity and power additional efficiency and implementation method
US10277173B1 (en) * 2017-11-17 2019-04-30 Qualcomm Incorporated Amplifier linearizer with wide bandwidth
SG10201907067WA (en) 2018-08-01 2020-03-30 Skyworks Solutions Inc Variable power amplifier bias impedance
US11264953B2 (en) 2020-01-31 2022-03-01 Analog Devices International Unlimited Company Bias arrangements for improving linearity of amplifiers
US11303309B1 (en) 2020-10-07 2022-04-12 Analog Devices International Unlimited Company Bias arrangements with linearization transistors sensing RF signals and providing bias signals at different terminals

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6882227B2 (en) * 2002-09-13 2005-04-19 Anadigics Bias circuit linearization and dynamic power control
US20050264364A1 (en) * 2004-05-26 2005-12-01 Selin John R Quadrature offset power amplifier
US20070096823A1 (en) * 2005-10-17 2007-05-03 Wj Communications, Inc. Bias circuit for BJT amplifier
US7834700B2 (en) * 2008-11-21 2010-11-16 Panasonic Corporation Radio frequency power amplifier
US20120154054A1 (en) * 2010-12-17 2012-06-21 Skyworks Solutions, Inc. Apparatus and methods for oscillation suppression
US20130116017A1 (en) * 2011-11-04 2013-05-09 Skyworks Solutions, Inc. Apparatus and methods for power amplifiers
US20140306766A1 (en) * 2013-04-12 2014-10-16 Rf Micro Devices, Inc. Integrated pulse shaping biasing circuitry

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5060294A (en) * 1990-07-05 1991-10-22 Motorola, Inc. Dual mode power amplifier for radiotelephone
US6492875B2 (en) * 2000-12-06 2002-12-10 Koninklijke Philips Electronics N.V. Self-boosting circuit for a power amplifier
JP2007036973A (en) * 2005-07-29 2007-02-08 Sharp Corp Power amplifier and communication apparatus
JP2008124559A (en) * 2006-11-08 2008-05-29 Sharp Corp Power amplifier and communication device employing the same

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6882227B2 (en) * 2002-09-13 2005-04-19 Anadigics Bias circuit linearization and dynamic power control
US20050264364A1 (en) * 2004-05-26 2005-12-01 Selin John R Quadrature offset power amplifier
US20070096823A1 (en) * 2005-10-17 2007-05-03 Wj Communications, Inc. Bias circuit for BJT amplifier
US7834700B2 (en) * 2008-11-21 2010-11-16 Panasonic Corporation Radio frequency power amplifier
US20120154054A1 (en) * 2010-12-17 2012-06-21 Skyworks Solutions, Inc. Apparatus and methods for oscillation suppression
US20130116017A1 (en) * 2011-11-04 2013-05-09 Skyworks Solutions, Inc. Apparatus and methods for power amplifiers
US20140306766A1 (en) * 2013-04-12 2014-10-16 Rf Micro Devices, Inc. Integrated pulse shaping biasing circuitry

Also Published As

Publication number Publication date
KR20150053250A (en) 2015-05-15
TW201534050A (en) 2015-09-01
US20150162877A1 (en) 2015-06-11
TWI645666B (en) 2018-12-21
US9467101B2 (en) 2016-10-11
KR102389660B1 (en) 2022-04-22

Similar Documents

Publication Publication Date Title
US9467101B2 (en) Systems, circuits and methods related to multi-mode power amplifiers having improved linearity
US9935588B2 (en) Linearity performance for multi-mode power amplifiers
US20230261616A1 (en) Methods related to power amplification systems with adjustable common base bias
US10291185B2 (en) Doherty power amplifiers with different operating biases
US10917056B2 (en) Devices and methods for power amplification with shared common base biasing
US10658991B2 (en) Common base pre-amplifier
US10243517B2 (en) Enhanced amplifier efficiency through cascode current steering
US9634619B2 (en) Power amplifier bias circuit having parallel emitter follower
WO2016131023A1 (en) Doherty power amplifier having am-am compensation
US20150381126A1 (en) Switchable base feed circuit for radio-frequency power amplifiers
US20150381123A1 (en) Switchable feedback circuit for radio-frequency power amplifiers

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION