US20160254931A1 - Termination circuit, and interface circuit and system including the same - Google Patents

Termination circuit, and interface circuit and system including the same Download PDF

Info

Publication number
US20160254931A1
US20160254931A1 US14/803,620 US201514803620A US2016254931A1 US 20160254931 A1 US20160254931 A1 US 20160254931A1 US 201514803620 A US201514803620 A US 201514803620A US 2016254931 A1 US2016254931 A1 US 2016254931A1
Authority
US
United States
Prior art keywords
termination
voltage
termination node
pull
node
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US14/803,620
Other versions
US9413565B1 (en
Inventor
Hae Kang Jung
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
SK Hynix Inc
Original Assignee
SK Hynix Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by SK Hynix Inc filed Critical SK Hynix Inc
Assigned to SK Hynix Inc. reassignment SK Hynix Inc. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: JUNG, HAE KANG
Application granted granted Critical
Publication of US9413565B1 publication Critical patent/US9413565B1/en
Publication of US20160254931A1 publication Critical patent/US20160254931A1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1078Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/0264Arrangements for coupling to transmission lines
    • H04L25/0278Arrangements for impedance matching
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/14Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
    • G11C5/143Detection of memory cassette insertion or removal; Continuity checks of supply or ground lines; Detection of supply variations, interruptions or levels ; Switching between alternative supplies
    • G11C5/144Detection of predetermined disconnection or reduction of power supply, e.g. power down or power standby
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/14Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
    • G11C5/148Details of power up or power down circuits, standby circuits or recovery circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/06Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1003Interface circuits for daisy chain or ring bus memory arrangements
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/12Bit line control circuits, e.g. drivers, boosters, pull-up circuits, pull-down circuits, precharging circuits, equalising circuits, for bit lines
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/0005Modifications of input or output impedance
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/0264Arrangements for coupling to transmission lines
    • H04L25/028Arrangements specific to the transmitter end
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L25/00Baseband systems
    • H04L25/02Details ; arrangements for supplying electrical power along data transmission lines
    • H04L25/0264Arrangements for coupling to transmission lines
    • H04L25/0292Arrangements specific to the receiver end

Definitions

  • Various embodiments generally relate to a communication system.
  • Various embodiments may generally relate to an interface circuit and/or termination circuit, and system including the communication system.
  • Electronic products for personal uses such as a personal computer, a tablet PC, a laptop computer and a smart phone, are constructed by various electronic components. Two different electronic components in the electronic products may communicate at a high speed to process a large amount of data within a short amount of time.
  • the electronic components generally communicate through interface circuits.
  • an interface circuit may be provided.
  • the interface circuit may include a termination resistor coupled between a reception pad and a termination node.
  • the interface circuit may include a termination voltage generation unit configured to detect a voltage level of the termination node, and drive the termination node to a level of a termination voltage when the voltage level of the termination node deviates from a predetermined range.
  • a system may be provided.
  • the system may include a transmission device configured to drive a signal transmission line and transmit a signal.
  • the system may include a reception device coupled with the signal transmission line, and may be configured to receive the signal.
  • the reception device may include a termination resistor coupled between the signal transmission line and a termination node.
  • the reception device may include a termination voltage generation unit configured to detect a voltage level of the termination node, and drive the termination node to a level of a termination voltage when the voltage level of the termination node deviates from a predetermined range.
  • a termination circuit may be provided.
  • the termination circuit may include a termination resistor.
  • the termination circuit may include a termination voltage generation unit coupled to the termination resistor through a termination node.
  • the termination voltage generation unit may be configured to detect a voltage level of the termination node, and may drive the termination node to a level of a termination voltage when the voltage level of the termination node deviates from a predetermined range.
  • FIG. 1 is a diagram illustrating a representation of an example of a configuration of a system in accordance with an embodiment.
  • FIG. 2 is a diagram illustrating a representation of an example of a configuration of a system in accordance with an embodiment.
  • FIG. 3 is a diagram illustrating a representation of an example of a configuration of a system in accordance with an embodiment.
  • FIG. 4 is a diagram illustrating a representation of an example of a configuration of the termination voltage generation unit illustrated in FIG. 3 .
  • FIG. 5 is a diagram illustrating a representation of an example of a configuration of the termination voltage generation unit illustrated in FIG. 3 .
  • FIG. 6 is a representation of an example of a timing diagram to assist in the explanation of an operation of a system in accordance with an embodiment.
  • a system 1 in accordance with an embodiment may include a master device 110 and a slave device 120 .
  • the system 1 may mean, for example, a group of internal components constructing electronic devices such as, for example but not limited to, workstations, laptops, client-side terminals, servers, distributed computing systems, hand-held devices and video game consoles.
  • the master device 110 and the slave device 120 may form one link.
  • the master device 110 may control the operation of the slave device 120 .
  • the master device 110 may execute an operation system and perform various calculation functions in an electronic device.
  • the master device 110 may include a processor, and the processor may include, for example but not limited to, a central processing unit (CPU), a graphic processing unit (GPU), a multimedia processor (MMP) or a digital signal processor (DSP).
  • the master device 110 may be realized in the form of a system-on-chip (SoC) by combining processor chips having various functions, such as application processors.
  • SoC system-on-chip
  • the slave device 120 may perform various operations by being controlled by the master device 110 .
  • the slave device 120 may include components. All of the components included in the slave device 120 operate by being controlled by the master device 110 .
  • the slave device 120 may include, for example but not limited to, a system memory, a power controller, or a module such as a communication module, a multimedia module and an input/output module capable of performing various functions.
  • the slave device 120 may be a memory device.
  • the memory device may include a volatile memory device such as, for example but not limited to, an SRAM (static RAM), a DRAM (dynamic RAM) and an SDRAM (synchronous DRAM).
  • the memory device may include at least one of nonvolatile memory devices such as, for example but not limited to, a ROM (read only memory), a PROM (programmable ROM), an EEPROM (electrically erasable and programmable ROM), an EPROM (electrically programmable ROM), a flash memory, a PRAM (phase change RAM), an MRAM (magnetic RAM), an RRAM (resistive RAM) and an FRAM (ferroelectric RAM).
  • nonvolatile memory devices such as, for example but not limited to, a ROM (read only memory), a PROM (programmable ROM), an EEPROM (electrically erasable and programmable ROM), an EPROM (electrically programmable ROM), a flash memory, a PRAM (phase change RAM), an MRAM (magnetic RAM), an RRAM (resistive RAM) and an FRAM (ferroelectric RAM).
  • the master device 110 may be coupled with the slave device 120 through a plurality of buses 130 , and thereby form a link.
  • the master device 110 may transmit signals to the slave device 120 , through the plurality of buses 130 .
  • the master device 110 may receive the signals transmitted from the slave device 120 , through the plurality of buses 130 .
  • the plurality of buses 130 may include, but not limited to, signal transmission lines such as data buses, command buses, address buses and clock buses.
  • the master device 110 and the slave device 120 may include interface circuits 111 and 121 , respectively, to reliably perform communication.
  • the interface circuit 111 of the master device 110 may transmit signals to the slave device 120 and receive the signals transmitted from the slave device 120 , through the buses 130 .
  • the interface circuit 111 may convert the signals used in the master device 110 into signals appropriate to be transmitted through the buses 130 or convert the signals transmitted through the buses 130 into signals appropriate to be used in the master device 110 .
  • the interface circuit 121 of the slave device 120 may receive the signals transmitted from the master device 110 and transmit signals to the master device 110 , through the buses 130 .
  • the interface circuit 121 may convert the signals transmitted through the buses 130 into signals appropriate to be used in the slave device 120 or convert the signals used in the slave device 120 into signals appropriate to be transmitted through the buses 130 .
  • the master device 110 and the slave device 120 may be the components of a system using a serial communication scheme, and the interface circuits 111 and 121 may include, for example, components such as, but not limited to, encoding units, decoding units, serialization units and parallelization units.
  • the interface circuits 111 and 121 may include termination circuits for such impedance matching. Each termination circuit may be a circuit to control the impedance of a device for receiving the signals transmitted through the buses 130 , such that the reception device may have substantially the same impedance as the impedance of a device for transmitting the signals.
  • FIG. 2 is a diagram illustrating a representation of an example of a configuration of a system 2 in accordance with an embodiment.
  • the components illustrated on the left side of signal transmission lines 211 to 214 may be the components of the interface circuit 111 of the master device 110 (i.e., see FIG. 1 ).
  • the components illustrated on the right side of the signal transmission lines 211 to 214 may be the components of the interface circuit 121 of the slave device 120 (i.e., see FIG. 1 ).
  • an interface circuit 201 may be the component of the interface circuit 111 of the master device 110
  • an interface circuit 202 may be the component of the interface circuit 121 of the slave device 120 .
  • the interface circuit 201 may be the component of the interface circuit 121 of the slave device 120
  • the interface circuit 202 may be the component of the interface circuit 111 of the master device 110 .
  • the interface circuit 201 may include a plurality of signal transmission units TX.
  • the plurality of signal transmission units TX may include a plurality of data transmission units 221 to 223 and a data strobe transmission unit 224 .
  • the plurality of data transmission units 221 to 223 may be respectively coupled with a plurality of data transmission lines 211 to 213 through data transmission pads 231 to 233 .
  • the plurality of data transmission units 221 to 223 may drive the data transmission lines 211 to 213 according to the level of data to transmit. For example, in the case where the level of data to transmit is a logic high, the data transmission units 221 to 223 may drive the data transmission lines 211 to 213 to a high level.
  • the data transmission units 221 to 223 may drive the data transmission lines 211 to 213 to a low level. If the data transmission lines 211 to 213 are driven by the data transmission units 221 to 223 , first to eighth data DQ 0 to DQ 7 may be transmitted through the data transmission lines 211 to 213 .
  • the data strobe transmission unit 224 may be coupled with a data strobe signal transmission line 214 through a data strobe transmission pad 234 .
  • the data strobe transmission unit 224 may transmit a data strobe signal DQS through the data strobe signal transmission line 214 .
  • the data strobe signal DQS is a signal capable of notifying timing at which the data DQ 0 to DQ 7 are transmitted, from the interface circuit 201 of the master device to the interface circuit 202 of the slave device.
  • the interface circuit 202 may include a plurality of reception pads 241 to 244 .
  • the reception pads 241 to 244 are respectively coupled with the signal transmission lines 211 to 214 .
  • the respective data transmission lines 211 to 213 may be coupled with termination resistors ZT through the data reception pads 241 to 243 .
  • the termination resistors ZT may be coupled between the data transmission lines 211 to 213 and a termination node VTT.
  • the interface circuit 202 may include a plurality of signal reception units RX.
  • the plurality of signal reception units RX may include a plurality of data reception units 251 to 253 and a data strobe reception unit 254 .
  • the plurality of data reception units 251 to 253 may be coupled with the data transmission lines 211 to 213 through the data reception pads 241 to 243 to receive the data DQ 0 to DQ 7 transmitted through the data transmission lines 211 to 213 .
  • the termination resistors ZT may be provided for impedance matching between the interface circuit 201 and the interface circuit 202 .
  • the termination resistors ZT may have substantially the same impedance values as the turn-on impedance values of the data transmission units 221 to 223 , respectively.
  • the termination node VTT may be set to a termination voltage level.
  • the impedance matching may be completed when the data reception pads 241 to 243 are coupled with the termination resistors ZT and the termination node VTT is set to the termination voltage level.
  • the interface circuit 202 may include a termination voltage generation unit 250 configured to set the termination node VTT to the termination voltage level.
  • the termination voltage generation unit 250 may be coupled with the termination node VTT, and may detect the voltage level of the termination node VTT.
  • the termination voltage generation unit 250 may drive the termination node VTT to the level of a termination voltage when the voltage level of the termination node VTT deviates from a predetermined range.
  • the termination voltage generation unit 250 may float the termination node VTT when the voltage level of the termination node VTT is within the predetermined range.
  • the termination voltage may have a certain voltage level between a power supply voltage and a ground voltage. For example, the termination voltage may have a level corresponding to the middle level between the power supply voltage and the ground voltage.
  • the interface circuit 202 may include a capacitor element 261 .
  • the capacitor element may be coupled with the termination node VTT.
  • the capacitor element 261 may stabilize the voltage level of the termination node VTT.
  • the capacitor element 261 may prevent the voltage level of the termination node VTT from fluctuating due to a voltage variation, a temperature variation or other noise.
  • the interface circuit 202 may include a data strobe reception pad 244 .
  • the data strobe reception pad 244 may be coupled with the data strobe signal transmission line 214 .
  • the data strobe signal transmission line 214 may be coupled with a termination resistor ZT through the data strobe reception pad 244 .
  • the termination resistor ZT may be coupled with the termination node VTT.
  • the data strobe signal transmission line 214 may be coupled with the data strobe reception unit 254 through the data strobe reception pad 244 .
  • the data strobe reception unit 254 may receive the data strobe signal DQS transmitted through the data strobe signal transmission line 214 .
  • FIG. 3 is a diagram illustrating a representation of an example of a configuration of a system 3 in accordance with an embodiment.
  • the system 3 may include a transmission device and a reception device.
  • the transmission device may include a transmission interface circuit 301
  • the reception device may include a reception interface circuit 302 .
  • the transmission interface circuit 301 may be coupled with the reception interface circuit 302 through a signal transmission line 303 .
  • the transmission interface circuit 301 may include a transmission driver 310 .
  • the transmission driver 310 may be any one of the data transmission units 221 to 223 and the data strobe transmission unit 224 illustrated in FIG. 2 .
  • the transmission driver 310 may drive the signal transmission line 303 based on a transmission signal TDQ. For example, the transmission driver 310 may drive the signal transmission line 303 to a high level when the transmission signal TDQ is a high level, and may drive the signal transmission line 303 to a low level when the transmission signal TDQ is a low level.
  • the transmission driver 310 may be coupled with the signal transmission line 303 through a transmission pad 320 .
  • the transmission driver 310 may include a pull-up transmission driver 311 and a pull-down transmission driver 312 .
  • the pull-up transmission driver 311 may be coupled between the terminal of a first power supply voltage VDDQ and the transmission pad 320 .
  • the pull-up transmission driver 311 may be turned on in response to a pull-up transmission control signal PU.
  • the pull-up transmission driver 311 may pull-up drive the transmission pad 320 and the signal transmission line 303 coupled with the transmission pad 320 , to the level of the first power supply voltage VDDQ.
  • the pull-down transmission driver 312 may be coupled between the terminal of a ground voltage VSS and the transmission pad 320 .
  • the pull-down transmission driver 312 may be turned on in response to a pull-down transmission control signal PD.
  • the pull-down transmission driver 312 may pull-down drive the transmission pad 320 and the signal transmission line 303 coupled with the transmission pad 320 , to the level of the ground voltage VSS.
  • Each of the pull-up transmission driver 311 and the pull-down transmission driver 312 may include an N channel MOS transistor.
  • the transmission interface circuit 301 may include a pre-driver 330 .
  • the pre-driver 330 may generate the transmission control signals PU and PD based on the transmission signal TDQ. For example, the pre-driver 330 may drive the pull-up transmission control signal PU to the level of a second power supply voltage VDD when the transmission signal TDQ with a high level is received. For example, the pre-driver 330 may drive the pull-down transmission control signal PD to the level of the second power supply voltage VDD when the transmission signal TDQ with a low level is received.
  • the first power supply voltage VDDQ and the second power supply voltage VDD may be voltages having substantially the same levels, but may be voltages which are generated from different power sources.
  • the reception interface circuit 302 may include a termination resistor ZT and a termination voltage generation unit 350 .
  • the termination resistor ZT and the termination voltage generation unit 350 may construct the termination circuit of the reception interface circuit 302 .
  • the termination resistor ZT may be coupled between a reception pad 360 and a termination node VTT.
  • the reception pad 360 may be coupled with the signal transmission line 303 .
  • the impedance value of the termination resistor ZT may correspond to the turn-on impedance value of the pull-up transmission driver 311 and the pull-down transmission driver 312 .
  • the pull-up transmission driver 311 and the pull-down transmission driver 312 construct the transmission driver 310 .
  • the turn-on impedance value may be an impedance value that the pull-up transmission driver 311 and the pull-down transmission driver 312 have when they are turned on.
  • the impedance value of the termination resistor ZT may be substantially the same as the turn-on impedance value of the pull-up transmission driver 311 and the pull-down transmission driver 312 .
  • the termination voltage generation unit 350 may be coupled with the termination node VTT, and may detect the voltage level of the termination node VTT.
  • the termination voltage generation unit 350 may drive the termination node VTT to the level of the termination voltage when the voltage level of the termination node VTT deviates from a predetermined range.
  • the termination voltage generation unit 350 may float the termination node VTT when the voltage level of the termination node VTT is within the predetermined range.
  • the termination voltage may have a level corresponding to the middle level between the first power supply voltage VDDQ and the ground voltage VSS.
  • the reception interface circuit 302 may include a receiver 370 .
  • the receiver 370 may be coupled with the reception pad 360 .
  • the receiver 370 may amplify the signal transmitted through the signal transmission line 303 , and generate a reception signal RDQ. Since the reception pad 360 is coupled with the termination resistor ZT, the receiver 370 may precisely receive the signal transmitted through the signal transmission line 303 from the transmission interface circuit 301 .
  • the reception interface circuit 302 may include a capacitor element 380 .
  • the capacitor element 380 may be coupled between the termination node VTT and the ground voltage VSS.
  • the capacitor element 380 may stabilize the voltage level of the termination node VTT. For example, the capacitor element 380 may prevent the voltage level of the termination node VTT from fluctuating due to a voltage variation, a temperature variation or other noise.
  • FIG. 4 is a diagram illustrating a representation of an example of a configuration of the termination voltage generation unit 350 illustrated in FIG. 3 .
  • a termination voltage generation unit 350 A may include a first comparator 410 , a pull-up driver 420 , a second comparator 430 , and a pull-down driver 440 .
  • the first comparator 410 may compare the voltage level of the termination node VTT and an up reference voltage VTTU, and generate a first comparison signal COM 1 .
  • the up reference voltage VTTU may have a level higher than the level of the termination voltage.
  • the up reference voltage VTTU as a voltage capable of defining the upper limit of the predetermined range may be set randomly.
  • the pull-up driver 420 may pull-up drive the termination node VTT in response to the first comparison signal COM 1 .
  • the pull-up driver 420 may be coupled between the terminal of the first power supply voltage VDDQ and the termination node VTT, and may drive the termination node VTT with the first power supply voltage VDDQ when being turned on.
  • the second comparator 430 may compare the voltage level of the termination node VTT and a down reference voltage VTTD, and generate a second comparison signal COM 2 .
  • the down reference voltage VTTD may have a level lower than the level of the termination voltage.
  • the down reference voltage VTTD as a voltage capable of defining the lower limit of the predetermined range may be set randomly.
  • the pull-down driver 440 may pull-down drive the termination node VTT in response to the second comparison signal COM 2 .
  • the pull-down driver 440 may be coupled between the terminal of the ground voltage VSS and the termination node VTT, and may drive the termination node VTT with the ground voltage VSS when being turned on.
  • the pull-up driver 420 may include a first resistor element R 1 and a first switching element S 1 .
  • the first resistor element R 1 may be coupled with the terminal of the first power supply voltage VDDQ.
  • the first switching element S 1 may be coupled between the first resistor element R 1 and the termination node VTT, and be turned on in response to the first comparison signal COM 1 .
  • the pull-down driver 440 may include a second resistor element R 2 and a second switching element S 2 .
  • the second resistor element R 2 may be coupled with the terminal of the ground voltage VSS.
  • the second switching element S 2 may be coupled between the second resistor element R 2 and the termination node VTT, and may be turned on in response to the second comparison signal COM 2 .
  • the first and second resistor elements R 1 and R 2 may have the same impedance value or substantially the same impedance value, and may have an impedance value smaller than the impedance value of the termination resistor ZT.
  • FIG. 5 is a diagram illustrating a representation of an example of a configuration of the termination voltage generation unit 350 illustrated in FIG. 3 .
  • a termination voltage generation unit 350 B may include a first comparator 510 , a pull-up driver 520 , a second comparator 530 , and a pull-down driver 540 .
  • the pull-up driver 520 may include a third resistor element R 3 and a third switching element S 3 .
  • the pull-down driver 540 may include a fourth resistor element R 4 and a fourth switching element S 4 .
  • the termination voltage generation unit 350 B may have substantially the same configuration as the termination voltage generation unit 350 A illustrated in FIG.
  • both the pull-up driver 520 and the pull-down driver 540 may be driven in the example where the voltage level of the termination node VTT deviates from the predetermined range.
  • a comparison signal COM may be enabled in the example where the voltage level of the termination node VTT becomes higher than the up reference voltage VTTU or becomes lower than the down reference voltage VTTD.
  • the pull-up driver 520 and the pull-down driver 540 may drive the termination node VTT with the first power supply voltage VDDQ and the ground voltage VSS, respectively, in response to the comparison signal COM. Accordingly, the termination voltage generation unit 350 B may stably set the voltage level of the termination node VTT to the termination voltage level by decreasing a switching count.
  • FIG. 6 is a representation of an example of a timing diagram to assist in the explanation of an operation of the system 3 (i.e., see FIG. 3 ) in accordance with an embodiment.
  • the horizontal axis represents time (t) and the vertical axis represents voltage (v).
  • Line A illustrates the voltage level variations of the termination node VTT when the termination voltage generation unit 350 is not coupled with the termination node VTT.
  • the termination voltage may be set by balanced codes.
  • the balanced codes may mean that the sum of the logic levels of the plurality of signals transmitted from the transmission interface circuit 301 is 0.
  • the transmission device may encode the plurality of signals to be transmitted through the signal transmission line 303 , in such a manner that the sum of the logic levels of the plurality of signals is 0.
  • line B illustrates the voltage level variations of the termination node VTT when the termination voltage generation unit 350 is coupled with the termination node VTT.
  • the termination voltage generation unit 350 may pull-up drive or pull-down drive the termination node VTT when the voltage level of the termination node VTT deviates from the predetermined range. Therefore, a time for the termination node VTT to be stabilized to the level of the termination voltage may be significantly shortened.
  • the termination voltage generation unit 350 may pull-up drive or pull-down drive the termination node VTT when the voltage level of the termination node VTT deviates from the predetermined range, and may float the termination node VTT when the voltage level of the termination node VTT is within the predetermined range. If the termination node VTT is floated, no power consumption may be induced in the termination voltage generation unit 350 . Therefore, current consumption for setting the termination node VTT to the level of the termination voltage may be minimized.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Computing Systems (AREA)
  • General Engineering & Computer Science (AREA)
  • Mathematical Physics (AREA)
  • Dc Digital Transmission (AREA)
  • Logic Circuits (AREA)

Abstract

An interface circuit may include a termination resistor and a termination voltage generation unit. The termination resistor may be coupled between a reception pad and a termination node. The termination voltage generation unit may detect a voltage level of the termination node, and may drive the termination node to a level of a termination voltage when the voltage level of the termination node deviates from a predetermined range.

Description

    CROSS-REFERENCES TO RELATED APPLICATION
  • The present application claims priority under 35 U.S.C. §119(a) to Korean application number 10-2015-0028319, filed on Feb. 27, 2015, in the Korean Intellectual Property Office, which is incorporated herein by reference in its entirety.
  • BACKGROUND
  • 1. Technical Field
  • Various embodiments generally relate to a communication system. Various embodiments may generally relate to an interface circuit and/or termination circuit, and system including the communication system.
  • 2. Related Art
  • Electronic products for personal uses, such as a personal computer, a tablet PC, a laptop computer and a smart phone, are constructed by various electronic components. Two different electronic components in the electronic products may communicate at a high speed to process a large amount of data within a short amount of time. The electronic components generally communicate through interface circuits.
  • As the performances of electronic components are improved, necessity for a communication scheme capable of increasing a bandwidth and reducing power consumption is being increased. As power consumption decreases, the swing widths of signals to be transmitted through signal transmission lines which couple electronic components is decreasing. Therefore, in order to ensure precise transmission of signals, impedance matching of electronic components for transmitting and receiving signals is important.
  • SUMMARY
  • In an embodiment, an interface circuit may be provided. The interface circuit may include a termination resistor coupled between a reception pad and a termination node. The interface circuit may include a termination voltage generation unit configured to detect a voltage level of the termination node, and drive the termination node to a level of a termination voltage when the voltage level of the termination node deviates from a predetermined range.
  • In an embodiment, a system may be provided. The system may include a transmission device configured to drive a signal transmission line and transmit a signal. The system may include a reception device coupled with the signal transmission line, and may be configured to receive the signal. The reception device may include a termination resistor coupled between the signal transmission line and a termination node. The reception device may include a termination voltage generation unit configured to detect a voltage level of the termination node, and drive the termination node to a level of a termination voltage when the voltage level of the termination node deviates from a predetermined range.
  • In an embodiment, a termination circuit may be provided. The termination circuit may include a termination resistor. The termination circuit may include a termination voltage generation unit coupled to the termination resistor through a termination node. The termination voltage generation unit may be configured to detect a voltage level of the termination node, and may drive the termination node to a level of a termination voltage when the voltage level of the termination node deviates from a predetermined range.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a diagram illustrating a representation of an example of a configuration of a system in accordance with an embodiment.
  • FIG. 2 is a diagram illustrating a representation of an example of a configuration of a system in accordance with an embodiment.
  • FIG. 3 is a diagram illustrating a representation of an example of a configuration of a system in accordance with an embodiment.
  • FIG. 4 is a diagram illustrating a representation of an example of a configuration of the termination voltage generation unit illustrated in FIG. 3.
  • FIG. 5 is a diagram illustrating a representation of an example of a configuration of the termination voltage generation unit illustrated in FIG. 3.
  • FIG. 6 is a representation of an example of a timing diagram to assist in the explanation of an operation of a system in accordance with an embodiment.
  • DETAILED DESCRIPTION
  • Hereinafter, a termination circuit, and an interface circuit and system including the same will be described below with reference to the accompanying drawings through various examples of embodiments.
  • In FIG. 1, a system 1 in accordance with an embodiment may include a master device 110 and a slave device 120. The system 1 may mean, for example, a group of internal components constructing electronic devices such as, for example but not limited to, workstations, laptops, client-side terminals, servers, distributed computing systems, hand-held devices and video game consoles. The master device 110 and the slave device 120 may form one link.
  • The master device 110 may control the operation of the slave device 120. The master device 110 may execute an operation system and perform various calculation functions in an electronic device. For example, the master device 110 may include a processor, and the processor may include, for example but not limited to, a central processing unit (CPU), a graphic processing unit (GPU), a multimedia processor (MMP) or a digital signal processor (DSP). The master device 110 may be realized in the form of a system-on-chip (SoC) by combining processor chips having various functions, such as application processors.
  • The slave device 120 may perform various operations by being controlled by the master device 110. The slave device 120 may include components. All of the components included in the slave device 120 operate by being controlled by the master device 110. For example, the slave device 120 may include, for example but not limited to, a system memory, a power controller, or a module such as a communication module, a multimedia module and an input/output module capable of performing various functions. For instance, the slave device 120 may be a memory device. The memory device may include a volatile memory device such as, for example but not limited to, an SRAM (static RAM), a DRAM (dynamic RAM) and an SDRAM (synchronous DRAM). The memory device may include at least one of nonvolatile memory devices such as, for example but not limited to, a ROM (read only memory), a PROM (programmable ROM), an EEPROM (electrically erasable and programmable ROM), an EPROM (electrically programmable ROM), a flash memory, a PRAM (phase change RAM), an MRAM (magnetic RAM), an RRAM (resistive RAM) and an FRAM (ferroelectric RAM).
  • The master device 110 may be coupled with the slave device 120 through a plurality of buses 130, and thereby form a link. The master device 110 may transmit signals to the slave device 120, through the plurality of buses 130. The master device 110 may receive the signals transmitted from the slave device 120, through the plurality of buses 130. For example, the plurality of buses 130 may include, but not limited to, signal transmission lines such as data buses, command buses, address buses and clock buses.
  • The master device 110 and the slave device 120 may include interface circuits 111 and 121, respectively, to reliably perform communication. The interface circuit 111 of the master device 110 may transmit signals to the slave device 120 and receive the signals transmitted from the slave device 120, through the buses 130. For example, the interface circuit 111 may convert the signals used in the master device 110 into signals appropriate to be transmitted through the buses 130 or convert the signals transmitted through the buses 130 into signals appropriate to be used in the master device 110. The interface circuit 121 of the slave device 120 may receive the signals transmitted from the master device 110 and transmit signals to the master device 110, through the buses 130. For example, the interface circuit 121 may convert the signals transmitted through the buses 130 into signals appropriate to be used in the slave device 120 or convert the signals used in the slave device 120 into signals appropriate to be transmitted through the buses 130. For example, the master device 110 and the slave device 120 may be the components of a system using a serial communication scheme, and the interface circuits 111 and 121 may include, for example, components such as, but not limited to, encoding units, decoding units, serialization units and parallelization units.
  • Since the master device 110 and the slave device 120 are different components constructing one system, impedance matching of both devices may be needed for reliable communication between the master device 110 and the slave device 120. As the operation speed of a system increases and the power consumption of the system decreases, the swing widths or amplitudes of signals to be transmitted through the buses 130 are gradually decreasing. Therefore, it may be necessary that the impedance of the interface circuit coupled with one ends of the buses 130 correspond to the impedance of the interface circuit coupled with the other ends of the buses 130. The interface circuits 111 and 121 may include termination circuits for such impedance matching. Each termination circuit may be a circuit to control the impedance of a device for receiving the signals transmitted through the buses 130, such that the reception device may have substantially the same impedance as the impedance of a device for transmitting the signals.
  • FIG. 2 is a diagram illustrating a representation of an example of a configuration of a system 2 in accordance with an embodiment. The components illustrated on the left side of signal transmission lines 211 to 214 may be the components of the interface circuit 111 of the master device 110 (i.e., see FIG. 1). The components illustrated on the right side of the signal transmission lines 211 to 214 may be the components of the interface circuit 121 of the slave device 120 (i.e., see FIG. 1). When the master device 110 transmits signals to the slave device 120, an interface circuit 201 may be the component of the interface circuit 111 of the master device 110, and an interface circuit 202 may be the component of the interface circuit 121 of the slave device 120. Conversely, when the slave device 120 transmits signals to the master device 110, the interface circuit 201 may be the component of the interface circuit 121 of the slave device 120, and the interface circuit 202 may be the component of the interface circuit 111 of the master device 110.
  • The interface circuit 201 may include a plurality of signal transmission units TX. The plurality of signal transmission units TX may include a plurality of data transmission units 221 to 223 and a data strobe transmission unit 224. The plurality of data transmission units 221 to 223 may be respectively coupled with a plurality of data transmission lines 211 to 213 through data transmission pads 231 to 233. The plurality of data transmission units 221 to 223 may drive the data transmission lines 211 to 213 according to the level of data to transmit. For example, in the case where the level of data to transmit is a logic high, the data transmission units 221 to 223 may drive the data transmission lines 211 to 213 to a high level. For example, in the case where the level of data to transmit is a logic low, the data transmission units 221 to 223 may drive the data transmission lines 211 to 213 to a low level. If the data transmission lines 211 to 213 are driven by the data transmission units 221 to 223, first to eighth data DQ0 to DQ7 may be transmitted through the data transmission lines 211 to 213. The data strobe transmission unit 224 may be coupled with a data strobe signal transmission line 214 through a data strobe transmission pad 234. The data strobe transmission unit 224 may transmit a data strobe signal DQS through the data strobe signal transmission line 214. The data strobe signal DQS, as a signal capable of being synchronized with timing at which the data DQ0 to DQ7 are transmitted, is a signal capable of notifying timing at which the data DQ0 to DQ7 are transmitted, from the interface circuit 201 of the master device to the interface circuit 202 of the slave device.
  • The interface circuit 202 may include a plurality of reception pads 241 to 244. The reception pads 241 to 244 are respectively coupled with the signal transmission lines 211 to 214. The respective data transmission lines 211 to 213 may be coupled with termination resistors ZT through the data reception pads 241 to 243. The termination resistors ZT may be coupled between the data transmission lines 211 to 213 and a termination node VTT. The interface circuit 202 may include a plurality of signal reception units RX. The plurality of signal reception units RX may include a plurality of data reception units 251 to 253 and a data strobe reception unit 254. The plurality of data reception units 251 to 253 may be coupled with the data transmission lines 211 to 213 through the data reception pads 241 to 243 to receive the data DQ0 to DQ7 transmitted through the data transmission lines 211 to 213.
  • The termination resistors ZT may be provided for impedance matching between the interface circuit 201 and the interface circuit 202. The termination resistors ZT may have substantially the same impedance values as the turn-on impedance values of the data transmission units 221 to 223, respectively. The termination node VTT may be set to a termination voltage level. The impedance matching may be completed when the data reception pads 241 to 243 are coupled with the termination resistors ZT and the termination node VTT is set to the termination voltage level.
  • The interface circuit 202 may include a termination voltage generation unit 250 configured to set the termination node VTT to the termination voltage level. The termination voltage generation unit 250 may be coupled with the termination node VTT, and may detect the voltage level of the termination node VTT. The termination voltage generation unit 250 may drive the termination node VTT to the level of a termination voltage when the voltage level of the termination node VTT deviates from a predetermined range. The termination voltage generation unit 250 may float the termination node VTT when the voltage level of the termination node VTT is within the predetermined range. The termination voltage may have a certain voltage level between a power supply voltage and a ground voltage. For example, the termination voltage may have a level corresponding to the middle level between the power supply voltage and the ground voltage.
  • The interface circuit 202 may include a capacitor element 261. The capacitor element may be coupled with the termination node VTT. The capacitor element 261 may stabilize the voltage level of the termination node VTT. The capacitor element 261 may prevent the voltage level of the termination node VTT from fluctuating due to a voltage variation, a temperature variation or other noise.
  • The interface circuit 202 may include a data strobe reception pad 244. The data strobe reception pad 244 may be coupled with the data strobe signal transmission line 214. The data strobe signal transmission line 214 may be coupled with a termination resistor ZT through the data strobe reception pad 244. The termination resistor ZT may be coupled with the termination node VTT. The data strobe signal transmission line 214 may be coupled with the data strobe reception unit 254 through the data strobe reception pad 244. The data strobe reception unit 254 may receive the data strobe signal DQS transmitted through the data strobe signal transmission line 214.
  • FIG. 3 is a diagram illustrating a representation of an example of a configuration of a system 3 in accordance with an embodiment. Referring to FIG. 3, the system 3 may include a transmission device and a reception device. The transmission device may include a transmission interface circuit 301, and the reception device may include a reception interface circuit 302. The transmission interface circuit 301 may be coupled with the reception interface circuit 302 through a signal transmission line 303. Referring to FIG. 3, the transmission interface circuit 301 may include a transmission driver 310. The transmission driver 310 may be any one of the data transmission units 221 to 223 and the data strobe transmission unit 224 illustrated in FIG. 2. The transmission driver 310 may drive the signal transmission line 303 based on a transmission signal TDQ. For example, the transmission driver 310 may drive the signal transmission line 303 to a high level when the transmission signal TDQ is a high level, and may drive the signal transmission line 303 to a low level when the transmission signal TDQ is a low level. The transmission driver 310 may be coupled with the signal transmission line 303 through a transmission pad 320.
  • The transmission driver 310 may include a pull-up transmission driver 311 and a pull-down transmission driver 312. The pull-up transmission driver 311 may be coupled between the terminal of a first power supply voltage VDDQ and the transmission pad 320. The pull-up transmission driver 311 may be turned on in response to a pull-up transmission control signal PU. The pull-up transmission driver 311 may pull-up drive the transmission pad 320 and the signal transmission line 303 coupled with the transmission pad 320, to the level of the first power supply voltage VDDQ. The pull-down transmission driver 312 may be coupled between the terminal of a ground voltage VSS and the transmission pad 320. The pull-down transmission driver 312 may be turned on in response to a pull-down transmission control signal PD. The pull-down transmission driver 312 may pull-down drive the transmission pad 320 and the signal transmission line 303 coupled with the transmission pad 320, to the level of the ground voltage VSS. Each of the pull-up transmission driver 311 and the pull-down transmission driver 312 may include an N channel MOS transistor.
  • The transmission interface circuit 301 may include a pre-driver 330. The pre-driver 330 may generate the transmission control signals PU and PD based on the transmission signal TDQ. For example, the pre-driver 330 may drive the pull-up transmission control signal PU to the level of a second power supply voltage VDD when the transmission signal TDQ with a high level is received. For example, the pre-driver 330 may drive the pull-down transmission control signal PD to the level of the second power supply voltage VDD when the transmission signal TDQ with a low level is received. The first power supply voltage VDDQ and the second power supply voltage VDD may be voltages having substantially the same levels, but may be voltages which are generated from different power sources.
  • The reception interface circuit 302 may include a termination resistor ZT and a termination voltage generation unit 350. The termination resistor ZT and the termination voltage generation unit 350 may construct the termination circuit of the reception interface circuit 302. The termination resistor ZT may be coupled between a reception pad 360 and a termination node VTT. The reception pad 360 may be coupled with the signal transmission line 303. The impedance value of the termination resistor ZT may correspond to the turn-on impedance value of the pull-up transmission driver 311 and the pull-down transmission driver 312. The pull-up transmission driver 311 and the pull-down transmission driver 312 construct the transmission driver 310. The turn-on impedance value may be an impedance value that the pull-up transmission driver 311 and the pull-down transmission driver 312 have when they are turned on. When a signal is transmitted through the signal transmission line 303, one of either the pull-up transmission driver 311 or the pull-down transmission driver 312 is turned on and drives the signal transmission line 303. Thus, the impedance value of the termination resistor ZT may be substantially the same as the turn-on impedance value of the pull-up transmission driver 311 and the pull-down transmission driver 312.
  • The termination voltage generation unit 350 may be coupled with the termination node VTT, and may detect the voltage level of the termination node VTT. The termination voltage generation unit 350 may drive the termination node VTT to the level of the termination voltage when the voltage level of the termination node VTT deviates from a predetermined range. The termination voltage generation unit 350 may float the termination node VTT when the voltage level of the termination node VTT is within the predetermined range. The termination voltage may have a level corresponding to the middle level between the first power supply voltage VDDQ and the ground voltage VSS.
  • The reception interface circuit 302 may include a receiver 370. The receiver 370 may be coupled with the reception pad 360. The receiver 370 may amplify the signal transmitted through the signal transmission line 303, and generate a reception signal RDQ. Since the reception pad 360 is coupled with the termination resistor ZT, the receiver 370 may precisely receive the signal transmitted through the signal transmission line 303 from the transmission interface circuit 301. The reception interface circuit 302 may include a capacitor element 380. The capacitor element 380 may be coupled between the termination node VTT and the ground voltage VSS. The capacitor element 380 may stabilize the voltage level of the termination node VTT. For example, the capacitor element 380 may prevent the voltage level of the termination node VTT from fluctuating due to a voltage variation, a temperature variation or other noise.
  • FIG. 4 is a diagram illustrating a representation of an example of a configuration of the termination voltage generation unit 350 illustrated in FIG. 3. Referring to FIG. 4, a termination voltage generation unit 350A may include a first comparator 410, a pull-up driver 420, a second comparator 430, and a pull-down driver 440. The first comparator 410 may compare the voltage level of the termination node VTT and an up reference voltage VTTU, and generate a first comparison signal COM1. The up reference voltage VTTU may have a level higher than the level of the termination voltage. The up reference voltage VTTU as a voltage capable of defining the upper limit of the predetermined range may be set randomly. The pull-up driver 420 may pull-up drive the termination node VTT in response to the first comparison signal COM1. The pull-up driver 420 may be coupled between the terminal of the first power supply voltage VDDQ and the termination node VTT, and may drive the termination node VTT with the first power supply voltage VDDQ when being turned on.
  • The second comparator 430 may compare the voltage level of the termination node VTT and a down reference voltage VTTD, and generate a second comparison signal COM2. The down reference voltage VTTD may have a level lower than the level of the termination voltage. The down reference voltage VTTD as a voltage capable of defining the lower limit of the predetermined range may be set randomly. The pull-down driver 440 may pull-down drive the termination node VTT in response to the second comparison signal COM2. The pull-down driver 440 may be coupled between the terminal of the ground voltage VSS and the termination node VTT, and may drive the termination node VTT with the ground voltage VSS when being turned on.
  • Referring to FIG. 4, the pull-up driver 420 may include a first resistor element R1 and a first switching element S1. The first resistor element R1 may be coupled with the terminal of the first power supply voltage VDDQ. The first switching element S1 may be coupled between the first resistor element R1 and the termination node VTT, and be turned on in response to the first comparison signal COM1. The pull-down driver 440 may include a second resistor element R2 and a second switching element S2. The second resistor element R2 may be coupled with the terminal of the ground voltage VSS. The second switching element S2 may be coupled between the second resistor element R2 and the termination node VTT, and may be turned on in response to the second comparison signal COM2. The first and second resistor elements R1 and R2 may have the same impedance value or substantially the same impedance value, and may have an impedance value smaller than the impedance value of the termination resistor ZT.
  • FIG. 5 is a diagram illustrating a representation of an example of a configuration of the termination voltage generation unit 350 illustrated in FIG. 3. Referring to FIG. 5, a termination voltage generation unit 350B may include a first comparator 510, a pull-up driver 520, a second comparator 530, and a pull-down driver 540. The pull-up driver 520 may include a third resistor element R3 and a third switching element S3. The pull-down driver 540 may include a fourth resistor element R4 and a fourth switching element S4. The termination voltage generation unit 350B may have substantially the same configuration as the termination voltage generation unit 350A illustrated in FIG. 4 except that the output nodes of the first and second comparators 510 and 530 are coupled with each other. As the output nodes of the first and second comparators 510 and 530 are coupled, both the pull-up driver 520 and the pull-down driver 540 may be driven in the example where the voltage level of the termination node VTT deviates from the predetermined range. A comparison signal COM may be enabled in the example where the voltage level of the termination node VTT becomes higher than the up reference voltage VTTU or becomes lower than the down reference voltage VTTD. The pull-up driver 520 and the pull-down driver 540 may drive the termination node VTT with the first power supply voltage VDDQ and the ground voltage VSS, respectively, in response to the comparison signal COM. Accordingly, the termination voltage generation unit 350B may stably set the voltage level of the termination node VTT to the termination voltage level by decreasing a switching count.
  • FIG. 6 is a representation of an example of a timing diagram to assist in the explanation of an operation of the system 3 (i.e., see FIG. 3) in accordance with an embodiment. Referring to FIG. 6, the horizontal axis represents time (t) and the vertical axis represents voltage (v). Line A illustrates the voltage level variations of the termination node VTT when the termination voltage generation unit 350 is not coupled with the termination node VTT. When the termination voltage generation unit 350 is not coupled with the termination node VTT, the termination voltage may be set by balanced codes. The balanced codes may mean that the sum of the logic levels of the plurality of signals transmitted from the transmission interface circuit 301 is 0. For example, in order to set the termination voltage, the transmission device may encode the plurality of signals to be transmitted through the signal transmission line 303, in such a manner that the sum of the logic levels of the plurality of signals is 0.
  • Referring to FIG. 6, line B illustrates the voltage level variations of the termination node VTT when the termination voltage generation unit 350 is coupled with the termination node VTT. The termination voltage generation unit 350 may pull-up drive or pull-down drive the termination node VTT when the voltage level of the termination node VTT deviates from the predetermined range. Therefore, a time for the termination node VTT to be stabilized to the level of the termination voltage may be significantly shortened. The termination voltage generation unit 350 may pull-up drive or pull-down drive the termination node VTT when the voltage level of the termination node VTT deviates from the predetermined range, and may float the termination node VTT when the voltage level of the termination node VTT is within the predetermined range. If the termination node VTT is floated, no power consumption may be induced in the termination voltage generation unit 350. Therefore, current consumption for setting the termination node VTT to the level of the termination voltage may be minimized.
  • While various embodiments have been described above, it will be understood to those skilled in the art that the embodiments described are examples only. Accordingly, the termination circuit, and the interface circuit and system including the same described herein should not be limited based on the described embodiments.

Claims (19)

1. An interface circuit comprising:
a termination resistor coupled between a reception pad and a termination node; and
a termination voltage generation circuit configured to detect a voltage level of the termination node, and drive the termination node to a level of a termination voltage when the voltage level of the termination node deviates from a predetermined range,
wherein the termination voltage generation circuit comprises a first comparator configured to compare the voltage level of the termination node and an up reference voltage, and generate a first comparison signal, a pull-up driver configured to pull-up drive the termination node in response to the first comparison signal, a second comparator configured to compare the voltage level of the termination node and a down reference voltage, and generate a second comparison signal, and a pull-down driver configured to pull-down drive the termination node in response to the second comparison signal,
wherein the pull-up driver comprises a first resistor element coupled with a power supply voltage, and a first switching element coupled between the first resistor element and the termination node, and configured to be turned on in response to the first comparison signal,
wherein the pull-down driver comprises a second resistor element coupled with a ground voltage, and a second switching element coupled between the second resistor element and the termination node, and configured to be turned on in response to the second comparison signal,
wherein an impedance value of the first resistor element is substantially the same as an impedance value of the second resistor element, and the impedance values of the first and second resistor elements are less than the impedance value of the termination resistor.
2. The interface circuit according to claim 1, further comprising:
a receiver coupled with the reception pad, and configured to amplify a signal received through the reception pad.
3. The interface circuit according to claim 1, wherein the termination voltage generation circuit floats the termination node when the voltage level of the termination node is within the predetermined range.
4. The interface circuit according to claim 1, wherein the termination voltage is a middle level between the power supply voltage and the ground voltage.
5. The interface circuit according to claim 1, further comprising:
a capacitor coupled between the ground voltage and the termination node.
6. The interface circuit according to claim 5, wherein the capacitor is configured to stabilize the voltage level of the termination node by preventing the voltage level of the termination node from fluctuating in response to a voltage variation, a temperature variation, or from noise.
7. The interface circuit according to claim 1, further comprising:
a transmission driver coupled to the reception pad,
wherein the transmission driver includes a pull-up transmission driver coupled between a first power supply voltage and the reception pad, and a pull-down transmission driver coupled between a ground voltage and the reception pad, and
wherein an impedance value of the termination resistor corresponds to either a turn-on impedance value of the pull-up transmission driver or the pull-down transmission driver.
8-13. (canceled)
14. An interface circuit comprising:
a termination resistor coupled between a reception pad and a termination node; and
a termination voltage generation circuit configured to detect a voltage level of the termination node, and drive the termination node to a level of a termination voltage when the voltage level of the termination node deviates from a predetermined range,
wherein the termination voltage generation circuit comprises a first comparator configured to compare the voltage level of the termination node and an up reference voltage, and generate a comparison signal, a second comparator configured to compare the voltage level of the termination node and a down reference voltage, and generate the comparison signal, a pull-up driver configured to pull-up drive the termination node in response to the comparison signal, and a pull-down driver configured to pull-down drive the termination node in response to the comparison signal.
15. The interface circuit according to claim 14, wherein the comparison signal is enabled when a voltage level of the termination node is greater than the up reference voltage.
16. The interface circuit according to claim 15, wherein the comparison signal is enabled when a voltage level of the termination node is less than the down reference voltage.
17. A system comprising:
a transmission device configured to drive a signal transmission line and transmit a signal; and
a reception device coupled with the signal transmission line, and configured to receive the signal,
the reception device comprising:
a termination resistor coupled between the signal transmission line and a termination node; and
a termination voltage generation circuit configured to detect a voltage level of the termination node, and drive the termination node to a level of a termination voltage when the voltage level of the termination node deviates from a predetermined range,
wherein the termination voltage generation circuit comprises a first comparator configured to compare the voltage level of the termination node and an up reference voltage, and generate a comparison signal, a second comparator configured to compare the voltage level of the termination node and a down reference voltage, and generate the comparison signal, a pull-up driver configured to pull-up drive the termination node in response to the comparison signal, and a pull-down driver configured to pull-down drive the termination node in response to the comparison signal.
18-19. (canceled)
20. The system according to claim 17, further comprising:
a receiver coupled between the signal transmission line and the termination resistor, and configured to receive a signal transmitted through the signal transmission line.
21. The system according to claim 17, wherein the termination voltage generation circuit floats the termination node when the voltage level of the termination node is within the predetermined range.
22. The system according to claim 17, wherein the termination voltage is a middle level between a power supply voltage and a ground voltage.
23. The interface circuit according to claim 17, further comprising:
a capacitor coupled between a ground voltage and the termination node.
24. The interface circuit according to claim 23, wherein the capacitor is configured to stabilize the voltage level of the termination node by preventing the voltage level of the termination node from fluctuating in response to a voltage variation, a temperature variation, or from noise.
25. A termination circuit comprising:
a termination resistor; and
a termination voltage generation circuit coupled to the termination resistor through a termination node,
wherein the termination voltage generation circuit is configured to detect a voltage level of the termination node, and drive the termination node to a level of a termination voltage when the voltage level of the termination node deviates from a predetermined range,
wherein the termination voltage generation circuit comprises a first comparator configured to compare the voltage level of the termination node and an up reference voltage, and generate a comparison signal, a second comparator configured to compare the voltage level of the termination node and a down reference voltage, and generate the comparison signal, a pull-up driver configured to pull-up drive the termination node in response to the comparison signal, and a pull-down driver configured to pull-down drive the termination node in response to the comparison signal.
US14/803,620 2015-02-27 2015-07-20 Termination circuit, and interface circuit and system including the same Active US9413565B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR1020150028319A KR20160105091A (en) 2015-02-27 2015-02-27 Termination circuit, innterface circuit and system including the same
KR10-2015-0028319 2015-02-27

Publications (2)

Publication Number Publication Date
US9413565B1 US9413565B1 (en) 2016-08-09
US20160254931A1 true US20160254931A1 (en) 2016-09-01

Family

ID=56556034

Family Applications (1)

Application Number Title Priority Date Filing Date
US14/803,620 Active US9413565B1 (en) 2015-02-27 2015-07-20 Termination circuit, and interface circuit and system including the same

Country Status (3)

Country Link
US (1) US9413565B1 (en)
KR (1) KR20160105091A (en)
CN (1) CN105932994B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180181511A1 (en) * 2016-12-26 2018-06-28 SK Hynix Inc. Dynamic termination circuit, semiconductor apparatus and system including the same
WO2020041049A1 (en) * 2018-08-21 2020-02-27 Micron Technology, Inc. Drive strength calibration for multi-level signaling

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9812057B2 (en) * 2015-08-05 2017-11-07 Qualcomm Incorporated Termination circuit to reduce attenuation of signal between signal producing circuit and display device
KR20190036259A (en) 2017-09-27 2019-04-04 에스케이하이닉스 주식회사 Transmitting device using calibration circuit, semiconductor apparatus and system including the same

Family Cites Families (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3619521B2 (en) * 1996-02-09 2005-02-09 株式会社日立製作所 Information processing apparatus and component placement method thereof
KR100408412B1 (en) * 2001-06-02 2003-12-06 삼성전자주식회사 Data output buffer for detecting variation of supply voltage
US6781405B2 (en) * 2002-04-29 2004-08-24 Rambus Inc. Adaptive signal termination
US7205787B1 (en) * 2003-11-24 2007-04-17 Neascape, Inc. On-chip termination for a high-speed single-ended interface
JP4026593B2 (en) * 2003-12-25 2007-12-26 セイコーエプソン株式会社 Receiver
KR100596977B1 (en) * 2004-08-20 2006-07-05 삼성전자주식회사 Reference voltage circuit using both external reference voltage source and internal refrence voltage source and reference voltage generating method using the same
US20060119380A1 (en) * 2004-12-07 2006-06-08 Jason Gonzalez Integrated circuit input/output signal termination with reduced power dissipation
KR100688539B1 (en) 2005-03-23 2007-03-02 삼성전자주식회사 An internal voltage generator
US7342411B2 (en) * 2005-12-07 2008-03-11 Intel Corporation Dynamic on-die termination launch latency reduction
US7528626B2 (en) * 2006-06-30 2009-05-05 Hynix Semiconductor Inc. Semiconductor memory device with ZQ calibration circuit
US7898878B2 (en) * 2007-08-02 2011-03-01 Rambus Inc. Methods and apparatus for strobe signaling and edge detection thereof
US7995660B2 (en) * 2007-10-31 2011-08-09 International Business Machines Corporation Receiver termination circuit for a high speed direct current (DC) serial link
JP2011004216A (en) * 2009-06-19 2011-01-06 Renesas Electronics Corp Impedance adjustment circuit
US7800399B1 (en) * 2009-08-04 2010-09-21 Broadcom Corporation Virtual regulator for controlling a termination voltage in a termination circuit
KR101806817B1 (en) * 2010-10-20 2017-12-11 삼성전자주식회사 Data output buffer and semiconductor memory device having the same
US9105317B2 (en) * 2012-01-13 2015-08-11 Samsung Electronics Co., Ltd. Memory system capable of calibrating output voltage level of semiconductor memory device and method of calibrating output voltage level of semiconductor memory device
US9111603B1 (en) * 2012-02-29 2015-08-18 Altera Corporation Systems and methods for memory controller reference voltage calibration
KR20140055120A (en) 2012-10-30 2014-05-09 삼성전자주식회사 On-die termination circuit, semiconductor memory device and memory system including the same
CN103580635B (en) * 2012-08-01 2017-06-30 联咏科技股份有限公司 Receiver
US8929157B2 (en) * 2012-11-19 2015-01-06 Intel Corporation Power efficient, single-ended termination using on-die voltage supply

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180181511A1 (en) * 2016-12-26 2018-06-28 SK Hynix Inc. Dynamic termination circuit, semiconductor apparatus and system including the same
US10884961B2 (en) * 2016-12-26 2021-01-05 SK Hynix Inc. Dynamic termination circuit, semiconductor apparatus and system including the same
WO2020041049A1 (en) * 2018-08-21 2020-02-27 Micron Technology, Inc. Drive strength calibration for multi-level signaling
US10998011B2 (en) 2018-08-21 2021-05-04 Micron Technology, Inc. Drive strength calibration for multi-level signaling
US11443779B2 (en) 2018-08-21 2022-09-13 Micron Technology, Inc. Drive strength calibration for multi-level signaling
US11688435B2 (en) 2018-08-21 2023-06-27 Micron Technology, Inc. Drive strength calibration for multi-level signaling

Also Published As

Publication number Publication date
CN105932994B (en) 2021-01-05
KR20160105091A (en) 2016-09-06
US9413565B1 (en) 2016-08-09
CN105932994A (en) 2016-09-07

Similar Documents

Publication Publication Date Title
US9397661B2 (en) On-die termination circuit and on-die termination method
US11347670B2 (en) System and interface circuit for driving data transmission line to termination voltage
US11216395B2 (en) Apparatuses and methods for asymmetric bi-directional signaling incorporating multi-level encoding
CN105304141B (en) System including memory sharing calibration reference resistor and calibration method thereof
US9197209B2 (en) Semiconductor device
US10387341B2 (en) Apparatuses and methods for asymmetric input/output interface for a memory
US9413565B1 (en) Termination circuit, and interface circuit and system including the same
US9647664B2 (en) Output driver, semiconductor apparatus, system, and computing system using the same
US9478264B2 (en) Integrated circuits and semiconductor systems including the same
KR20160061855A (en) Semiconductor apparatus with calibration circuit and system including the same
US10714163B2 (en) Methods for mitigating transistor aging to improve timing margins for memory interface signals
US10529411B2 (en) Buffer circuit, semiconductor apparatus and system using the same
US9853641B2 (en) Internal voltage generation circuit
US10560099B1 (en) Semiconductor apparatus using swing level conversion circuit
US10884961B2 (en) Dynamic termination circuit, semiconductor apparatus and system including the same
US9817425B2 (en) Semiconductor devices and semiconductor systems
US10644678B2 (en) Oscillator and memory system including the same
US20160195889A1 (en) Semiconductor device and semiconductor system including a voltage detection block

Legal Events

Date Code Title Description
AS Assignment

Owner name: SK HYNIX INC., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:JUNG, HAE KANG;REEL/FRAME:036138/0748

Effective date: 20150612

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8