US20160006341A1 - Trailing edge detector using current collapse - Google Patents

Trailing edge detector using current collapse Download PDF

Info

Publication number
US20160006341A1
US20160006341A1 US14/322,760 US201414322760A US2016006341A1 US 20160006341 A1 US20160006341 A1 US 20160006341A1 US 201414322760 A US201414322760 A US 201414322760A US 2016006341 A1 US2016006341 A1 US 2016006341A1
Authority
US
United States
Prior art keywords
signal
power converter
circuit
coupled
output
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US14/322,760
Other versions
US9214851B1 (en
Inventor
Mingming Mao
Ricardo Luis Janezic Pregitzer
Tiziano Pastore
Michael Yue Zhang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Power Integrations Inc
Original Assignee
Power Integrations Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Power Integrations Inc filed Critical Power Integrations Inc
Priority to US14/322,760 priority Critical patent/US9214851B1/en
Assigned to POWER INTEGRATIONS, INC. reassignment POWER INTEGRATIONS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PASTORE, TIZIANO, MAO, MINGMING, PREGITZER, Ricardo Luis Janezic, ZHANG, MICHAEL YUE
Priority to EP15174210.3A priority patent/EP2963999B1/en
Priority to CN201510382337.8A priority patent/CN105322801B/en
Priority to US14/937,662 priority patent/US9419528B2/en
Application granted granted Critical
Publication of US9214851B1 publication Critical patent/US9214851B1/en
Publication of US20160006341A1 publication Critical patent/US20160006341A1/en
Expired - Fee Related legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05BELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
    • H05B45/00Circuit arrangements for operating light-emitting diodes [LED]
    • H05B45/30Driver circuits
    • H05B45/37Converter circuits
    • H05B45/3725Switched mode power supply [SMPS]
    • H05B45/385Switched mode power supply [SMPS] using flyback topology
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/08Circuits specially adapted for the generation of control voltages for semiconductor devices incorporated in static converters
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/22Conversion of dc power input into dc power output with intermediate conversion into ac
    • H02M3/24Conversion of dc power input into dc power output with intermediate conversion into ac by static converters
    • H02M3/28Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac
    • H02M3/325Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal
    • H02M3/335Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/33507Conversion of dc power input into dc power output with intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode to produce the intermediate ac using devices of a triode or a transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of the output voltage or current, e.g. flyback converters
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/153Arrangements in which a pulse is delivered at the instant when a predetermined characteristic of an input signal is present or at a fixed time interval after this instant
    • H03K5/1534Transition or edge detectors
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05BELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
    • H05B45/00Circuit arrangements for operating light-emitting diodes [LED]
    • H05B45/30Driver circuits
    • H05B45/357Driver circuits specially adapted for retrofit LED light sources
    • H05B45/3574Emulating the electrical or functional characteristics of incandescent lamps
    • H05B45/3575Emulating the electrical or functional characteristics of incandescent lamps by means of dummy loads or bleeder circuits, e.g. for dimmers

Definitions

  • the present invention relates generally to power converters, and more specifically to power converters utilized with dimmer circuits.
  • a dimmer circuit typically disconnects a portion of the ac input voltage to limit the amount of voltage and current supplied to an incandescent lamp. This is known as phase dimming because it is often convenient to designate the position of the dimmer circuit and the resultant amount of missing voltage in terms of a fraction of the period of the ac input voltage measured in degrees.
  • the ac input voltage is a sinusoidal waveform and the period of the ac input voltage is referred to as a full line cycle.
  • half the period of the ac input voltage is referred to as a half line cycle.
  • An entire period has 360 degrees, and a half line cycle has 180 degrees.
  • the phase angle is a measure of how many degrees (from a reference of zero degrees) of each half line cycle the dimmer circuit disconnects.
  • the conduction angle is a measure of how many degrees (from a reference of zero degrees) of each half line cycle the dimmer circuit does not disconnect a portion the ac input voltage.
  • the conduction angle is a measure of how many degrees of each half line cycle in which the dimmer circuit is conducting.
  • the removal of a quarter of the ac input voltage in a half line cycle may correspond to a phase angle of 45 degrees but a conduction angle of 135 degrees.
  • phase angle dimming works well with incandescent lamps that receive the altered ac input voltage directly, it typically creates problems for light emitting diode (LED) lamps.
  • LED lamps often require a regulated power converter to provide regulated current and voltage from the ac power line.
  • Most LEDs and LED modules are best driven by a regulated current which a regulated power converter may provide from an ac power line.
  • Dimmer circuits typically don't work well with conventional regulated power converters and their respective controllers.
  • Regulated power converters are typically designed to ignore distortions of the ac input voltage and to deliver a constant regulated output. As such, conventional regulated power supplies would not satisfactorily dim the LED lamp.
  • a power converter for an LED lamp is specially designed to recognize and respond to the voltage from a dimmer circuit in a desirable way, a dimmer is likely to produce unacceptable results such as flickering or shimmering of the LED lamp with large conduction angles and flashing of the LED lamp at low conduction angles.
  • FIG. 1 is a functional block diagram illustrating an example power converter with a dimmer circuit utilizing a controller in accordance with an example of the present invention.
  • FIG. 2 is a diagram illustrating example waveforms of an ac input voltage, an output voltage of a dimmer circuit, and an output of a rectifier circuit of FIG. 1 in accordance with an example of the present invention.
  • FIG. 3 is a diagram illustrating example waveforms of an input voltage waveform, a zero crossing signal, an input current waveform, and an edge signal of the power converter of FIG. 1 in accordance with an example of the present invention.
  • FIG. 4 is a flow diagram illustrating an example method for determining a trailing edge in an input waveform in accordance with an example of the present invention.
  • FIG. 5 is a functional block diagram of an example controller in accordance with an example of the present invention.
  • Embodiments of a power converter controller and a method of operating the power converter controller are described herein.
  • numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be apparent, however, to one having ordinary skill in the art that the specific detail need not be employed to practice the present invention. In other instances, well-known materials or methods have not been described in detail in order to avoid obscuring the present invention.
  • a dimmer circuit typically disconnects a portion of the ac input voltage at every half line cycle to limit the amount of voltage and current supplied to the LEDs.
  • Dimmer circuits may be categorized as a leading edge dimmer circuit or a trailing edge dimmer circuit.
  • a leading edge dimmer circuit in general the input voltage is substantially zero at the beginning of a half line cycle until the dimmer circuit conducts and the input voltage rapidly increases and follows the ac input voltage.
  • the input voltage substantially follows the ac input voltage at the beginning of the half line cycle until the dimmer circuit does not conduct and the input voltage rapidly decreases to substantially zero. The rapid increase or decrease may be referred to as an “edge.”
  • a power converter designed to respond to a dimmer circuit may determine the amount of dimming set by the dimmer circuit and control the amount of voltage and current supplied to the LEDs.
  • the amount of dimming i.e. phase angle or conduction angle
  • the conduction angle may be measured by threshold detection where the input voltage may be compared to a reference threshold. The amount of time which the input voltage is above the reference may correspond to the conduction while the amount of time which the input voltage is below the reference may correspond to the phase angle.
  • threshold detection may be inaccurate due to leakage current of the dimmer circuit in its off-state that prevents voltage across the power converter input capacitors to fall to substantially zero.
  • an edge detection circuit may be utilized to determine if the dimmer circuit is not conducting. Once an edge is detected, the conduction angle (or phase angle) may be measured. For examples of the present invention, the edge detection circuit may determine if a trailing edge is detected if the input voltage is greater than a reference voltage, the input current is less than a reference current, and the bleeder circuit is enabled. In addition, the trailing edge is detected if the amplitude of the input voltage has a negative slope.
  • FIG. 1 a functional block diagram of an example power converter 100 is illustrated including ac input voltage V AC 102 , a dimmer circuit 104 , a dimmer output voltage V DO 106 , a rectifier 108 , a bleeder circuit 109 , an input voltage V IN 110 , a diode 111 , an energy transfer element T 1 112 , a primary winding 114 of the energy transfer element T 1 112 , a secondary winding 116 of the energy transfer element T 1 112 , an input current I IN 115 , a switch S 1 118 , input return 117 , a clamp circuit 120 , a rectifier D 1 122 , an input capacitor C F 121 , an output capacitor C 1 124 , a load 126 , a sense circuit 128 , and a controller 130 .
  • Controller 130 further includes a drive circuit 132 , a bleeder control circuit 134 , and an edge detection circuit 136 .
  • Bleeder circuit 109 further includes resistance 138 and switch 140 .
  • sense circuit 128 may also be included in controller 130 .
  • FIG. 1 further illustrates an input voltage sense signal 142 , an input current sense signal 144 , output voltage V O 146 , an output current I O 148 , an output quantity U O 150 , a feedback signal U FB 152 , a switch current I D 156 , a switch current sense signal 158 , an enable signal U EN 160 , and an edge signal U EDGE 164 .
  • a single controller is illustrated in FIG. 1 , it should be appreciated that multiple controllers may be utilized.
  • the drive circuit 132 , bleeder control circuit 134 , and edge detection circuit 136 need not be within a single controller.
  • the power converter 100 may have a primary and a secondary controller coupled to the input and the output side, respectively, of the power converter 100 .
  • the example switched mode power converter 100 illustrated in FIG. 1 is coupled in a flyback configuration, which is just one example of a switched mode power converter that may benefit from the teachings of the present invention. It is appreciated that other known topologies and configurations of the switched mode power converter may also benefit from the teachings of the present invention.
  • the rectifier 108 further couples to the bleeder circuit 109 and the diode 111 .
  • the other end of diode 111 is further coupled to the energy transfer element T 1 112 .
  • the energy transfer element T 1 112 may be a coupled inductor or may be a transformer.
  • the energy transfer element T 1 112 includes two windings, a primary winding 114 and a secondary winding 116 .
  • the energy transfer element T 1 112 may have more than two windings.
  • the primary winding 114 may be considered an input winding, and secondary winding 116 may be considered an output winding.
  • the primary winding 114 is further coupled to switch S 1 118 , which is then further coupled to input return 117 .
  • the clamp circuit 120 is illustrated in the example of FIG. 1 as being coupled across the primary winding 114 of the energy transfer element T 1 112 .
  • the filter capacitor C F 121 may couple across the primary winding 114 and switch S 1 118 .
  • the filter capacitor C F 121 may be coupled across the diode 111 and the bleeder circuit 109 .
  • the bleeder circuit may include a resistance 138 and a switch 140 .
  • the resistance 138 is coupled to the diode 111 while the switch 140 is coupled to input return 117 .
  • Secondary winding 116 of the energy transfer element T 1 112 is coupled to the rectifier D 1 122 .
  • the rectifier D 1 122 is exemplified as a diode.
  • the rectifier D 1 122 may be a transistor used as a synchronous rectifier.
  • Both the output capacitor C 1 124 and the load 126 are shown in FIG. 1 as being coupled to the rectifier D 1 122 .
  • An output is provided to the load 126 and may be provided as either a regulated output voltage V O 146 , regulated output current I O 148 , or a combination of the two.
  • the load 126 may be a light emitting diode (LED) array.
  • LED light emitting diode
  • the power converter 100 further comprises circuitry to regulate the output, exemplified as output quantity U O 150 .
  • the output quantity U O 150 is either an output voltage V O 146 , an output current I O 148 , or a combination of the two.
  • a sense circuit 128 is coupled to sense the output quantity U O 150 and to provide feedback signal U FB 152 , which is representative of the output quantity U O 150 .
  • Feedback signal U FB 152 may be a voltage signal or a current signal.
  • the sense circuit 128 may sense the output quantity U O 150 from an additional winding included in the energy transfer element T 1 112 .
  • the sense circuit 128 may utilize a voltage divider to sense the output quantity U O 150 from the output of the power converter 100 .
  • Controller 130 is coupled to the sense circuit 128 and receives the feedback signal U FB 152 .
  • the controller 130 further includes terminals for receiving the input voltage sense signal 142 (representative of the input voltage V IN 110 ), input current sense signal 144 (which is representative of the input current I IN 115 ), switch current sense signal 158 (representative of the switch current I D 156 ) and for providing the drive signal 170 to power switch S 1 118 .
  • the input voltage sense signal 142 is representative of input voltage V IN 110 .
  • the input voltage sense signal 142 may be representative of the dimmer output voltage V DO 106 .
  • the input voltage sense signal 142 , input current sense signal 144 , and the switch current sense signal 158 may be voltage signals or current signals.
  • Controller 130 provides drive signal 170 to the power switch S 1 118 to control various switching parameters to control the transfer of energy from the input of power converter 100 to the output of power converter 100 .
  • the controller 130 also provides the bleeder control signal U BLEED 162 to switch 140 to control when the bleeder circuit 109 provides bleeding for the power converter 100 .
  • the controller 130 includes the drive circuit 132 , bleeder control circuit 134 , and the edge detection circuit 136 .
  • the drive circuit is coupled to output the drive signal 170 in response to the one or more outputs of the edge detection circuit 136 and/or the feedback signal U FB 152 .
  • drive circuit 132 may also be coupled to be responsive to the current sense signal 158 .
  • Bleeder control circuit 134 is coupled to receive the input voltage sense signal 142 , input current sense signal 144 , and output the bleeder control signal U BLEED 162 .
  • the bleeder control circuit 134 also outputs an enable signal U EN 160 to the edge detection circuit 136 .
  • the enable signal U EN 160 may be a voltage signal or a current signal and is representative of when the bleeder circuit 109 is enabled.
  • Edge detection circuit 136 is coupled to receive the input voltage sense signal 142 , input current sense signal 144 , and the enable signal U EN 160 and output the edge signal U EDGE 164 .
  • the edge signal U EDGE 164 may be a voltage signal or a current signal and is representative of whether an edge is detected. In particular, if a trailing edge is detected.
  • the power converter 100 of FIG. 1 provides output power to the load 126 from an unregulated input (i.e. ac input voltage V AC 102 ).
  • the dimmer circuit 104 may be utilized to limit the amount of voltage delivered to the power converter. For the example of a LED load, when the dimmer circuit 104 limits the amount of voltage delivered to the power converter, the resultant current delivered to the load of LED arrays is also limited and the LED array dims. For leading edge dimming, the dimmer circuit 104 disconnects the ac input voltage V AC 102 when the ac input voltage V AC 102 crosses zero voltage. After a given amount of time, the dimmer circuit 104 reconnects the ac input voltage V AC 102 with the power converter 100 .
  • the amount of time before the dimmer circuit reconnects the ac input voltage V AC 102 is set by a user.
  • the dimmer circuit 104 connects the input to the power converter when the ac input voltage V AC 102 crosses zero voltage. After a given amount of time set by a user, the dimmer circuit 104 then disconnects the ac input voltage V AC 102 for the remainder of the half cycle.
  • the dimmer circuit 104 controls the amount of time the ac input voltage V AC 102 is disconnected from the power converter. In general, the more dimming desired corresponds to a longer period of time during which the dimming circuit 104 disconnects the ac input voltage V AC 102 .
  • the dimmer circuit 104 produces the dimmer output voltage V DO 106 which is received and rectified by rectifier 108 . The result is the input voltage V IN 110 .
  • the filter capacitor C F 121 filters the high frequency current from the switch S 1 118 .
  • Diode 111 is coupled as a blocking diode to prevent current from flowing from the filter capacitor C F 121 to the bleeder circuit 109 .
  • the current through the dimmer circuit 104 is held above a threshold.
  • the bleeder circuit 109 provides additional current to keep the current through the dimmer circuit 104 above the threshold.
  • the current through the dimmer circuit 104 is held above the threshold to provide sufficient loading current for the dimmer circuit 104 .
  • the resistance 138 may provide additional current when the bleeder circuit 109 is enabled and the switch 140 is on. It is generally understood that a switch that is closed may conduct current and is considered on, while a switch that is open cannot conduct current and is considered off. Switch 140 is opened and closed in response to the bleed control signal U BLEED 162 .
  • the switching power converter 100 utilizes the energy transfer element T 1 112 to transfer voltage between the primary 114 and the secondary 116 windings.
  • the clamp circuit 120 is coupled to the primary winding 114 to limit the maximum voltage on the switch S 1 118 .
  • Switch S 1 118 is opened and closed in response to the drive signal 170 .
  • the switch S 1 118 (and switch 140 ) may be a transistor such as a metal-oxide-semiconductor field-effect transistor (MOSFET).
  • controller 130 may be implemented as a monolithic integrated circuit or may be implemented with discrete electrical components or a combination of discrete and integrated components. Controller 130 and switch S 1 118 could form part of an integrated circuit that is manufactured as either a hybrid or monolithic integrated circuit.
  • the switching of the switch S 1 118 produces a pulsating current at the rectifier D 1 122 .
  • the current in the rectifier D 1 122 is filtered by the output capacitor C 1 124 to produce a substantially constant output voltage V O 146 , output current I O 148 , or a combination of the two at the load 126 .
  • the sense circuit 128 senses the output quantity U O 150 of the power converter 100 to provide the feedback signal U FB 152 to the controller 130 .
  • the feedback signal U FB 152 provides information regarding the output quantity U O 150 to the controller 130 .
  • the drive circuit 132 controls various switching parameters (such as switch on-time, switch off-time, duty ratio, or the number of pulses per unit time) of the switch S 1 118 through the drive signal 170 in response to the feedback signal U FB 152 and the edge signal U EDGE 164 .
  • the drive circuit 132 may also alter the drive signal 170 in response to the switch current sense signal 158 .
  • the switch current I D 156 and the input current I IN 115 may be sensed in a variety of ways, such as for example the voltage across a discrete resistor or the voltage across a transistor when the transistor is conducting.
  • the controller 130 may receive the input voltage sense signal 142 and the input voltage V IN 110 may be sensed through a resistor divider.
  • Bleeder control circuit 134 is coupled to output the bleeder control signal U BLEED 162 in response to the input voltage sense signal 142 and the input current sense signal 144 .
  • the enable signal U EN 160 is generated in response to the input voltage sense signal 142 .
  • Edge detection circuit 136 is coupled to output the edge signal U EDGE 164 in response to the input voltage sense signal 142 , input current sense signal 144 , and the enable signal U EN 160 if an edge is detected.
  • FIG. 2 illustrates example waveforms of an ac input voltage 202 , a dimmer output voltage V DO 206 , and an input voltage V IN 210 .
  • FIG. 2 illustrates the dimmer output voltage V DO 206 and resultant input voltage V IN 210 for trailing edge dimming.
  • the ac input voltage V AC 202 is a sinusoidal waveform with the period of the ac input voltage V AC 202 referred to as a full line cycle T FL 211 .
  • V AC V P sin(2 ⁇ f L t).
  • V P 207 is the peak voltage of the ac input voltage V AC
  • f L is the frequency of the ac input voltage.
  • T FL 211 is the reciprocal of the line frequency f L , or mathematically:
  • T FL 1 f L .
  • a full line cycle T HL 211 of the ac input voltage 202 is denoted as the length of time between every other zero-crossing of the ac input voltage 202 .
  • the half line cycle T HL 213 is the reciprocal of double the line frequency, or mathematically:
  • T HL 1 2 ⁇ f L .
  • the half line cycle T HL 213 of the ac input voltage V AC 202 is denoted as the length of time between consecutive zero-crossings.
  • the ac input voltage V AC 202 is connected to the power converter at the beginning of each half line cycle T HL 213 and the dimmer output voltage V DO 206 substantially follows the ac input voltage V AC 202 .
  • the dimmer circuit 104 disconnects the ac input voltage V AC 202 from the power converter 100 and the dimmer output voltage V DO 206 is substantially equal to zero for the rest of the half line cycle T HL 213 .
  • the rectifier circuit 108 rectifies the dimmer output voltage V DO 206 thus providing the input voltage V IN 210 as shown.
  • V RECT
  • the dimmer output voltage V DO 206 sharply increases (or decreases) to substantially fall to zero. The sharp decrease is also illustrated in the example waveform of the input voltage V IN 210 . The sharp decrease may be referred to as the “edge.”
  • example waveforms of the input voltage V IN 310 , input current I IN 315 , enable signal U EN 360 , and the edge signal U EDGE 364 of the switching power converter 100 are illustrated including a first reference V REF 372 , a threshold I H — TH 376 , a second reference I REF 377 , times t 1 374 and t 2 375 , and time threshold T TH 378 .
  • FIG. 3 illustrates one half line cycle T HL 313 of the input voltage V IN 310 and input current I IN 315 when the dimmer circuit is disconnecting a portion of the ac input voltage V AC 102 from the power converter 100 utilizing a trailing edge dimmer circuit.
  • Input voltage V IN 310 substantially follows the sinusoidal shape of the ac input voltage at the beginning of the half line cycle T HL 313 .
  • the dimmer circuit 104 disconnects the ac input voltage from the power converter and the input voltage V IN 310 falls to substantially zero.
  • Threshold detection may be utilized to determine when the dimmer circuit is or is not conducting by comparing the input voltage V IN 310 to first reference V REF 372 .
  • the amount of time which the input voltage V IN 310 is above the first reference V REF 372 may correspond to the dimmer circuit conducting (and vice versa).
  • Edge 367 illustrates a close to ideal response of the input voltage V IN 310 .
  • edge 367 falls quickly to zero at time t 1 374 and the input voltage V IN 310 is less than the first reference V REF 372 at time t 1 374 .
  • the input voltage V IN 310 does not fall to zero as quickly as illustrated by edge 367 . Rather, the input voltage V IN 310 may fall to zero as shown by edge 368 due to leakage current of the dimmer circuit and input voltage V IN 310 does not actually reach the first reference V REF 372 until time t 2 375 , which is after the dimmer circuit has stopped conducting at time t 1 374 .
  • the input voltage V IN 310 may slowly decrease once the dimmer circuit 104 stops conducting then quickly decrease once the input current I IN 315 has fallen below the threshold I H — TH 376 and the switch 140 of the bleeder circuit 109 is turned on. As such, the input voltage V IN 310 does not actually reach the first reference V REF 372 until after time t 1 374 . As such, determining the dimmer circuit conduction may be less accurate utilizing threshold detection alone.
  • the edge detection circuit 136 may also determine if an edge has occurred using the input current I IN 315 .
  • the dimmer circuit 104 is conducting and the enable signal U EN 360 is logic high and the bleeder control circuit 134 is enabled.
  • the input current I IN 315 quickly rises to the threshold I H — TH 376 and is clamped at the threshold I H — TH 376 until there is enough input voltage V IN 310 and the input current I IN 315 substantially follows the sinusoidal shape of the input voltage V IN 310 .
  • the dimmer circuit 104 stops conducting and the input current I IN 315 begins to respond to the lack of conduction by the dimmer circuit 104 by decreasing. As illustrated, the input current I IN 315 decreases much quicker than edge 368 of the input voltage V IN 310 , as illustrated.
  • the edge detection circuit 136 may output the edge signal U EDGE 364 in response to the input voltage V IN 310 , input current I IN 315 and the enable signal U EN (not shown). Utilizing the input voltage V IN 310 with edge 368 , after time t 1 374 and before time t 2 375 , the slope of the input voltage is negative and the input voltage V IN 310 is greater than the first reference V REF 372 .
  • the edge signal U EDGE 364 then transitions to a logic high value after the input current I IN 315 has fallen below the second reference I REF 377 (and the enable signal indicates that the bleeder circuit is enabled). As such, an edge is detected closer to time t 1 374 as opposed to time t 2 375 .
  • FIG. 4 is a flow diagram illustrating an example process 400 for detecting an edge in an input waveform in accordance with an example of the present invention.
  • the order in which some or all of the process blocks appear in process 400 should not be deemed limiting. Rather, one of ordinary skill in the art having the benefit of the present disclosure will understand that some of the process blocks may be executed in a variety of orders not illustrated, or even in parallel.
  • process block 410 it is determined whether the bleeder circuit is enabled. If the bleeder circuit is not enabled, the process returns to process block 410 . If the bleeder circuit is enabled, the process proceeds to block 415 . In block 415 , the input voltage sense signal (e.g. input voltage sense signal 142 ) is compared with a first reference (e.g. V REF 372 ). If the input voltage sense signal is greater than the first reference, the process proceeds to block 420 , otherwise the process returns to block 410 . Continuing to block 420 , the input current sense signal (e.g. input current sense signal 142 ) is compared to a second reference (e.g. I REF 377 ).
  • a first reference e.g. V REF 372
  • the process proceeds to block 425 , otherwise the process returns to block 410 .
  • FIG. 5 illustrates an example controller 530 including a drive circuit 532 , bleeder control circuit 534 , and an edge detection circuit 536 .
  • Bleeder control circuit 534 is shown as including comparator 579 , bleeder enable circuit 580 , and AND gate 582 .
  • Edge detection circuit 536 is shown as including comparators 583 and 584 , slope sense circuit 585 , an edge driver circuit 586 , and a filter 587 .
  • edge driver circuit 586 includes an AND gate. Further illustrated in FIG.
  • Bleeder control circuit 534 is coupled to receive the input voltage sense signal 542 and input current sense signal 544 .
  • Comparator 579 is coupled to receive the input current sense signal 544 at its inverting input and the threshold I H — TH 576 at its non-inverting input. In one example, the output of comparator 579 goes logic high when input current sense signal 544 is lower than threshold I H — TH 576 .
  • the bleeder enable circuit 580 is coupled to receive the input voltage sense signal and output the enable signal U EN 560 . In one example, the enable signal U EN 560 may be logic high when input voltage sense signal 542 is less than first reference V REF 572 for less than a given amount of time.
  • the enable signal U EN 560 may remain at a logic high value as long as an edge is detected.
  • the enable signal U EN 560 may be set to a logic high value to enable the bleeder at start-up of the controller and power converter.
  • the bleeder enable circuit 580 may output a logic high value when a fast slope (negative or positive) is detected in the input voltage sense signal 542 .
  • the AND gate 582 is coupled to receive the output of comparator and the enable signal U EN 560 .
  • the output of AND gate 582 is the bleeder control signal U BLEED 562 .
  • the enable signal U EN 560 is also coupled to be received by the edge detection circuit 536 .
  • Edge detection circuit 536 is coupled to receive the input voltage sense signal 542 , the input current sense signal 544 , and the enable signal U EN 560 .
  • Comparator 584 is coupled to receive the input voltage sense signal 542 at its non-inverting input and the first reference V REF 572 at its inverting input. Comparator 584 is coupled to assert a first output signal 598 in response to input voltage sense signal 542 being greater than the first reference V REF 572 .
  • Comparator 583 is coupled to receive the input current sense signal 544 at its inverting input and the second reference I REF 577 at its non-inverting input. Comparator 583 is coupled to assert a second output signal 597 in response to input current sense signal 544 being less than the second reference I REF 577 .
  • Slope sense module 585 is illustrated as receiving the input voltage sense signal 542 and outputting slope signal 599 when input voltage sense signal 542 decreases over time.
  • slope sense module 585 is a digital voltage tracker that samples input voltage sense signal 542 at a time interval and asserts slope signal 599 based on analyzing the samples stored in slope sense module 585 over a time period that is larger than the time interval (to allow slope sense module 585 to store multiple samples to analyze).
  • the AND gate of edge driver circuit 586 is illustrated as being coupled to receive the outputs of comparator 583 and 584 , slope signal 599 , and the enable signal U EN 560 .
  • the output of the AND gate is then received by the filter 587 .
  • the output of the AND gate is the edge signal U EDGE 564 .
  • the filter 587 may receive and delay the edge signal U EDGE 564 by the time threshold T TH (illustrated as T TH 378 in FIG. 3 ).
  • the drive circuit 532 is coupled to receive the feedback signal 552 , switch current sense signal 558 , the edge signal U EDGE 564 to output the drive signal 570 and control switching of the power switch.
  • the bleeder control circuit 534 controls switching of the switch 140 of the bleeder 109 .
  • the bleeder control signal U BLEED 562 may be a rectangular pulse waveform with varying lengths of logic high and logic low sections. In one example, logic high corresponds to turning the switch 140 on while logic low corresponds to turning the switch 140 off.
  • the output of comparator 579 is logic high (indicating that the switch 140 of the bleeder 109 should turn on to provide additional current to keep the current in the dimmer circuit above the threshold).
  • the bleeder control signal U BLEED 562 does not transition to a logic high value unless the enable signal U EN 560 is also logic high.
  • the enable signal U EN 560 may be logic high when input voltage sense signal 542 is less than first reference V REF 572 for less than a given amount of time. Once the enable signal U EN 560 transitions to a logic high value, the enable signal U EN 560 may remain at a logic high value as long as an edge is detected. In another example, the enable signal U EN 560 may be set to a logic high value to enable the bleeder at start-up of the controller and power converter. In another example, the bleeder enable circuit 580 may output a logic high value when a fast slope (negative or positive) is detected in the input voltage sense signal 542 . The enable signal U EN 560 may remain logic high as long as a dimmer circuit is detected.
  • the edge signal U EDGE 564 transitions to a logic high value indicating that an edge is detected when the inputs of the AND gate of edge driver circuit 586 are logic high.
  • Comparator 583 outputs a logic high value when the input current sense signal 544 is less than the second reference I REF 577 .
  • Comparator 584 outputs a logic high value when the input voltage sense signal 542 is greater than the first threshold V REF 572 .
  • Slope sense 585 is coupled to receive the input voltage sense signal 542 and determine if the input voltage V IN has a positive or negative slope. For the example shown in FIG. 5 , the output of slope sense 585 is logic high when the input voltage V IN has a negative slope. When each of these conditions occur, and the enable signal U EN 560 is asserted, the edge signal U EDGE 564 indicates that an edge has been detected.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Circuit Arrangement For Electric Light Sources In General (AREA)
  • Dc-Dc Converters (AREA)
  • Measurement Of Current Or Voltage (AREA)

Abstract

A controller for a power converter compares a voltage sense signal to a first reference and compares a current sense signal to a current sense signal. The voltage sense signal is representative of an input voltage of the power converter. The current sense signal is representative of a current through the power converter. A slope of the voltage sense signal is measured over time. An edge detection is asserted by the controller when (1) the voltage sense signal is larger than the first reference, (2) the current sense signal is lower than the second reference, and (3) the slope is a negative slope.

Description

    BACKGROUND INFORMATION
  • 1. Field of the Disclosure
  • The present invention relates generally to power converters, and more specifically to power converters utilized with dimmer circuits.
  • 2. Background
  • Residential and commercial lighting applications often include dimmers vary the brightness of the outputted light. A dimmer circuit typically disconnects a portion of the ac input voltage to limit the amount of voltage and current supplied to an incandescent lamp. This is known as phase dimming because it is often convenient to designate the position of the dimmer circuit and the resultant amount of missing voltage in terms of a fraction of the period of the ac input voltage measured in degrees. In general, the ac input voltage is a sinusoidal waveform and the period of the ac input voltage is referred to as a full line cycle. As such, half the period of the ac input voltage is referred to as a half line cycle. An entire period has 360 degrees, and a half line cycle has 180 degrees. Typically, the phase angle is a measure of how many degrees (from a reference of zero degrees) of each half line cycle the dimmer circuit disconnects. On the other hand, the conduction angle is a measure of how many degrees (from a reference of zero degrees) of each half line cycle the dimmer circuit does not disconnect a portion the ac input voltage. Or in other words, the conduction angle is a measure of how many degrees of each half line cycle in which the dimmer circuit is conducting. In one example, the removal of a quarter of the ac input voltage in a half line cycle may correspond to a phase angle of 45 degrees but a conduction angle of 135 degrees.
  • Although phase angle dimming works well with incandescent lamps that receive the altered ac input voltage directly, it typically creates problems for light emitting diode (LED) lamps. LED lamps often require a regulated power converter to provide regulated current and voltage from the ac power line. Most LEDs and LED modules are best driven by a regulated current which a regulated power converter may provide from an ac power line. Dimmer circuits typically don't work well with conventional regulated power converters and their respective controllers. Regulated power converters are typically designed to ignore distortions of the ac input voltage and to deliver a constant regulated output. As such, conventional regulated power supplies would not satisfactorily dim the LED lamp. Unless a power converter for an LED lamp is specially designed to recognize and respond to the voltage from a dimmer circuit in a desirable way, a dimmer is likely to produce unacceptable results such as flickering or shimmering of the LED lamp with large conduction angles and flashing of the LED lamp at low conduction angles.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Non-limiting and non-exhaustive embodiments of the present invention are described with reference to the following figures, wherein like reference numerals refer to like parts throughout the various views unless otherwise specified.
  • FIG. 1 is a functional block diagram illustrating an example power converter with a dimmer circuit utilizing a controller in accordance with an example of the present invention.
  • FIG. 2 is a diagram illustrating example waveforms of an ac input voltage, an output voltage of a dimmer circuit, and an output of a rectifier circuit of FIG. 1 in accordance with an example of the present invention.
  • FIG. 3 is a diagram illustrating example waveforms of an input voltage waveform, a zero crossing signal, an input current waveform, and an edge signal of the power converter of FIG. 1 in accordance with an example of the present invention.
  • FIG. 4 is a flow diagram illustrating an example method for determining a trailing edge in an input waveform in accordance with an example of the present invention.
  • FIG. 5 is a functional block diagram of an example controller in accordance with an example of the present invention.
  • Corresponding reference characters indicate corresponding components throughout the several views of the drawings. Skilled artisans will appreciate that elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale. For example, the dimensions of some of the elements in the figures may be exaggerated relative to other elements to help to improve understanding of various embodiments of the present invention. Also, common but well-understood elements that are useful or necessary in a commercially feasible embodiment are often not depicted in order to facilitate a less obstructed view of these various embodiments of the present invention.
  • DETAILED DESCRIPTION
  • Embodiments of a power converter controller and a method of operating the power converter controller are described herein. In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be apparent, however, to one having ordinary skill in the art that the specific detail need not be employed to practice the present invention. In other instances, well-known materials or methods have not been described in detail in order to avoid obscuring the present invention.
  • Reference throughout this specification to “one embodiment”, “an embodiment”, “one example” or “an example” means that a particular feature, structure or characteristic described in connection with the embodiment or example is included in at least one embodiment of the present invention. Thus, appearances of the phrases “in one embodiment”, “in an embodiment”, “one example” or “an example” in various places throughout this specification are not necessarily all referring to the same embodiment or example. Furthermore, the particular features, structures or characteristics may be combined in any suitable combinations and/or subcombinations in one or more embodiments or examples. Particular features, structures or characteristics may be included in an integrated circuit, an electronic circuit, a combinational logic circuit, or other suitable components that provide the described functionality. In addition, it is appreciated that the figures provided herewith are for explanation purposes to persons ordinarily skilled in the art and that the drawings are not necessarily drawn to scale.
  • For phase dimming applications, including those for light emitting diodes (LED), a dimmer circuit typically disconnects a portion of the ac input voltage at every half line cycle to limit the amount of voltage and current supplied to the LEDs. Dimmer circuits may be categorized as a leading edge dimmer circuit or a trailing edge dimmer circuit. For a leading edge dimmer circuit, in general the input voltage is substantially zero at the beginning of a half line cycle until the dimmer circuit conducts and the input voltage rapidly increases and follows the ac input voltage. For a trailing edge dimmer circuit, the input voltage substantially follows the ac input voltage at the beginning of the half line cycle until the dimmer circuit does not conduct and the input voltage rapidly decreases to substantially zero. The rapid increase or decrease may be referred to as an “edge.”
  • A power converter designed to respond to a dimmer circuit may determine the amount of dimming set by the dimmer circuit and control the amount of voltage and current supplied to the LEDs. The amount of dimming (i.e. phase angle or conduction angle) may be determined by measuring the amount of time which the ac input voltage is disconnected or not disconnected (i.e., the amount of time which the dimmer circuit is not conducting or conducting, respectively). In one example, the conduction angle (or phase angle) may be measured by threshold detection where the input voltage may be compared to a reference threshold. The amount of time which the input voltage is above the reference may correspond to the conduction while the amount of time which the input voltage is below the reference may correspond to the phase angle. However, utilizing threshold detection may be inaccurate due to leakage current of the dimmer circuit in its off-state that prevents voltage across the power converter input capacitors to fall to substantially zero.
  • In one example of the present invention, an edge detection circuit may be utilized to determine if the dimmer circuit is not conducting. Once an edge is detected, the conduction angle (or phase angle) may be measured. For examples of the present invention, the edge detection circuit may determine if a trailing edge is detected if the input voltage is greater than a reference voltage, the input current is less than a reference current, and the bleeder circuit is enabled. In addition, the trailing edge is detected if the amplitude of the input voltage has a negative slope.
  • Referring first to FIG. 1, a functional block diagram of an example power converter 100 is illustrated including ac input voltage V AC 102, a dimmer circuit 104, a dimmer output voltage V DO 106, a rectifier 108, a bleeder circuit 109, an input voltage V IN 110, a diode 111, an energy transfer element T1 112, a primary winding 114 of the energy transfer element T1 112, a secondary winding 116 of the energy transfer element T1 112, an input current I IN 115, a switch S1 118, input return 117, a clamp circuit 120, a rectifier D1 122, an input capacitor C F 121, an output capacitor C1 124, a load 126, a sense circuit 128, and a controller 130. Controller 130 further includes a drive circuit 132, a bleeder control circuit 134, and an edge detection circuit 136. Bleeder circuit 109 further includes resistance 138 and switch 140. In one example, sense circuit 128 may also be included in controller 130. FIG. 1 further illustrates an input voltage sense signal 142, an input current sense signal 144, output voltage V O 146, an output current IO 148, an output quantity U O 150, a feedback signal U FB 152, a switch current ID 156, a switch current sense signal 158, an enable signal U EN 160, and an edge signal U EDGE 164. Although a single controller is illustrated in FIG. 1, it should be appreciated that multiple controllers may be utilized. In addition, the drive circuit 132, bleeder control circuit 134, and edge detection circuit 136 need not be within a single controller. For example, the power converter 100 may have a primary and a secondary controller coupled to the input and the output side, respectively, of the power converter 100. The example switched mode power converter 100 illustrated in FIG. 1 is coupled in a flyback configuration, which is just one example of a switched mode power converter that may benefit from the teachings of the present invention. It is appreciated that other known topologies and configurations of the switched mode power converter may also benefit from the teachings of the present invention.
  • The power converter 100 provides output power to the load 126 from an unregulated ac input voltage V AC 102. As shown, dimmer circuit 104 receives the ac input voltage V AC 102 and produces the dimmer output voltage V DO 106. The dimmer circuit 104 may be utilized to limit the voltage delivered to the power converter 100. In one embodiment, the dimmer circuit 104 may be a phase dimming circuit such as a triac phase dimmer. The dimmer circuit 104 further couples to the rectifier 108 and the dimmer output voltage V DO 106 is received by the rectifier 108. The rectifier 108 outputs the input voltage V IN 110. In one embodiment, rectifier 108 may be a bridge rectifier. The rectifier 108 further couples to the bleeder circuit 109 and the diode 111. The other end of diode 111 is further coupled to the energy transfer element T1 112. In some embodiments of the present invention, the energy transfer element T1 112 may be a coupled inductor or may be a transformer. As shown, the energy transfer element T1 112 includes two windings, a primary winding 114 and a secondary winding 116. However, the energy transfer element T1 112 may have more than two windings. The primary winding 114 may be considered an input winding, and secondary winding 116 may be considered an output winding. The primary winding 114 is further coupled to switch S1 118, which is then further coupled to input return 117. The clamp circuit 120 is illustrated in the example of FIG. 1 as being coupled across the primary winding 114 of the energy transfer element T1 112. The filter capacitor C F 121 may couple across the primary winding 114 and switch S1 118. In other words, the filter capacitor C F 121 may be coupled across the diode 111 and the bleeder circuit 109. As illustrated, the bleeder circuit may include a resistance 138 and a switch 140. The resistance 138 is coupled to the diode 111 while the switch 140 is coupled to input return 117.
  • Secondary winding 116 of the energy transfer element T1 112 is coupled to the rectifier D1 122. In the example of FIG. 1, the rectifier D1 122 is exemplified as a diode. However, in some examples the rectifier D1 122 may be a transistor used as a synchronous rectifier. Both the output capacitor C1 124 and the load 126 are shown in FIG. 1 as being coupled to the rectifier D1 122. An output is provided to the load 126 and may be provided as either a regulated output voltage V O 146, regulated output current IO 148, or a combination of the two. In one embodiment, the load 126 may be a light emitting diode (LED) array.
  • The power converter 100 further comprises circuitry to regulate the output, exemplified as output quantity U O 150. In general, the output quantity U O 150 is either an output voltage V O 146, an output current IO 148, or a combination of the two. A sense circuit 128 is coupled to sense the output quantity U O 150 and to provide feedback signal U FB 152, which is representative of the output quantity U O 150. Feedback signal U FB 152 may be a voltage signal or a current signal. In one example, the sense circuit 128 may sense the output quantity U O 150 from an additional winding included in the energy transfer element T1 112. In a further example, the sense circuit 128 may utilize a voltage divider to sense the output quantity U O 150 from the output of the power converter 100.
  • Controller 130 is coupled to the sense circuit 128 and receives the feedback signal U FB 152. The controller 130 further includes terminals for receiving the input voltage sense signal 142 (representative of the input voltage VIN 110), input current sense signal 144 (which is representative of the input current IIN 115), switch current sense signal 158 (representative of the switch current ID 156) and for providing the drive signal 170 to power switch S1 118. In the example of FIG. 1, the input voltage sense signal 142 is representative of input voltage V IN 110. However, in other examples the input voltage sense signal 142 may be representative of the dimmer output voltage V DO 106. The input voltage sense signal 142, input current sense signal 144, and the switch current sense signal 158 may be voltage signals or current signals. Controller 130 provides drive signal 170 to the power switch S1 118 to control various switching parameters to control the transfer of energy from the input of power converter 100 to the output of power converter 100. The controller 130 also provides the bleeder control signal U BLEED 162 to switch 140 to control when the bleeder circuit 109 provides bleeding for the power converter 100.
  • As illustrated in the example of FIG. 1, the controller 130 includes the drive circuit 132, bleeder control circuit 134, and the edge detection circuit 136. The drive circuit is coupled to output the drive signal 170 in response to the one or more outputs of the edge detection circuit 136 and/or the feedback signal U FB 152. In addition, drive circuit 132 may also be coupled to be responsive to the current sense signal 158. Bleeder control circuit 134 is coupled to receive the input voltage sense signal 142, input current sense signal 144, and output the bleeder control signal U BLEED 162. In addition, the bleeder control circuit 134 also outputs an enable signal U EN 160 to the edge detection circuit 136. The enable signal U EN 160 may be a voltage signal or a current signal and is representative of when the bleeder circuit 109 is enabled. Edge detection circuit 136 is coupled to receive the input voltage sense signal 142, input current sense signal 144, and the enable signal U EN 160 and output the edge signal U EDGE 164. The edge signal U EDGE 164 may be a voltage signal or a current signal and is representative of whether an edge is detected. In particular, if a trailing edge is detected.
  • In operation, the power converter 100 of FIG. 1 provides output power to the load 126 from an unregulated input (i.e. ac input voltage VAC 102). The dimmer circuit 104 may be utilized to limit the amount of voltage delivered to the power converter. For the example of a LED load, when the dimmer circuit 104 limits the amount of voltage delivered to the power converter, the resultant current delivered to the load of LED arrays is also limited and the LED array dims. For leading edge dimming, the dimmer circuit 104 disconnects the ac input voltage V AC 102 when the ac input voltage V AC 102 crosses zero voltage. After a given amount of time, the dimmer circuit 104 reconnects the ac input voltage V AC 102 with the power converter 100. The amount of time before the dimmer circuit reconnects the ac input voltage V AC 102 is set by a user. For trailing edge dimming, the dimmer circuit 104 connects the input to the power converter when the ac input voltage V AC 102 crosses zero voltage. After a given amount of time set by a user, the dimmer circuit 104 then disconnects the ac input voltage V AC 102 for the remainder of the half cycle. Depending on the amount of dimming wanted the dimmer circuit 104 controls the amount of time the ac input voltage V AC 102 is disconnected from the power converter. In general, the more dimming desired corresponds to a longer period of time during which the dimming circuit 104 disconnects the ac input voltage V AC 102.
  • The dimmer circuit 104 produces the dimmer output voltage V DO 106 which is received and rectified by rectifier 108. The result is the input voltage V IN 110. The filter capacitor C F 121 filters the high frequency current from the switch S1 118. Diode 111 is coupled as a blocking diode to prevent current from flowing from the filter capacitor C F 121 to the bleeder circuit 109. In general, when the dimmer circuit 104 is conducting, the current through the dimmer circuit 104 is held above a threshold. The bleeder circuit 109 provides additional current to keep the current through the dimmer circuit 104 above the threshold. In another example, the current through the dimmer circuit 104 is held above the threshold to provide sufficient loading current for the dimmer circuit 104. The resistance 138 may provide additional current when the bleeder circuit 109 is enabled and the switch 140 is on. It is generally understood that a switch that is closed may conduct current and is considered on, while a switch that is open cannot conduct current and is considered off. Switch 140 is opened and closed in response to the bleed control signal U BLEED 162.
  • The switching power converter 100 utilizes the energy transfer element T1 112 to transfer voltage between the primary 114 and the secondary 116 windings. The clamp circuit 120 is coupled to the primary winding 114 to limit the maximum voltage on the switch S1 118. Switch S1 118 is opened and closed in response to the drive signal 170. In one example, the switch S1 118 (and switch 140) may be a transistor such as a metal-oxide-semiconductor field-effect transistor (MOSFET). In another example, controller 130 may be implemented as a monolithic integrated circuit or may be implemented with discrete electrical components or a combination of discrete and integrated components. Controller 130 and switch S1 118 could form part of an integrated circuit that is manufactured as either a hybrid or monolithic integrated circuit. In operation, the switching of the switch S1 118 produces a pulsating current at the rectifier D1 122. The current in the rectifier D1 122 is filtered by the output capacitor C1 124 to produce a substantially constant output voltage V O 146, output current IO 148, or a combination of the two at the load 126.
  • The sense circuit 128 senses the output quantity U O 150 of the power converter 100 to provide the feedback signal U FB 152 to the controller 130. The feedback signal U FB 152 provides information regarding the output quantity U O 150 to the controller 130. The drive circuit 132 controls various switching parameters (such as switch on-time, switch off-time, duty ratio, or the number of pulses per unit time) of the switch S1 118 through the drive signal 170 in response to the feedback signal U FB 152 and the edge signal U EDGE 164. The drive circuit 132 may also alter the drive signal 170 in response to the switch current sense signal 158. The switch current ID 156 and the input current IIN 115 may be sensed in a variety of ways, such as for example the voltage across a discrete resistor or the voltage across a transistor when the transistor is conducting. In addition, the controller 130 may receive the input voltage sense signal 142 and the input voltage V IN 110 may be sensed through a resistor divider.
  • Bleeder control circuit 134 is coupled to output the bleeder control signal U BLEED 162 in response to the input voltage sense signal 142 and the input current sense signal 144. The enable signal U EN 160 is generated in response to the input voltage sense signal 142. Edge detection circuit 136 is coupled to output the edge signal U EDGE 164 in response to the input voltage sense signal 142, input current sense signal 144, and the enable signal U EN 160 if an edge is detected.
  • FIG. 2 illustrates example waveforms of an ac input voltage 202, a dimmer output voltage V DO 206, and an input voltage V IN 210. In particular, FIG. 2 illustrates the dimmer output voltage V DO 206 and resultant input voltage V IN 210 for trailing edge dimming.
  • In general, the ac input voltage V AC 202 is a sinusoidal waveform with the period of the ac input voltage V AC 202 referred to as a full line cycle T FL 211. Mathematically: VAC=VP sin(2πfLt). Where V P 207 is the peak voltage of the ac input voltage VAC and fL is the frequency of the ac input voltage. It should be appreciated that the full line cycle T FL 211 is the reciprocal of the line frequency fL, or mathematically:
  • T FL = 1 f L .
  • As shown in FIG. 2, a full line cycle T HL 211 of the ac input voltage 202 is denoted as the length of time between every other zero-crossing of the ac input voltage 202. Further, the half line cycle T HL 213 is the reciprocal of double the line frequency, or mathematically:
  • T HL = 1 2 f L .
  • As shown, the half line cycle T HL 213 of the ac input voltage V AC 202 is denoted as the length of time between consecutive zero-crossings.
  • For trailing edge dimming, the ac input voltage V AC 202 is connected to the power converter at the beginning of each half line cycle T HL 213 and the dimmer output voltage V DO 206 substantially follows the ac input voltage V AC 202. After a given amount of time, the dimmer circuit 104 disconnects the ac input voltage V AC 202 from the power converter 100 and the dimmer output voltage V DO 206 is substantially equal to zero for the rest of the half line cycle T HL 213. The rectifier circuit 108 rectifies the dimmer output voltage V DO 206 thus providing the input voltage V IN 210 as shown. Or mathematically: VRECT=|VDO|. As shown the dimmer output voltage V DO 206 sharply increases (or decreases) to substantially fall to zero. The sharp decrease is also illustrated in the example waveform of the input voltage V IN 210. The sharp decrease may be referred to as the “edge.”
  • Referring next to FIG. 3, example waveforms of the input voltage V IN 310, input current I IN 315, enable signal U EN 360, and the edge signal U EDGE 364 of the switching power converter 100 are illustrated including a first reference V REF 372, a threshold IH TH 376, a second reference IREF 377, times t 1 374 and t 2 375, and time threshold T TH 378. FIG. 3 illustrates one half line cycle T HL 313 of the input voltage V IN 310 and input current IIN 315 when the dimmer circuit is disconnecting a portion of the ac input voltage V AC 102 from the power converter 100 utilizing a trailing edge dimmer circuit.
  • Input voltage V IN 310 substantially follows the sinusoidal shape of the ac input voltage at the beginning of the half line cycle T HL 313. At time t 1 374, the dimmer circuit 104 disconnects the ac input voltage from the power converter and the input voltage V IN 310 falls to substantially zero. Threshold detection may be utilized to determine when the dimmer circuit is or is not conducting by comparing the input voltage V IN 310 to first reference V REF 372. The amount of time which the input voltage V IN 310 is above the first reference V REF 372 may correspond to the dimmer circuit conducting (and vice versa). Edge 367 illustrates a close to ideal response of the input voltage V IN 310. As illustrated, edge 367 falls quickly to zero at time t 1 374 and the input voltage V IN 310 is less than the first reference V REF 372 at time t 1 374. However, in general, the input voltage V IN 310 does not fall to zero as quickly as illustrated by edge 367. Rather, the input voltage V IN 310 may fall to zero as shown by edge 368 due to leakage current of the dimmer circuit and input voltage V IN 310 does not actually reach the first reference V REF 372 until time t 2 375, which is after the dimmer circuit has stopped conducting at time t 1 374. In another example, the input voltage V IN 310 may slowly decrease once the dimmer circuit 104 stops conducting then quickly decrease once the input current IIN 315 has fallen below the threshold IH TH 376 and the switch 140 of the bleeder circuit 109 is turned on. As such, the input voltage V IN 310 does not actually reach the first reference V REF 372 until after time t 1 374. As such, determining the dimmer circuit conduction may be less accurate utilizing threshold detection alone.
  • In examples of the present invention, the edge detection circuit 136 may also determine if an edge has occurred using the input current I IN 315. At the beginning of the half line cycle T HL 313, the dimmer circuit 104 is conducting and the enable signal U EN 360 is logic high and the bleeder control circuit 134 is enabled. The input current IIN 315 quickly rises to the threshold IH TH 376 and is clamped at the threshold IH TH 376 until there is enough input voltage V IN 310 and the input current IIN 315 substantially follows the sinusoidal shape of the input voltage V IN 310. At time t 1 374, the dimmer circuit 104 stops conducting and the input current IIN 315 begins to respond to the lack of conduction by the dimmer circuit 104 by decreasing. As illustrated, the input current IIN 315 decreases much quicker than edge 368 of the input voltage V IN 310, as illustrated. The edge detection circuit 136 may output the edge signal U EDGE 364 in response to the input voltage V IN 310, input current I IN 315 and the enable signal UEN (not shown). Utilizing the input voltage V IN 310 with edge 368, after time t 1 374 and before time t 2 375, the slope of the input voltage is negative and the input voltage V IN 310 is greater than the first reference V REF 372. The edge signal U EDGE 364 then transitions to a logic high value after the input current IIN 315 has fallen below the second reference IREF 377 (and the enable signal indicates that the bleeder circuit is enabled). As such, an edge is detected closer to time t 1 374 as opposed to time t 2 375.
  • FIG. 4 is a flow diagram illustrating an example process 400 for detecting an edge in an input waveform in accordance with an example of the present invention. The order in which some or all of the process blocks appear in process 400 should not be deemed limiting. Rather, one of ordinary skill in the art having the benefit of the present disclosure will understand that some of the process blocks may be executed in a variety of orders not illustrated, or even in parallel.
  • In process block 410, it is determined whether the bleeder circuit is enabled. If the bleeder circuit is not enabled, the process returns to process block 410. If the bleeder circuit is enabled, the process proceeds to block 415. In block 415, the input voltage sense signal (e.g. input voltage sense signal 142) is compared with a first reference (e.g. VREF 372). If the input voltage sense signal is greater than the first reference, the process proceeds to block 420, otherwise the process returns to block 410. Continuing to block 420, the input current sense signal (e.g. input current sense signal 142) is compared to a second reference (e.g. IREF 377). If the input current sense signal is less than the second reference, the process proceeds to block 425, otherwise the process returns to block 410. At block 425, it is determined if the input voltage sense signal has a negative slope. If no negative slope is detected, then the process returns to block 410. If the input voltage sense signal also has a negative slope, then process continues to block 430 where an edge signal asserts that an edge has been detected.
  • FIG. 5 illustrates an example controller 530 including a drive circuit 532, bleeder control circuit 534, and an edge detection circuit 536. Bleeder control circuit 534 is shown as including comparator 579, bleeder enable circuit 580, and AND gate 582. Edge detection circuit 536 is shown as including comparators 583 and 584, slope sense circuit 585, an edge driver circuit 586, and a filter 587. In FIG. 5, edge driver circuit 586 includes an AND gate. Further illustrated in FIG. 5 are input voltage sense signal 542, input current sense signal 544, enable signal U EN 560, bleeder control signal U BLEED 562, switch current sense signal 558, feedback signal U FB 552, and drive signal 570. It should be appreciated that similarly named and numbered elements couple and function as described above.
  • Bleeder control circuit 534 is coupled to receive the input voltage sense signal 542 and input current sense signal 544. Comparator 579 is coupled to receive the input current sense signal 544 at its inverting input and the threshold IH TH 576 at its non-inverting input. In one example, the output of comparator 579 goes logic high when input current sense signal 544 is lower than threshold IH TH 576. The bleeder enable circuit 580 is coupled to receive the input voltage sense signal and output the enable signal U EN 560. In one example, the enable signal U EN 560 may be logic high when input voltage sense signal 542 is less than first reference V REF 572 for less than a given amount of time. Once the enable signal U EN 560 transitions to a logic high value, the enable signal U EN 560 may remain at a logic high value as long as an edge is detected. In another example, the enable signal U EN 560 may be set to a logic high value to enable the bleeder at start-up of the controller and power converter. In another example, the bleeder enable circuit 580 may output a logic high value when a fast slope (negative or positive) is detected in the input voltage sense signal 542. The AND gate 582 is coupled to receive the output of comparator and the enable signal U EN 560. The output of AND gate 582 is the bleeder control signal U BLEED 562. The enable signal U EN 560 is also coupled to be received by the edge detection circuit 536.
  • Edge detection circuit 536 is coupled to receive the input voltage sense signal 542, the input current sense signal 544, and the enable signal U EN 560. Comparator 584 is coupled to receive the input voltage sense signal 542 at its non-inverting input and the first reference V REF 572 at its inverting input. Comparator 584 is coupled to assert a first output signal 598 in response to input voltage sense signal 542 being greater than the first reference V REF 572. Comparator 583 is coupled to receive the input current sense signal 544 at its inverting input and the second reference IREF 577 at its non-inverting input. Comparator 583 is coupled to assert a second output signal 597 in response to input current sense signal 544 being less than the second reference I REF 577. Slope sense module 585 is illustrated as receiving the input voltage sense signal 542 and outputting slope signal 599 when input voltage sense signal 542 decreases over time. In one example, slope sense module 585 is a digital voltage tracker that samples input voltage sense signal 542 at a time interval and asserts slope signal 599 based on analyzing the samples stored in slope sense module 585 over a time period that is larger than the time interval (to allow slope sense module 585 to store multiple samples to analyze).
  • The AND gate of edge driver circuit 586 is illustrated as being coupled to receive the outputs of comparator 583 and 584, slope signal 599, and the enable signal U EN 560. The output of the AND gate is then received by the filter 587. In one example, the output of the AND gate is the edge signal U EDGE 564. The filter 587 may receive and delay the edge signal U EDGE 564 by the time threshold TTH (illustrated as T TH 378 in FIG. 3). Similar to what is described above, the drive circuit 532 is coupled to receive the feedback signal 552, switch current sense signal 558, the edge signal U EDGE 564 to output the drive signal 570 and control switching of the power switch.
  • In operation, the bleeder control circuit 534 controls switching of the switch 140 of the bleeder 109. The bleeder control signal U BLEED 562 may be a rectangular pulse waveform with varying lengths of logic high and logic low sections. In one example, logic high corresponds to turning the switch 140 on while logic low corresponds to turning the switch 140 off. When the input current sense signal 544 has gone below the threshold IH TH 576, the output of comparator 579 is logic high (indicating that the switch 140 of the bleeder 109 should turn on to provide additional current to keep the current in the dimmer circuit above the threshold). However, the bleeder control signal U BLEED 562 does not transition to a logic high value unless the enable signal U EN 560 is also logic high. In one example, the enable signal U EN 560 may be logic high when input voltage sense signal 542 is less than first reference V REF 572 for less than a given amount of time. Once the enable signal U EN 560 transitions to a logic high value, the enable signal U EN 560 may remain at a logic high value as long as an edge is detected. In another example, the enable signal U EN 560 may be set to a logic high value to enable the bleeder at start-up of the controller and power converter. In another example, the bleeder enable circuit 580 may output a logic high value when a fast slope (negative or positive) is detected in the input voltage sense signal 542. The enable signal U EN 560 may remain logic high as long as a dimmer circuit is detected.
  • Similarly, the edge signal U EDGE 564 transitions to a logic high value indicating that an edge is detected when the inputs of the AND gate of edge driver circuit 586 are logic high. Comparator 583 outputs a logic high value when the input current sense signal 544 is less than the second reference I REF 577. Comparator 584 outputs a logic high value when the input voltage sense signal 542 is greater than the first threshold V REF 572. Slope sense 585 is coupled to receive the input voltage sense signal 542 and determine if the input voltage VIN has a positive or negative slope. For the example shown in FIG. 5, the output of slope sense 585 is logic high when the input voltage VIN has a negative slope. When each of these conditions occur, and the enable signal U EN 560 is asserted, the edge signal U EDGE 564 indicates that an edge has been detected.
  • The above description of illustrated examples of the present invention, including what is described in the Abstract, are not intended to be exhaustive or to be limitation to the precise forms disclosed. While specific embodiments of, and examples for, the invention are described herein for illustrative purposes, various equivalent modifications are possible without departing from the broader spirit and scope of the present invention. Indeed, it is appreciated that the specific example voltages, currents, frequencies, power range values, times, etc., are provided for explanation purposes and that other values may also be employed in other embodiments and examples in accordance with the teachings of the present invention.

Claims (19)

What is claimed is:
1. A controller for a power converter, the controller comprising:
an edge detection circuit including:
a first comparator coupled to assert a first output signal in response to a voltage sense signal being greater than a first reference, wherein the voltage sense signal is representative of an input voltage of the power converter;
a second comparator coupled to assert a second output signal in response to a current sense signal being less than a second reference different from the first reference, wherein the current sense signal is representative of a current through the power converter;
a slope sense module coupled to assert a slope signal in response to the voltage sense signal decreasing over time; and
an edge driver circuit coupled to generate an edge signal in response to assertions of the first output signal, the second output signal, the slope signal, and an enable signal received from a bleeder control circuit; and
a drive circuit coupled to output a drive signal in response to the edge signal, wherein the drive signal is for controlling a switch coupled to regulate an output of the power converter.
2. The controller of claim 1, wherein the controller includes the bleeder control circuit and the bleeder control circuit comprises:
a bleeder enable circuit coupled to generate the enable signal in response to the voltage sense signal.
3. The controller of claim 2, wherein the bleeder enable circuit further generates the enable signal in response to the voltage sense signal being less than the first reference for less than a given amount of time.
4. The controller of claim 2, wherein the bleeder control circuit asserts a bleeder control signal when both (1) the current sense signal is lower than a threshold and (2) the enable signal is asserted.
5. The controller of claim 1, wherein the slope sense module includes a digital voltage tracker coupled to sample the voltage sense signal at a time interval and output the slope signal based on samples stored in the slope sense module that were sampled over a period of time larger than the time interval.
6. The controller of claim 1, wherein the edge driver circuit includes an AND gate with four inputs coupled to receive the first output signal, the second output signal, the slope signal, and the enable signal.
7. A switched mode power converter comprising:
a switch;
an energy transfer element coupled to the switch; and
a controller coupled to the switch to regulate an output of the switched mode power converter, wherein the controller includes:
a first comparator coupled to assert a first output signal in response to a voltage sense signal being greater than a first reference, wherein the voltage sense signal is representative of an input voltage of the switched mode power converter;
a second comparator coupled to assert a second output signal in response to a current sense signal being less than a second reference different from the first reference, wherein the current sense signal is representative of a current through the switched mode power converter;
a slope sense module coupled to assert a slope signal in response to the voltage sense signal decreasing over time; and
an edge driver circuit coupled to generate an edge signal in response to assertions of the first output signal, the second output signal, the slope signal, and an enable signal received from a bleeder control circuit; and
a drive circuit coupled to output a drive signal in response to the edge signal, wherein the drive signal is for controlling a switch coupled to regulate an output of the switched mode power converter.
8. The switched mode power converter of claim 7, wherein the slope sense module includes a digital voltage tracker coupled to sample the voltage sense signal at a time interval and output the slope signal based on samples stored in the slope sense module that were sampled over a period of time larger than the time interval.
9. The switched mode power converter of claim 7, wherein the edge driver circuit includes an AND gate with four inputs coupled to receive the first output signal, the second output signal, the slope signal, and the enable signal.
10. The switched mode power converter of claim 7, wherein the controller includes the bleeder control circuit and the bleeder control circuit comprises:
a bleeder enable circuit coupled to generate the enable signal in response to the voltage sense signal.
11. The switched mode power converter of claim 10, wherein the bleeder enable circuit further generates the enable signal in response to the voltage sense signal being less than the first reference for less than a given amount of time.
12. The switched mode power converter of claim 10, wherein the bleeder control circuit asserts a bleeder control signal when both (1) the current sense signal is lower than a threshold and (2) the enable signal is asserted.
13. The switched mode power converter of claim 12 further comprising a bleed circuit coupled to draw current from an input of the switched mode power converter in response to receiving the bleeder control signal.
14. The switched mode power converter of claim 7 further comprising a sense circuit coupled to sense the output of the switched mode power converter, wherein the drive circuit is coupled to output the drive signal in response to a feedback signal received from the sense circuit.
15. A method of operating a controller of a power converter, the method comprising:
comparing a voltage sense signal to a first reference, wherein the voltage sense signal is representative of an input voltage of the power converter;
comparing a current sense signal to a second reference, wherein the current sense signal is representative of a current through the power converter;
measuring a slope of the voltage sense signal over time;
asserting an edge detection signal when (1) the voltage sense signal is larger than the first reference, (2) the current sense signal is lower than the second reference, and (3) the slope is a negative slope.
16. The method of claim 15 further comprising:
detecting whether a dimming circuit is modulating the voltage sense signal, wherein the edge detection signal is only asserted when the dimming circuit is detected.
17. The method of claim 15 further comprising:
outputting a drive signal in response to the edge detection signal being asserted, the drive signal for controlling a switch of the power converter.
18. The method of claim 15 further comprising:
asserting a bleeder control signal when (1) an enable signal is asserted and (2) the current sense signal is lower than a threshold, wherein the enable signal is generated in response to the voltage sense signal.
19. The method of claim 18 further comprising:
drawing current from an input of the power converter in response to the bleeder control signal being asserted.
US14/322,760 2014-07-02 2014-07-02 Trailing edge detector using current collapse Expired - Fee Related US9214851B1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US14/322,760 US9214851B1 (en) 2014-07-02 2014-07-02 Trailing edge detector using current collapse
EP15174210.3A EP2963999B1 (en) 2014-07-02 2015-06-29 Trailing edge detector using current collapse
CN201510382337.8A CN105322801B (en) 2014-07-02 2015-07-02 Use the trailing edge detector of current collapse
US14/937,662 US9419528B2 (en) 2014-07-02 2015-11-10 Trailing edge detector using current collapse

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US14/322,760 US9214851B1 (en) 2014-07-02 2014-07-02 Trailing edge detector using current collapse

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US14/937,662 Continuation US9419528B2 (en) 2014-07-02 2015-11-10 Trailing edge detector using current collapse

Publications (2)

Publication Number Publication Date
US9214851B1 US9214851B1 (en) 2015-12-15
US20160006341A1 true US20160006341A1 (en) 2016-01-07

Family

ID=53491378

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/322,760 Expired - Fee Related US9214851B1 (en) 2014-07-02 2014-07-02 Trailing edge detector using current collapse
US14/937,662 Expired - Fee Related US9419528B2 (en) 2014-07-02 2015-11-10 Trailing edge detector using current collapse

Family Applications After (1)

Application Number Title Priority Date Filing Date
US14/937,662 Expired - Fee Related US9419528B2 (en) 2014-07-02 2015-11-10 Trailing edge detector using current collapse

Country Status (3)

Country Link
US (2) US9214851B1 (en)
EP (1) EP2963999B1 (en)
CN (1) CN105322801B (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150303812A1 (en) * 2014-04-22 2015-10-22 Power Integrations, Inc. Dimming edge detection for power converter
US20150340890A1 (en) * 2014-05-21 2015-11-26 Dialog Semiconductor Inc. Power Supply with Fast Discharging for Configurable Output Voltage
US20160124029A1 (en) * 2014-11-04 2016-05-05 Stmicroelectronics S.R.L. Detection circuit for an active discharge circuit of an x-capacitor, related active discharge circuit, integrated circuit and method
US20170012617A1 (en) * 2015-07-09 2017-01-12 Texas Instruments Incorporated Methods and Apparatus for Power Switch Fault Protection

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9608527B1 (en) * 2014-02-13 2017-03-28 Marvell International Ltd. Overshoot prevention for deep dimming startup
US9402293B2 (en) * 2014-04-24 2016-07-26 Power Integrations, Inc. Multi-bleeder mode control for improved LED driver performance
EP3178296A2 (en) * 2014-08-07 2017-06-14 Philips Lighting Holding B.V. Driver device and driving method
US9438122B2 (en) * 2014-11-10 2016-09-06 Power Integrations, Inc. Phase angle detection module for power converter
CN104836209B (en) * 2015-04-30 2018-01-23 华为技术有限公司 A kind of digital power protection circuit and device
KR102453820B1 (en) * 2015-08-21 2022-10-17 서울반도체 주식회사 Driving circuit and lighting apparatus for light emitting diode
US9893630B2 (en) 2016-02-26 2018-02-13 Power Integrations, Inc. Reduction of audible noise in a power converter
US9876433B2 (en) * 2016-02-26 2018-01-23 Power Integrations, Inc. Reduction of audible noise in a power converter
CN106163009B (en) * 2016-08-18 2019-01-29 杰华特微电子(杭州)有限公司 Illumination driving circuit and lighting system
CN106358337B (en) * 2016-10-26 2019-03-08 杰华特微电子(杭州)有限公司 Leadage circuit and leakage current control method and LED control circuit
CN106332374B (en) * 2016-10-26 2018-04-17 杰华特微电子(杭州)有限公司 A kind of leadage circuit and leakage current control method and LED control circuit
US10153684B2 (en) * 2016-10-26 2018-12-11 Joulwatt Technology (Hangzhou) Co., Ltd. Bleeder circuit
US10143051B2 (en) * 2016-11-16 2018-11-27 Joulwatt Technology (Hangzhou) Co., Ltd. Bleeder circuit and control method thereof, and LED control circuit
TWI669987B (en) * 2018-05-11 2019-08-21 群光電能科技股份有限公司 Light source switching system
US10418908B1 (en) * 2018-10-16 2019-09-17 Power Integrations, Inc. Controller with variable sampling generator
CN109275230B (en) * 2018-10-24 2020-12-29 矽力杰半导体技术(杭州)有限公司 Bleeder circuit and LED drive circuit applying same
CN110730536B (en) * 2019-11-01 2021-11-19 杭州昀芯光电科技有限公司 Colour lamp device controlled by power line edge signal

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW200640120A (en) * 2005-05-04 2006-11-16 Richtek Techohnology Corp Control circuit and corresponding control method of flyback voltage converter
US7787262B2 (en) * 2005-05-09 2010-08-31 Allegro Microsystems, Inc. Capacitor charging methods and apparatus
US8045344B2 (en) * 2007-04-23 2011-10-25 Active-Semi, Inc. Regulating output current from a primary side power converter by clamping an error signal
US7619909B2 (en) * 2007-12-07 2009-11-17 Leadtrend Technology Corp. Control circuit for adjusting leading edge blanking time and power converting system using the same control circuit
EP2257124B1 (en) * 2009-05-29 2018-01-24 Silergy Corp. Circuit for connecting a low current lighting circuit to a dimmer
WO2010150183A1 (en) * 2009-06-25 2010-12-29 Koninklijke Philips Electronics N.V. Driver for cooperating with a wall dimmer
WO2011114261A1 (en) * 2010-03-17 2011-09-22 Koninklijke Philips Electronics N.V. Led unit for cooperation with a mains dimmer
JP5708371B2 (en) * 2010-10-28 2015-04-30 ミツミ電機株式会社 LIGHTING POWER SUPPLY DEVICE AND HOLDING CURRENT CONTROL METHOD
KR20120080908A (en) * 2011-01-10 2012-07-18 페어차일드코리아반도체 주식회사 Apparatus for controlling bleed switch, power supply, and method for driving power supply
TWI422130B (en) * 2011-01-26 2014-01-01 Macroblock Inc Adaptive bleeder circuit
CN103782654B (en) * 2011-09-06 2016-08-17 皇家飞利浦有限公司 Power control unit and voltage controller
EP2590477B1 (en) * 2011-11-07 2018-04-25 Silergy Corp. A method of controlling a ballast, a ballast, a lighting controller, and a digital signal processor
US9210744B2 (en) * 2012-04-18 2015-12-08 Power Integrations, Inc. Bleeder circuit for use in a power supply
CN103516188A (en) * 2012-06-21 2014-01-15 快捷韩国半导体有限公司 Active bleeder, active bleeding method, and power supply device where the active bleeder is applied
CN102843836B (en) * 2012-08-28 2014-06-25 矽力杰半导体技术(杭州)有限公司 Controlled-silicon adapting LED (light-emitting diode) driving circuit, method and switch power supply
US9232581B2 (en) 2013-02-27 2016-01-05 Dialog Semiconductor Inc. Output current compensation for jitter in input voltage for dimmable LED lamps

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150303812A1 (en) * 2014-04-22 2015-10-22 Power Integrations, Inc. Dimming edge detection for power converter
US9369048B2 (en) * 2014-04-22 2016-06-14 Power Integrations, Inc. Dimming edge detection for power converter
US20150340890A1 (en) * 2014-05-21 2015-11-26 Dialog Semiconductor Inc. Power Supply with Fast Discharging for Configurable Output Voltage
US10063073B2 (en) * 2014-05-21 2018-08-28 Dialog Semiconductor Inc. USB power converter with bleeder circuit for fast correction of output voltage by discharging output capacitor
US20160124029A1 (en) * 2014-11-04 2016-05-05 Stmicroelectronics S.R.L. Detection circuit for an active discharge circuit of an x-capacitor, related active discharge circuit, integrated circuit and method
US10345348B2 (en) * 2014-11-04 2019-07-09 Stmicroelectronics S.R.L. Detection circuit for an active discharge circuit of an X-capacitor, related active discharge circuit, integrated circuit and method
US10890606B2 (en) 2014-11-04 2021-01-12 Stmicroelectronics S.R.L. Detection circuit for an active discharge circuit of an X-capacitor, related active discharge circuit, integrated circuit and method
US11750010B2 (en) 2014-11-04 2023-09-05 Stmicroelectronics S.R.L. Detection circuit for an active discharge circuit of an X-capacitor, related active discharge circuit, integrated circuit and method
US20170012617A1 (en) * 2015-07-09 2017-01-12 Texas Instruments Incorporated Methods and Apparatus for Power Switch Fault Protection
US10312898B2 (en) * 2015-07-09 2019-06-04 Texas Instruments Incorporated Methods and apparatus for power switch fault protection

Also Published As

Publication number Publication date
US20160079867A1 (en) 2016-03-17
CN105322801B (en) 2019-07-30
CN105322801A (en) 2016-02-10
EP2963999B1 (en) 2016-12-07
US9419528B2 (en) 2016-08-16
US9214851B1 (en) 2015-12-15
EP2963999A2 (en) 2016-01-06
EP2963999A3 (en) 2016-03-23

Similar Documents

Publication Publication Date Title
US9419528B2 (en) Trailing edge detector using current collapse
US11316421B2 (en) Apparatus, dimmable light emitting diode driver and control method
US11317483B2 (en) Apparatus, dimmable light emitting diode drive circuit and control method
US9680382B2 (en) Input frequency measurement
US9331586B2 (en) Sampling for dimmer edge detection in power converter
CN108880269B (en) Control method and device for quasi-resonant flyback converter with high power factor
US9369048B2 (en) Dimming edge detection for power converter
US8299730B2 (en) Integrated on-time extension for non-dissipative bleeding in a power supply
US9750102B1 (en) Switch current control to shape input current
US8581508B2 (en) LED driving apparatus
US9572224B2 (en) Bleeder protection using thermal foldback
US20130049621A1 (en) Circuits and methods for driving light sources
US20160218626A1 (en) Damper circuit for switched dimming
US20110194312A1 (en) Method and apparatus for determining zero-crossing of an ac input voltage to a power supply
US20150200599A1 (en) Variable feedback signal based on conduction time
US9431895B2 (en) High power-factor control circuit and power supply
US20120249001A1 (en) Lighting power supply device
US8901832B2 (en) LED driver system with dimmer detection
US9438122B2 (en) Phase angle detection module for power converter
CN106358342B (en) Dimming drive circuit
US9485825B2 (en) Enable circuit for lighting drivers
JP6417930B2 (en) Non-insulated power supply

Legal Events

Date Code Title Description
AS Assignment

Owner name: POWER INTEGRATIONS, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MAO, MINGMING;PREGITZER, RICARDO LUIS JANEZIC;PASTORE, TIZIANO;AND OTHERS;SIGNING DATES FROM 20140708 TO 20140714;REEL/FRAME:033326/0648

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

LAPS Lapse for failure to pay maintenance fees

Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20231215