US20140264858A1 - Package-on-Package Joint Structure with Molding Open Bumps - Google Patents

Package-on-Package Joint Structure with Molding Open Bumps Download PDF

Info

Publication number
US20140264858A1
US20140264858A1 US14/159,159 US201414159159A US2014264858A1 US 20140264858 A1 US20140264858 A1 US 20140264858A1 US 201414159159 A US201414159159 A US 201414159159A US 2014264858 A1 US2014264858 A1 US 2014264858A1
Authority
US
United States
Prior art keywords
package
bottom package
bumps
semiconductor die
underfill layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US14/159,159
Other versions
US9576888B2 (en
Inventor
Meng-Tse Chen
Chun-Cheng Lin
Wei-Yu Chen
Ai-Tee Ang
Ming-Da Cheng
Chung-Shi Liu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US14/159,159 priority Critical patent/US9576888B2/en
Assigned to TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. reassignment TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LIU, CHUNG-SHI, ANG, AI-TEE, CHEN, MENG-TSE, CHEN, WEI-YU, CHENG, MING-DA, LIN, CHUN-CHENG
Priority to CN201410074058.0A priority patent/CN104051390A/en
Publication of US20140264858A1 publication Critical patent/US20140264858A1/en
Application granted granted Critical
Publication of US9576888B2 publication Critical patent/US9576888B2/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/10Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
    • H01L25/105Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/0557Disposition the external layer being disposed on a via connection of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05571Disposition the external layer being disposed in a recess of the surface
    • H01L2224/05572Disposition the external layer being disposed in a recess of the surface the external layer extending out of an opening
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/061Disposition
    • H01L2224/0618Disposition being disposed on at least two different sides of the body, e.g. dual array
    • H01L2224/06181On opposite sides of the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/113Manufacturing methods by local deposition of the material of the bump connector
    • H01L2224/1133Manufacturing methods by local deposition of the material of the bump connector in solid form
    • H01L2224/1134Stud bumping, i.e. using a wire-bonding apparatus
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13147Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • H01L2224/1401Structure
    • H01L2224/1403Bump connectors having different sizes, e.g. different diameters, heights or widths
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • H01L2224/1405Shape
    • H01L2224/14051Bump connectors having different shapes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • H01L2224/141Disposition
    • H01L2224/1418Disposition being disposed on at least two different sides of the body, e.g. dual array
    • H01L2224/14181On opposite sides of the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16135Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/16145Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16135Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/16145Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • H01L2224/16146Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked the bump connector connecting to a via connection in the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32135Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/32145Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • H01L2224/81815Reflow soldering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/0651Wire or wire-like electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06513Bump or bump-like direct electrical connections between devices, e.g. flip-chip connection, solder bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06541Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06555Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
    • H01L2225/06568Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking the devices decreasing in size, e.g. pyramidical stack
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1017All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
    • H01L2225/1023All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the support being an insulating substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/10All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
    • H01L2225/1005All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/1011All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
    • H01L2225/1047Details of electrical connections between containers
    • H01L2225/1058Bump or bump-like electrical connections, e.g. balls, pillars, posts
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3121Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
    • H01L23/3128Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1532Connection portion the connection portion being formed on the die mounting surface of the substrate
    • H01L2924/1533Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate
    • H01L2924/15331Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • H01L2924/1815Shape
    • H01L2924/1816Exposing the passive side of the semiconductor or solid-state body
    • H01L2924/18161Exposing the passive side of the semiconductor or solid-state body of a flip chip

Definitions

  • package-on-package semiconductor devices have emerged as an effective alternative to further reduce the physical size of a semiconductor device.
  • active circuits such as logic, memory, processor circuits and the like are fabricated on different wafers and packages.
  • Two or more packages are installed on top of one another, i.e. stacked, with a standard interface to route signals between them.
  • Much higher density can be achieved by employing package on package semiconductor devices.
  • package on package semiconductor devices can achieve smaller form factors, cost-effectiveness, increased performance and lower power consumption.
  • FIG. 1 illustrates a cross sectional view of a package-on-package semiconductor device in accordance with various embodiments of the present disclosure
  • FIG. 2 illustrates a cross sectional view of a bottom package in accordance with various embodiments of the present disclosure
  • FIG. 3 illustrates a cross sectional view of the semiconductor device shown in FIG. 2 after a semiconductor die is mounted on the bottom package in accordance with various embodiments of the present disclosure
  • FIG. 4 illustrates a cross sectional view of the semiconductor device shown in FIG. 3 after an encapsulation layer is formed over the wafer in accordance with various embodiments of the present disclosure
  • FIG. 5 illustrates a cross sectional view of the semiconductor device shown in FIG. 4 after a plurality of openings are formed in the encapsulation layer in accordance with various embodiments of the present disclosure
  • FIG. 6 illustrates a cross sectional view of the semiconductor device shown in FIG. 5 after a plurality of under bump metallization (UBM) structures and interconnection pads are formed in accordance with various embodiments of the present disclosure
  • FIG. 7 illustrates a cross sectional view of the semiconductor device shown in FIG. 6 before a top package is mounted on the bottom package in accordance with various embodiments of the present disclosure
  • FIG. 8 illustrates a cross sectional view of the semiconductor device shown in FIG. 7 after a top package is mounted on the bottom package in accordance with various embodiments of the present disclosure
  • FIG. 9 illustrates a cross sectional view of another package-on-package semiconductor device in accordance with various embodiments of the present disclosure.
  • FIG. 10 illustrates a cross sectional view of yet another package-on-package semiconductor device in accordance with various embodiments of the present disclosure.
  • FIG. 11 illustrates a cross sectional view of yet another package-on-package semiconductor device in accordance with various embodiments of the present disclosure.
  • FIG. 1 illustrates a cross sectional view of a package-on-package semiconductor device in accordance with various embodiments of the present disclosure.
  • the package-on package semiconductor device 100 may include a bottom package 102 and a top package 302 .
  • the top package 302 is stacked on top of the bottom package 102 .
  • the top package 302 and the bottom package 102 are bonded together through a joint structure formed by bumps 114 , 116 and solder balls 304 .
  • the joint structure includes two solder covered bumps, which are generated by a reflow process. The reflow process will be described below with respect to FIG. 8 .
  • bumps 114 and 116 are formed of metal materials such as copper. Throughout the description, the bumps 114 and 116 are alternatively referred to as metal bumps or copper balls 114 and 116 .
  • a semiconductor die 202 is bonded on a first side of the bottom package 102 . There may be a plurality of bumps coupled between the semiconductor die 202 and the bottom package 102 . The detailed bonding process as well as the structure of the semiconductor die 202 will be described below with respect to FIG. 3 .
  • a plurality of bumps 104 is formed on a second side of the bottom package 102 .
  • UBM under bump metallization
  • an underfill layer 210 is formed between the top package 302 and the bottom package 102 .
  • the copper balls 114 and 116 , and the semiconductor die 202 are embedded in the underfill layer 210 .
  • the solder balls 304 are partially embedded in the underfill layer 210 .
  • the number of bumps e.g., copper balls 114 and 116
  • the package-on package semiconductor device 100 may accommodate any number of bumps.
  • the underfill layer 210 shown in FIG. 1 is merely an example.
  • the top surface of the underfill layer 210 may be coplanar with the top surface of the semiconductor die 202 .
  • FIGS. 2-8 illustrate intermediate steps of fabricating the package-on-package semiconductor device shown in FIG. 1 in accordance with various embodiments of the present disclosure. It should be noted that the fabrication steps as well as the package-on-package structure shown in FIGS. 2-8 are merely an example. A person skilled in the art will recognize there may be many alternatives, variations and modifications.
  • FIG. 2 illustrates a cross sectional view of a bottom package in accordance with various embodiments of the present disclosure.
  • the bottom package 102 may be a silicon substrate.
  • the bottom package 102 may be other suitable structures such as a glass interposer.
  • the bottom package 102 may be formed of silicon, although it may also be formed of other group I 11 , group IV, and/or group V elements, such as silicon, germanium, gallium, arsenic, and combinations thereof.
  • the bottom package 102 may comprise a bulk substrate or a silicon-on-insulator (SOI) substrate.
  • the bottom package 102 may be made of other suitable materials such as ceramic materials, organic materials, any combinations thereof and/or the like.
  • the bottom package 102 may comprise a plurality of integrated circuits (not shown), each of which may comprise various layers such as active circuit layers, substrate layers, inter layer dielectric (ILD) layers and inter-metal dielectric (IMD) layers (not shown respectively).
  • the bottom package 102 may further comprise a plurality of through vias.
  • the through vias are through-substrate vias (TSVs) or through-silicon vias (TSVs), such as TSVs 106 .
  • TSV 106 may be filled with a conductive material such as copper, tungsten and/or the like.
  • the active circuit layers (not shown) of the bottom package 102 may be coupled to external circuits (not shown) formed over the bottom package 102 through the plurality of TSVs (e.g., TSV 106 ).
  • a dielectric layer 108 is formed over the bottom package 102 .
  • the dielectric layer 108 may be alternatively referred to as an ILD layer 108 hereinafter.
  • the ILD layer 108 is formed of a photo-sensitive material such as polybenzoxazole (PBO), polyimide, benzocyclobutene (BCB), any combinations thereof and/or the like, which may be easily patterned using a lithography mask.
  • PBO polybenzoxazole
  • BCB benzocyclobutene
  • the ILD layer 108 may be formed of a nitride such as silicon nitride, an oxide such as silicon oxide, phosphosilicate glass (PSG), borosilicate glass (BSG), boron-doped phosphosilicate glass (BPSG), any combinations thereof and/or the like.
  • the ILD layer 108 may be formed by suitable fabrication techniques such as such as spinning, chemical vapor deposition (CVD), and plasma enhanced CVD (PECVD) and/or the like.
  • a first redistribution layer 110 is formed over a first side of the bottom package 102 . More particularly, the first redistribution layer 110 provides a conductive path between TSVs (e.g., TSV 106 ) and the metal bumps subsequently formed over the bottom package 102 .
  • the first redistribution layer 110 may be formed of metal materials such as aluminum, aluminum alloys, copper or copper alloys and the like.
  • a second redistribution layer 112 may be formed on a second side of the bottom package 102 .
  • the material and the formation method of the second redistribution layer 112 may be similar to that of the first redistribution layer 110 described above. Therefore, explicit description of the formation of the second redistribution layer 112 is omitted to avoid unnecessary repetition.
  • FIG. 2 further illustrates that a plurality of copper balls 114 and 116 are mounted over the first side of the bottom package 102 .
  • the copper balls 114 and 116 are mounted on a connector.
  • the connector may be a redistribution line, a metal line, a bond pad and/or the like.
  • the copper balls may be bonded on the bottom package 102 through suitable bonding processes such as a reflow soldering process and/or the like.
  • FIG. 3 illustrates a cross sectional view of the semiconductor device shown in FIG. 2 after a semiconductor die is mounted on the bottom package in accordance with various embodiments of the present disclosure.
  • the semiconductor die 202 is picked and placed on top of the bottom package 102 .
  • the semiconductor die 202 is bonded on the bottom package 102 through the bumps 204 , which are coupled between the bottom package 102 and the semiconductor die 202 .
  • the bonding process may be a suitable fabrication process such as a bump on trace (BOT) process and/or the like.
  • BOT bump on trace
  • FIG. 3 illustrates a single semiconductor die bonded on the bottom package 102
  • the bottom package 102 may accommodate any number of semiconductor dies.
  • the semiconductor die 202 is drawn without details. However, it should be noted that the semiconductor die 202 may comprise basic semiconductor layers such as active circuit layers, substrate layers, ILD layers and IMD layers (not shown respectively).
  • the semiconductor die 202 may comprise a substrate (not shown).
  • the substrate may be a silicon substrate.
  • the substrate may be a silicon-on-insulator substrate.
  • the substrate may further comprise a variety of electrical circuits (not shown).
  • the electrical circuits formed on the substrate may be any type of circuitry suitable for a variety of applications such as logic circuits.
  • the electrical circuits may include various n-type metal-oxide semiconductor (NMOS) and/or p-type metal-oxide semiconductor (PMOS) devices such as transistors, capacitors, resistors, diodes, photo-diodes, fuses and the like.
  • NMOS n-type metal-oxide semiconductor
  • PMOS p-type metal-oxide semiconductor
  • the electrical circuits may be interconnected to perform one or more functions.
  • the functions may include memory structures, processing structures, sensors, amplifiers, power distribution, input/output circuitry or the like.
  • the isolation layer 201 is formed on the substrate.
  • the isolation layer 201 may be formed, for example, of a dielectric material, such as silicon oxide.
  • the isolation layer 201 may be formed by any suitable method known in the art, such as spinning, CVD, PECVD and the like. It should also be noted that one skilled in the art will recognize that the isolation layer 201 may further comprise a plurality of dielectric layers.
  • a redistribution layer 203 is formed on the isolation layer 201 .
  • the active circuit layer (not shown) of the semiconductor die 202 may be bridged by the redistribution layer 203 so that the active circuit layer of the semiconductor die 202 can be coupled to the input and output terminals of the semiconductor die 202 .
  • a plurality of UBM structures may be formed on the redistribution layer 203 .
  • the UBM structures may help to prevent diffusion between the bumps (e.g., bumps 204 ) and the integrated circuits of the semiconductor die 202 , while providing a low resistance electrical connection.
  • the bumps provide an effective way to connect the semiconductor die 202 with the bottom package 102 .
  • the bumps are I/O terminals of the semiconductor die 202 .
  • the bumps e.g., bumps 204
  • the bumps may be a plurality of solder balls, which are commonly known as fine-pitch micro bumps.
  • the bumps e.g., bumps 204
  • FIG. 4 illustrates a cross sectional view of the semiconductor device shown in FIG. 3 after an encapsulation layer is formed over the wafer in accordance with various embodiments of the present disclosure.
  • the encapsulation layer 210 is formed over the bottom package 102 as shown in FIG. 4 .
  • the encapsulation layer 210 may be a molding compound layer formed of suitable underfill materials. Throughout the description, the encapsulation layer 210 may be alternatively referred to as an underfill layer 210 .
  • the underfill material layer 210 may fill the gaps between the semiconductor die 202 and bumps mounted on top of the bottom package 102 .
  • the underfill material layer 210 may be formed of an epoxy, which is dispensed at the gaps between the bumps and the semiconductor die 202 .
  • the epoxy may be applied in a liquid form, and may harden after a curing process.
  • the underfill material layer 210 may be formed of curable materials such as polymer based materials, resin based materials, polyimide, epoxy and any combinations of thereof.
  • the underfill material layer 210 can be formed by any suitable dispense techniques.
  • FIG. 5 illustrates a cross sectional view of the semiconductor device shown in FIG. 4 after a plurality of openings are formed in the encapsulation layer in accordance with various embodiments of the present disclosure.
  • Openings 502 and 504 are formed by suitable fabrication processes such as an etching process, a laser ablation process, a mechanical machining process, a laser assisted etching process, any combinations thereof and/or the like.
  • the top portions of copper balls 114 and 116 are exposed after the openings 502 and 504 are formed.
  • the copper balls 114 and 116 may be alternatively referred to as molding open bumps.
  • openings 502 and 504 are V-shaped openings.
  • the sidewalls of the V-shaped openings (e.g., opening 502 ) form an angle ⁇ as shown in FIG. 5 .
  • the angle ⁇ is about 60 degrees.
  • FIG. 6 illustrates a cross sectional view of the semiconductor device shown in FIG. 5 after a plurality of UBM structures and interconnection pads are formed in accordance with various embodiments of the present disclosure.
  • the plurality of UBM structures 103 are formed over the redistribution layer.
  • the UBM structures 103 help to prevent diffusion between the solder balls and the integrated circuits of the semiconductor device, while providing a low resistance electrical connection.
  • the interconnection pads 104 are input/output (I/O) pads of the semiconductor device.
  • the interconnection pads may be a plurality of solder balls 104 .
  • the solder balls 104 may comprise SAC405.
  • SAC405 comprises 95.5% Sn, 4.0% Ag and 0.5% Cu.
  • the interconnection pads may be a plurality of land grid array (LGA) pads.
  • FIG. 7 illustrates a cross sectional view of the semiconductor device shown in FIG. 6 before a top package is mounted on the bottom package in accordance with various embodiments of the present disclosure.
  • the top package 302 may comprise a plurality of stacked dies, which may be wire bonded to the input and output terminals of the top package 302 .
  • the stacked dies of the top package 302 may comprise memory dies, logic dies, processor dies and/or the like. It should be noted while FIG. 7 illustrates two stacked dies in the top package 302 , this is merely an example. Likewise, the use of wire bonding is merely illustrative and other approaches for electrically connecting the stacked dies are within the contemplated scope of the present disclosure.
  • FIG. 8 illustrates a cross sectional view of the semiconductor device shown in FIG. 7 after a top package is mounted on the bottom package in accordance with various embodiments of the present disclosure.
  • the top package 302 may be bonded on the bottom package 102 through a reflow process.
  • the bonding process comprises placing the solder balls against the respective copper balls.
  • a reflow process is then performed to melt solder balls, thereby electrically connecting the copper balls to solder balls.
  • the joint structure includes solder covered metal bumps (e.g., copper balls 114 and 116 ).
  • the solder covered metal bumps include two portions, namely a solder portion and a metal bump portion.
  • the metal bump portion e.g., copper balls 114 and 116
  • the underfill layer 210 is fully embedded in the underfill layer 210 .
  • the solder portion is partially enclosed by the underfill layer 201 .
  • FIG. 9 illustrates a cross sectional view of another package-on-package semiconductor device in accordance with various embodiments of the present disclosure.
  • the package-on-package semiconductor device 900 is similar to the package-on-package semiconductor device 100 shown in FIG. 8 except that the encapsulation layer 902 is formed by an exposed-die mold underfill (eMUF) process.
  • eMUF exposed-die mold underfill
  • the top surface of the semiconductor die 202 is exposed instead of being encapsulated by the underfill material (e.g., encapsulation layer 902 ).
  • the eMUF process is well known, and hence is not discuss again to avoid repetition.
  • FIG. 10 illustrates a cross sectional view of yet another package-on-package semiconductor device in accordance with various embodiments of the present disclosure.
  • the package-on-package semiconductor device 1000 is similar to the package-on-package semiconductor device 100 shown in FIG. 8 except that the copper balls 114 and 116 (shown in FIG. 8 ) are replaced by stud bumps 914 and 916 .
  • the stud bumps 914 and 916 may be formed of copper. Throughout the description, the stud bumps 914 and 916 may be alternatively referred to as copper studs 914 and 916 .
  • the stud bumps 914 and 916 may be formed of other suitable materials such as gold, aluminum, silver, platinum, palladium, tin, any combinations thereof and/or the like.
  • the stud bumps 914 and 916 are mounted on the bottom package 102 through suitable techniques such as using a wire-bonding tool.
  • the stud bumps 914 and 916 may be formed in a process similar to wire-bonding, except the bond wire is broken, and hence leaving stud bumps 914 and 916 .
  • FIG. 11 illustrates a cross sectional view of yet another package-on-package semiconductor device in accordance with various embodiments of the present disclosure.
  • the package-on-package semiconductor device 1100 is similar to the package-on-package semiconductor device 1000 shown in FIG. 10 except that the encapsulation layer is formed by an eMUF process.
  • the eMUF process is well known, and hence is not discuss again to avoid repetition.
  • a device comprises a bottom package comprising a plurality of metal bumps formed on a first side of the bottom package, wherein each metal bump is located in an opening of an underfill layer formed on the first side of the bottom package and a plurality of first bumps formed on a second side of the bottom package, a top package bonded on the bottom package, wherein the top package comprises a plurality of second bumps, and wherein second bumps and respective metal bumps form a joint structure and the underfill layer disposed between the top package and the bottom package.
  • an apparatus comprises a top package mounted on a bottom package, a joint structure formed between the top package and the bottom package, wherein the joint structure comprises a solder covered metal bump and an underfill layer formed between the top package and the bottom package, wherein a metal bump portion of the joint structure is located in an opening of the underfill layer.
  • a method comprises attaching a semiconductor die on a first side of a bottom package, wherein the bottom package comprises a plurality of metal bumps formed on the first side of the bottom package, forming an underfill layer over the first side of the bottom package, patterning the underfill layer to expose upper portions of the metal bumps, mounting a top package on the bottom package, wherein the top package comprises a plurality of solder balls and applying a reflow process so that the bottom package and the top package form a package-on-package structure, wherein the solder balls and respective metal bumps form a joint structure.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Wire Bonding (AREA)

Abstract

A device comprises a bottom package comprising a plurality of metal bumps formed on a first side of the bottom package and a plurality of first bumps formed on a second side of the bottom package, a top package bonded on the bottom package, wherein the top package comprises a plurality of second bumps, and wherein second bumps and respective metal bumps form a joint structure and an underfill layer formed between the top package and the bottom package, wherein the metal bumps are embedded in the underfill layer.

Description

  • This application claims the benefit of U.S. Provisional Application No. 61/777,822 filed on Mar. 12, 2013, entitled “Package-on-Package Joint Structure” which is hereby incorporated herein by reference in its entirety.
  • BACKGROUND
  • The semiconductor industry has experienced rapid growth due to improvements in the integration density of a variety of electronic components (e.g., transistors, diodes, resistors, capacitors, etc.). For the most part, this improvement in integration density has come from shrinking the semiconductor process node (e.g., shrink the process node towards the sub-20 nm node). As the demand for miniaturization, higher speed and greater bandwidth, as well as lower power consumption and latency has grown recently, there has grown a need for smaller and more creative packaging techniques of semiconductor dies.
  • As semiconductor technologies further advance, package-on-package semiconductor devices have emerged as an effective alternative to further reduce the physical size of a semiconductor device. In a package on package semiconductor device, active circuits such as logic, memory, processor circuits and the like are fabricated on different wafers and packages. Two or more packages are installed on top of one another, i.e. stacked, with a standard interface to route signals between them. Much higher density can be achieved by employing package on package semiconductor devices. Furthermore, package on package semiconductor devices can achieve smaller form factors, cost-effectiveness, increased performance and lower power consumption.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • For a more complete understanding of the present disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
  • FIG. 1 illustrates a cross sectional view of a package-on-package semiconductor device in accordance with various embodiments of the present disclosure;
  • FIG. 2 illustrates a cross sectional view of a bottom package in accordance with various embodiments of the present disclosure;
  • FIG. 3 illustrates a cross sectional view of the semiconductor device shown in FIG. 2 after a semiconductor die is mounted on the bottom package in accordance with various embodiments of the present disclosure;
  • FIG. 4 illustrates a cross sectional view of the semiconductor device shown in FIG. 3 after an encapsulation layer is formed over the wafer in accordance with various embodiments of the present disclosure;
  • FIG. 5 illustrates a cross sectional view of the semiconductor device shown in FIG. 4 after a plurality of openings are formed in the encapsulation layer in accordance with various embodiments of the present disclosure;
  • FIG. 6 illustrates a cross sectional view of the semiconductor device shown in FIG. 5 after a plurality of under bump metallization (UBM) structures and interconnection pads are formed in accordance with various embodiments of the present disclosure;
  • FIG. 7 illustrates a cross sectional view of the semiconductor device shown in FIG. 6 before a top package is mounted on the bottom package in accordance with various embodiments of the present disclosure;
  • FIG. 8 illustrates a cross sectional view of the semiconductor device shown in FIG. 7 after a top package is mounted on the bottom package in accordance with various embodiments of the present disclosure;
  • FIG. 9 illustrates a cross sectional view of another package-on-package semiconductor device in accordance with various embodiments of the present disclosure;
  • FIG. 10 illustrates a cross sectional view of yet another package-on-package semiconductor device in accordance with various embodiments of the present disclosure; and
  • FIG. 11 illustrates a cross sectional view of yet another package-on-package semiconductor device in accordance with various embodiments of the present disclosure.
  • Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the various embodiments and are not necessarily drawn to scale
  • DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
  • The making and using of the presently embodiments are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the disclosure, and do not limit the scope of the disclosure.
  • The present disclosure will be described with respect to embodiments in a specific context, namely a package-on-package semiconductor device with a copper ball based joint structure. The embodiments of the disclosure may also be applied, however, to a variety of semiconductor devices. Hereinafter, various embodiments will be explained in detail with reference to the accompanying drawings.
  • FIG. 1 illustrates a cross sectional view of a package-on-package semiconductor device in accordance with various embodiments of the present disclosure. The package-on package semiconductor device 100 may include a bottom package 102 and a top package 302. In particular, the top package 302 is stacked on top of the bottom package 102. In addition, the top package 302 and the bottom package 102 are bonded together through a joint structure formed by bumps 114, 116 and solder balls 304. As shown in FIG. 1, the joint structure includes two solder covered bumps, which are generated by a reflow process. The reflow process will be described below with respect to FIG. 8.
  • In some embodiments, bumps 114 and 116 are formed of metal materials such as copper. Throughout the description, the bumps 114 and 116 are alternatively referred to as metal bumps or copper balls 114 and 116.
  • A semiconductor die 202 is bonded on a first side of the bottom package 102. There may be a plurality of bumps coupled between the semiconductor die 202 and the bottom package 102. The detailed bonding process as well as the structure of the semiconductor die 202 will be described below with respect to FIG. 3.
  • A plurality of bumps 104 is formed on a second side of the bottom package 102. There may be a plurality of under bump metallization (UBM) structures formed underneath the bumps 104. The detailed formation processes of the bumps 104 and the UBM structures will be described below with respect to FIG. 6.
  • As shown in FIG. 1, an underfill layer 210 is formed between the top package 302 and the bottom package 102. The copper balls 114 and 116, and the semiconductor die 202 are embedded in the underfill layer 210. The solder balls 304 are partially embedded in the underfill layer 210. It should be noted that the number of bumps (e.g., copper balls 114 and 116) shown in FIG. 1 is merely an example. A person skilled in the art will recognize that the package-on package semiconductor device 100 may accommodate any number of bumps. It should further be noted that the underfill layer 210 shown in FIG. 1 is merely an example. One person skilled in the art will recognize there may be many variations, modifications and alternatives. For example, the top surface of the underfill layer 210 may be coplanar with the top surface of the semiconductor die 202.
  • FIGS. 2-8 illustrate intermediate steps of fabricating the package-on-package semiconductor device shown in FIG. 1 in accordance with various embodiments of the present disclosure. It should be noted that the fabrication steps as well as the package-on-package structure shown in FIGS. 2-8 are merely an example. A person skilled in the art will recognize there may be many alternatives, variations and modifications.
  • FIG. 2 illustrates a cross sectional view of a bottom package in accordance with various embodiments of the present disclosure. The bottom package 102 may be a silicon substrate. Alternatively, the bottom package 102 may be other suitable structures such as a glass interposer.
  • In some embodiments, the bottom package 102 may be formed of silicon, although it may also be formed of other group I11, group IV, and/or group V elements, such as silicon, germanium, gallium, arsenic, and combinations thereof. The bottom package 102 may comprise a bulk substrate or a silicon-on-insulator (SOI) substrate.
  • According to alternative embodiments, the bottom package 102 may be made of other suitable materials such as ceramic materials, organic materials, any combinations thereof and/or the like.
  • The bottom package 102 may comprise a plurality of integrated circuits (not shown), each of which may comprise various layers such as active circuit layers, substrate layers, inter layer dielectric (ILD) layers and inter-metal dielectric (IMD) layers (not shown respectively). The bottom package 102 may further comprise a plurality of through vias. In some embodiments, the through vias are through-substrate vias (TSVs) or through-silicon vias (TSVs), such as TSVs 106. The TSV 106 may be filled with a conductive material such as copper, tungsten and/or the like. The active circuit layers (not shown) of the bottom package 102 may be coupled to external circuits (not shown) formed over the bottom package 102 through the plurality of TSVs (e.g., TSV 106).
  • A dielectric layer 108 is formed over the bottom package 102. The dielectric layer 108 may be alternatively referred to as an ILD layer 108 hereinafter. In some embodiments, the ILD layer 108 is formed of a photo-sensitive material such as polybenzoxazole (PBO), polyimide, benzocyclobutene (BCB), any combinations thereof and/or the like, which may be easily patterned using a lithography mask. In alternative embodiments, the ILD layer 108 may be formed of a nitride such as silicon nitride, an oxide such as silicon oxide, phosphosilicate glass (PSG), borosilicate glass (BSG), boron-doped phosphosilicate glass (BPSG), any combinations thereof and/or the like. The ILD layer 108 may be formed by suitable fabrication techniques such as such as spinning, chemical vapor deposition (CVD), and plasma enhanced CVD (PECVD) and/or the like.
  • As shown in FIG. 2, a first redistribution layer 110 is formed over a first side of the bottom package 102. More particularly, the first redistribution layer 110 provides a conductive path between TSVs (e.g., TSV 106) and the metal bumps subsequently formed over the bottom package 102. The first redistribution layer 110 may be formed of metal materials such as aluminum, aluminum alloys, copper or copper alloys and the like.
  • A second redistribution layer 112 may be formed on a second side of the bottom package 102. The material and the formation method of the second redistribution layer 112 may be similar to that of the first redistribution layer 110 described above. Therefore, explicit description of the formation of the second redistribution layer 112 is omitted to avoid unnecessary repetition.
  • FIG. 2 further illustrates that a plurality of copper balls 114 and 116 are mounted over the first side of the bottom package 102. In particular, the copper balls 114 and 116 are mounted on a connector. The connector may be a redistribution line, a metal line, a bond pad and/or the like. The copper balls may be bonded on the bottom package 102 through suitable bonding processes such as a reflow soldering process and/or the like.
  • FIG. 3 illustrates a cross sectional view of the semiconductor device shown in FIG. 2 after a semiconductor die is mounted on the bottom package in accordance with various embodiments of the present disclosure. The semiconductor die 202 is picked and placed on top of the bottom package 102. After a reflow process, the semiconductor die 202 is bonded on the bottom package 102 through the bumps 204, which are coupled between the bottom package 102 and the semiconductor die 202.
  • In some embodiments, the bonding process may be a suitable fabrication process such as a bump on trace (BOT) process and/or the like. The detailed processes of bonding semiconductor dies on a bottom package are well known in the art, and hence are not discussed herein. It should be noted that while FIG. 3 illustrates a single semiconductor die bonded on the bottom package 102, the bottom package 102 may accommodate any number of semiconductor dies.
  • In order to give a basic insight of the inventive aspects of various embodiments, the semiconductor die 202 is drawn without details. However, it should be noted that the semiconductor die 202 may comprise basic semiconductor layers such as active circuit layers, substrate layers, ILD layers and IMD layers (not shown respectively).
  • The semiconductor die 202 may comprise a substrate (not shown). The substrate may be a silicon substrate. Alternatively, the substrate may be a silicon-on-insulator substrate. The substrate may further comprise a variety of electrical circuits (not shown). The electrical circuits formed on the substrate may be any type of circuitry suitable for a variety of applications such as logic circuits.
  • In some embodiments, the electrical circuits may include various n-type metal-oxide semiconductor (NMOS) and/or p-type metal-oxide semiconductor (PMOS) devices such as transistors, capacitors, resistors, diodes, photo-diodes, fuses and the like. The electrical circuits may be interconnected to perform one or more functions. The functions may include memory structures, processing structures, sensors, amplifiers, power distribution, input/output circuitry or the like. One of ordinary skill in the art will appreciate that the above examples are provided for illustrative purposes only to further explain applications of the present disclosure and are not meant to limit the present disclosure in any manner.
  • An isolation layer 201 is formed on the substrate. The isolation layer 201 may be formed, for example, of a dielectric material, such as silicon oxide. The isolation layer 201 may be formed by any suitable method known in the art, such as spinning, CVD, PECVD and the like. It should also be noted that one skilled in the art will recognize that the isolation layer 201 may further comprise a plurality of dielectric layers.
  • A redistribution layer 203 is formed on the isolation layer 201. The active circuit layer (not shown) of the semiconductor die 202 may be bridged by the redistribution layer 203 so that the active circuit layer of the semiconductor die 202 can be coupled to the input and output terminals of the semiconductor die 202. A plurality of UBM structures (not shown) may be formed on the redistribution layer 203. The UBM structures may help to prevent diffusion between the bumps (e.g., bumps 204) and the integrated circuits of the semiconductor die 202, while providing a low resistance electrical connection.
  • The bumps (e.g., bumps 204) provide an effective way to connect the semiconductor die 202 with the bottom package 102. The bumps are I/O terminals of the semiconductor die 202. In some embodiments, the bumps (e.g., bumps 204) may be a plurality of solder balls, which are commonly known as fine-pitch micro bumps. Alternatively, the bumps (e.g., bumps 204) may be a plurality of ball grid array (BGA) balls.
  • FIG. 4 illustrates a cross sectional view of the semiconductor device shown in FIG. 3 after an encapsulation layer is formed over the wafer in accordance with various embodiments of the present disclosure. The encapsulation layer 210 is formed over the bottom package 102 as shown in FIG. 4. In accordance with some embodiments, the encapsulation layer 210 may be a molding compound layer formed of suitable underfill materials. Throughout the description, the encapsulation layer 210 may be alternatively referred to as an underfill layer 210.
  • The underfill material layer 210 may fill the gaps between the semiconductor die 202 and bumps mounted on top of the bottom package 102. In some embodiments, the underfill material layer 210 may be formed of an epoxy, which is dispensed at the gaps between the bumps and the semiconductor die 202. The epoxy may be applied in a liquid form, and may harden after a curing process.
  • In alternative embodiments, the underfill material layer 210 may be formed of curable materials such as polymer based materials, resin based materials, polyimide, epoxy and any combinations of thereof. The underfill material layer 210 can be formed by any suitable dispense techniques.
  • FIG. 5 illustrates a cross sectional view of the semiconductor device shown in FIG. 4 after a plurality of openings are formed in the encapsulation layer in accordance with various embodiments of the present disclosure. Openings 502 and 504 are formed by suitable fabrication processes such as an etching process, a laser ablation process, a mechanical machining process, a laser assisted etching process, any combinations thereof and/or the like. As shown in FIG. 5, the top portions of copper balls 114 and 116 are exposed after the openings 502 and 504 are formed. Throughout the description, the copper balls 114 and 116 may be alternatively referred to as molding open bumps.
  • In some embodiments, openings 502 and 504 are V-shaped openings. The sidewalls of the V-shaped openings (e.g., opening 502) form an angle α as shown in FIG. 5. In some embodiments, the angle α is about 60 degrees.
  • FIG. 6 illustrates a cross sectional view of the semiconductor device shown in FIG. 5 after a plurality of UBM structures and interconnection pads are formed in accordance with various embodiments of the present disclosure. The plurality of UBM structures 103 are formed over the redistribution layer. The UBM structures 103 help to prevent diffusion between the solder balls and the integrated circuits of the semiconductor device, while providing a low resistance electrical connection.
  • The interconnection pads 104 are input/output (I/O) pads of the semiconductor device. In accordance with an embodiment, the interconnection pads may be a plurality of solder balls 104. In some embodiments, the solder balls 104 may comprise SAC405. SAC405 comprises 95.5% Sn, 4.0% Ag and 0.5% Cu. Alternatively, the interconnection pads may be a plurality of land grid array (LGA) pads.
  • FIG. 7 illustrates a cross sectional view of the semiconductor device shown in FIG. 6 before a top package is mounted on the bottom package in accordance with various embodiments of the present disclosure. The top package 302 may comprise a plurality of stacked dies, which may be wire bonded to the input and output terminals of the top package 302. The stacked dies of the top package 302 may comprise memory dies, logic dies, processor dies and/or the like. It should be noted while FIG. 7 illustrates two stacked dies in the top package 302, this is merely an example. Likewise, the use of wire bonding is merely illustrative and other approaches for electrically connecting the stacked dies are within the contemplated scope of the present disclosure.
  • FIG. 8 illustrates a cross sectional view of the semiconductor device shown in FIG. 7 after a top package is mounted on the bottom package in accordance with various embodiments of the present disclosure. The top package 302 may be bonded on the bottom package 102 through a reflow process. The bonding process comprises placing the solder balls against the respective copper balls. A reflow process is then performed to melt solder balls, thereby electrically connecting the copper balls to solder balls.
  • As shown in FIG. 8, the joint structure includes solder covered metal bumps (e.g., copper balls 114 and 116). The solder covered metal bumps include two portions, namely a solder portion and a metal bump portion. As shown in FIG. 8, the metal bump portion (e.g., copper balls 114 and 116) is fully embedded in the underfill layer 210. The solder portion is partially enclosed by the underfill layer 201.
  • FIG. 9 illustrates a cross sectional view of another package-on-package semiconductor device in accordance with various embodiments of the present disclosure. The package-on-package semiconductor device 900 is similar to the package-on-package semiconductor device 100 shown in FIG. 8 except that the encapsulation layer 902 is formed by an exposed-die mold underfill (eMUF) process. In other words, the top surface of the semiconductor die 202 is exposed instead of being encapsulated by the underfill material (e.g., encapsulation layer 902). The eMUF process is well known, and hence is not discuss again to avoid repetition.
  • FIG. 10 illustrates a cross sectional view of yet another package-on-package semiconductor device in accordance with various embodiments of the present disclosure. The package-on-package semiconductor device 1000 is similar to the package-on-package semiconductor device 100 shown in FIG. 8 except that the copper balls 114 and 116 (shown in FIG. 8) are replaced by stud bumps 914 and 916. The stud bumps 914 and 916 may be formed of copper. Throughout the description, the stud bumps 914 and 916 may be alternatively referred to as copper studs 914 and 916.
  • It should be noted that the stud bumps 914 and 916 may be formed of other suitable materials such as gold, aluminum, silver, platinum, palladium, tin, any combinations thereof and/or the like. The stud bumps 914 and 916 are mounted on the bottom package 102 through suitable techniques such as using a wire-bonding tool. The stud bumps 914 and 916 may be formed in a process similar to wire-bonding, except the bond wire is broken, and hence leaving stud bumps 914 and 916.
  • FIG. 11 illustrates a cross sectional view of yet another package-on-package semiconductor device in accordance with various embodiments of the present disclosure. The package-on-package semiconductor device 1100 is similar to the package-on-package semiconductor device 1000 shown in FIG. 10 except that the encapsulation layer is formed by an eMUF process. The eMUF process is well known, and hence is not discuss again to avoid repetition.
  • In accordance with an embodiment, a device comprises a bottom package comprising a plurality of metal bumps formed on a first side of the bottom package, wherein each metal bump is located in an opening of an underfill layer formed on the first side of the bottom package and a plurality of first bumps formed on a second side of the bottom package, a top package bonded on the bottom package, wherein the top package comprises a plurality of second bumps, and wherein second bumps and respective metal bumps form a joint structure and the underfill layer disposed between the top package and the bottom package.
  • In accordance with an embodiment, an apparatus comprises a top package mounted on a bottom package, a joint structure formed between the top package and the bottom package, wherein the joint structure comprises a solder covered metal bump and an underfill layer formed between the top package and the bottom package, wherein a metal bump portion of the joint structure is located in an opening of the underfill layer.
  • In accordance with an embodiment, a method comprises attaching a semiconductor die on a first side of a bottom package, wherein the bottom package comprises a plurality of metal bumps formed on the first side of the bottom package, forming an underfill layer over the first side of the bottom package, patterning the underfill layer to expose upper portions of the metal bumps, mounting a top package on the bottom package, wherein the top package comprises a plurality of solder balls and applying a reflow process so that the bottom package and the top package form a package-on-package structure, wherein the solder balls and respective metal bumps form a joint structure.
  • Although embodiments of the present disclosure and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims.
  • Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the present disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.

Claims (20)

What is claimed is:
1. A device comprising:
a bottom package comprising:
a plurality of metal bumps formed on a first side of the bottom package, wherein each metal bump is located in an opening of an underfill layer formed on the first side of the bottom package; and
a plurality of first bumps formed on a second side of the bottom package;
a top package bonded on the bottom package, wherein:
the top package comprises a plurality of second bumps, and wherein second bumps and respective metal bumps form a joint structure; and
the underfill layer disposed between the top package and the bottom package.
2. The device of claim 1, wherein:
the metal bumps are copper balls.
3. The device of claim 1, wherein:
the metal bumps are copper studs.
4. The device of claim 1, further comprising:
a semiconductor die bonded on the first side of the bottom package.
5. The device of claim 4, wherein:
the semiconductor die is embedded in the underfill layer.
6. The device of claim 4, wherein:
a top surface of the semiconductor die is exposed outside the underfill layer.
7. The device of claim 4, wherein:
the semiconductor die is located between the top package and the bottom package.
8. An apparatus comprising:
a top package mounted on a bottom package;
a joint structure formed between the top package and the bottom package, wherein the joint structure comprises:
a solder covered metal bump; and
an underfill layer formed between the top package and the bottom package, wherein a metal bump portion of the joint structure is located in an opening of the underfill layer.
9. The apparatus of claim 8, further comprising:
a semiconductor die mounted on the bottom package, wherein the semiconductor die is located between the top package and the bottom package.
10. The apparatus of claim 9, wherein:
the semiconductor die is encapsulated by the underfill layer.
11. The apparatus of claim 9, wherein:
the semiconductor die is partially encapsulated by the underfill layer, wherein a top surface of the semiconductor die is exposed outside the underfill layer.
12. The apparatus of claim 8, wherein:
the solder covered metal bump is a solder covered copper ball.
13. The apparatus of claim 8, wherein:
the solder covered metal bump is a solder covered copper stud.
14. The apparatus of claim 8, wherein:
the joint structure comprises a solder portion and a metal bump portion, and wherein the metal bump portion is embedded in the underfill layer.
15. A method comprising:
attaching a semiconductor die on a first side of a bottom package, wherein the bottom package comprises a plurality of metal bumps formed on the first side of the bottom package;
forming an underfill layer over the first side of the bottom package;
patterning the underfill layer to expose upper portions of the metal bumps;
mounting a top package on the bottom package, wherein the top package comprises a plurality of solder balls; and
applying a reflow process so that the bottom package and the top package form a package-on-package structure, wherein the solder balls and respective metal bumps form a joint structure.
16. The method of claim 15, further comprising:
attaching the semiconductor die on the bottom package through a plurality of micro bumps.
17. The method of claim 16, wherein:
forming the underfill layer over the first side of the bottom package, wherein the metal bumps and the semiconductor die are embedded in the underfill layer.
18. The method of claim 16, wherein:
forming the underfill layer over the first side of the bottom package, wherein top surfaces of the metal bumps and a top surface of the semiconductor die are exposed outside the underfill layer.
19. The method of claim 15, wherein:
the metal bumps are copper balls.
20. The method of claim 15, wherein:
the metal bumps are copper studs.
US14/159,159 2013-03-12 2014-01-20 Package on-package joint structure with molding open bumps Active US9576888B2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US14/159,159 US9576888B2 (en) 2013-03-12 2014-01-20 Package on-package joint structure with molding open bumps
CN201410074058.0A CN104051390A (en) 2013-03-12 2014-03-03 Package-on-package joint structure with molding open bumps

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US201361777822P 2013-03-12 2013-03-12
US14/159,159 US9576888B2 (en) 2013-03-12 2014-01-20 Package on-package joint structure with molding open bumps

Publications (2)

Publication Number Publication Date
US20140264858A1 true US20140264858A1 (en) 2014-09-18
US9576888B2 US9576888B2 (en) 2017-02-21

Family

ID=51523898

Family Applications (1)

Application Number Title Priority Date Filing Date
US14/159,159 Active US9576888B2 (en) 2013-03-12 2014-01-20 Package on-package joint structure with molding open bumps

Country Status (1)

Country Link
US (1) US9576888B2 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150048503A1 (en) * 2013-08-16 2015-02-19 Taiwan Semiconductor Manufacturing Company, Ltd. Packages with Interposers and Methods for Forming the Same
US9859200B2 (en) 2014-12-29 2018-01-02 STATS ChipPAC Pte. Ltd. Integrated circuit packaging system with interposer support structure mechanism and method of manufacture thereof
US20180294251A1 (en) * 2017-04-07 2018-10-11 Sandisk Information Technology (Shanghai) Co., Ltd. Semiconductor device including vertically integrated groups of semiconductor packages
US10242965B2 (en) 2016-07-04 2019-03-26 Sandisk Information Technology (Shanghai) Co., Ltd. Semiconductor device including interconnected package on package

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040178481A1 (en) * 2003-03-10 2004-09-16 Rajeev Joshi Dual metal stud bumping for flip chip applications
US20100072598A1 (en) * 2008-09-19 2010-03-25 Oh Jae Sung Semiconductor package and stacked semiconductor package having the same
US20100132998A1 (en) * 2008-11-28 2010-06-03 Samsung Electro-Mechanics Co., Ltd. Substrate having metal post and method of manufacturing the same
US20120038040A1 (en) * 2010-08-11 2012-02-16 Ki Youn Jang Integrated circuit packaging system with stacked lead and method of manufacture thereof
US20120068334A1 (en) * 2010-09-22 2012-03-22 Kabushiki Kaisha Toshiba Semiconductor device and manufacturing method thereof
US20120211885A1 (en) * 2011-02-17 2012-08-23 Choi Yunseok Semiconductor package having through silicon via (tsv) interposer and method of manufacturing the semiconductor package
US20130099385A1 (en) * 2011-10-24 2013-04-25 Taiwan Semiconductor Manufacturing Company, Ltd. Packages and Methods for Forming the Same
US20130175687A1 (en) * 2011-01-27 2013-07-11 Unimicron Technology Corporation Package stack device and fabrication method thereof
US20130249106A1 (en) * 2012-03-23 2013-09-26 Stats Chippac, Ltd. Semiconductor Device and Method of Forming a Robust Fan-Out Package including Vertical Interconnects and Mechanical Support Layer
US8546194B2 (en) * 2011-12-14 2013-10-01 Stats Chippac Ltd. Integrated circuit packaging system with interconnects and method of manufacture thereof
US20140084487A1 (en) * 2012-09-26 2014-03-27 Apple Inc. PoP STRUCTURE WITH ELECTRICALLY INSULATING MATERIAL BETWEEN PACKAGES

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040178481A1 (en) * 2003-03-10 2004-09-16 Rajeev Joshi Dual metal stud bumping for flip chip applications
US20100072598A1 (en) * 2008-09-19 2010-03-25 Oh Jae Sung Semiconductor package and stacked semiconductor package having the same
US20100132998A1 (en) * 2008-11-28 2010-06-03 Samsung Electro-Mechanics Co., Ltd. Substrate having metal post and method of manufacturing the same
US20120038040A1 (en) * 2010-08-11 2012-02-16 Ki Youn Jang Integrated circuit packaging system with stacked lead and method of manufacture thereof
US20120068334A1 (en) * 2010-09-22 2012-03-22 Kabushiki Kaisha Toshiba Semiconductor device and manufacturing method thereof
US20130175687A1 (en) * 2011-01-27 2013-07-11 Unimicron Technology Corporation Package stack device and fabrication method thereof
US20120211885A1 (en) * 2011-02-17 2012-08-23 Choi Yunseok Semiconductor package having through silicon via (tsv) interposer and method of manufacturing the semiconductor package
US20130099385A1 (en) * 2011-10-24 2013-04-25 Taiwan Semiconductor Manufacturing Company, Ltd. Packages and Methods for Forming the Same
US8546194B2 (en) * 2011-12-14 2013-10-01 Stats Chippac Ltd. Integrated circuit packaging system with interconnects and method of manufacture thereof
US20130249106A1 (en) * 2012-03-23 2013-09-26 Stats Chippac, Ltd. Semiconductor Device and Method of Forming a Robust Fan-Out Package including Vertical Interconnects and Mechanical Support Layer
US20140084487A1 (en) * 2012-09-26 2014-03-27 Apple Inc. PoP STRUCTURE WITH ELECTRICALLY INSULATING MATERIAL BETWEEN PACKAGES

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150048503A1 (en) * 2013-08-16 2015-02-19 Taiwan Semiconductor Manufacturing Company, Ltd. Packages with Interposers and Methods for Forming the Same
US9633869B2 (en) * 2013-08-16 2017-04-25 Taiwan Semiconductor Manufacturing Company, Ltd. Packages with interposers and methods for forming the same
US9984981B2 (en) 2013-08-16 2018-05-29 Taiwan Semiconductor Manufacturing Company, Ltd. Packages with interposers and methods for forming the same
US20180277495A1 (en) * 2013-08-16 2018-09-27 Taiwan Semiconductor Manufacturing Company, Ltd. Packages with Interposers and Methods for Forming the Same
US11152312B2 (en) * 2013-08-16 2021-10-19 Taiwan Semiconductor Manufacturing Company, Ltd. Packages with interposers and methods for forming the same
US9859200B2 (en) 2014-12-29 2018-01-02 STATS ChipPAC Pte. Ltd. Integrated circuit packaging system with interposer support structure mechanism and method of manufacture thereof
US10242965B2 (en) 2016-07-04 2019-03-26 Sandisk Information Technology (Shanghai) Co., Ltd. Semiconductor device including interconnected package on package
US20180294251A1 (en) * 2017-04-07 2018-10-11 Sandisk Information Technology (Shanghai) Co., Ltd. Semiconductor device including vertically integrated groups of semiconductor packages
US10236276B2 (en) * 2017-04-07 2019-03-19 Sandisk Information Technology (Shanghai) Co., Ltd. Semiconductor device including vertically integrated groups of semiconductor packages

Also Published As

Publication number Publication date
US9576888B2 (en) 2017-02-21

Similar Documents

Publication Publication Date Title
US11532498B2 (en) Package-on-package structure
US10971371B2 (en) Multi-chip structure and method of forming same
CN110504247B (en) Integrated circuit package and method of forming the same
US10867810B2 (en) Substrate pad structure
US9412661B2 (en) Method for forming package-on-package structure
KR101497789B1 (en) Metal bump joint structure
US11810831B2 (en) Integrated circuit package and method of forming same
US11862605B2 (en) Integrated circuit package and method of forming same
US11101260B2 (en) Method of forming a dummy die of an integrated circuit having an embedded annular structure
US11239103B2 (en) Package-on-package structure
US9576888B2 (en) Package on-package joint structure with molding open bumps
CN104051390A (en) Package-on-package joint structure with molding open bumps
US20140070402A1 (en) Stress Reduction Apparatus
TWI713858B (en) Integrated circuit package and method of forming same
US9355928B2 (en) Package-on-package structure

Legal Events

Date Code Title Description
AS Assignment

Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.,

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHEN, MENG-TSE;LIN, CHUN-CHENG;CHEN, WEI-YU;AND OTHERS;SIGNING DATES FROM 20140114 TO 20140116;REEL/FRAME:032004/0496

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4