US20010000208A1 - Apparatus and method for non-destructive, low stress removal of soldered electronic components - Google Patents

Apparatus and method for non-destructive, low stress removal of soldered electronic components Download PDF

Info

Publication number
US20010000208A1
US20010000208A1 US09/736,589 US73658900A US2001000208A1 US 20010000208 A1 US20010000208 A1 US 20010000208A1 US 73658900 A US73658900 A US 73658900A US 2001000208 A1 US2001000208 A1 US 2001000208A1
Authority
US
United States
Prior art keywords
chip
substrate
cavities
solder
chips
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/736,589
Other versions
US6320163B2 (en
Inventor
Christian Bergeron
Raymond Lord
Mario Racicot
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from CA002259043A external-priority patent/CA2259043A1/en
Application filed by Individual filed Critical Individual
Priority to US09/736,589 priority Critical patent/US6320163B2/en
Publication of US20010000208A1 publication Critical patent/US20010000208A1/en
Application granted granted Critical
Publication of US6320163B2 publication Critical patent/US6320163B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • BPERFORMING OPERATIONS; TRANSPORTING
    • B23MACHINE TOOLS; METAL-WORKING NOT OTHERWISE PROVIDED FOR
    • B23KSOLDERING OR UNSOLDERING; WELDING; CLADDING OR PLATING BY SOLDERING OR WELDING; CUTTING BY APPLYING HEAT LOCALLY, e.g. FLAME CUTTING; WORKING BY LASER BEAM
    • B23K1/00Soldering, e.g. brazing, or unsoldering
    • B23K1/018Unsoldering; Removal of melted solder or other residues
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/22Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing
    • G06F11/26Functional testing
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B23MACHINE TOOLS; METAL-WORKING NOT OTHERWISE PROVIDED FOR
    • B23KSOLDERING OR UNSOLDERING; WELDING; CLADDING OR PLATING BY SOLDERING OR WELDING; CUTTING BY APPLYING HEAT LOCALLY, e.g. FLAME CUTTING; WORKING BY LASER BEAM
    • B23K2101/00Articles made by soldering, welding or cutting
    • B23K2101/36Electric or electronic devices
    • B23K2101/40Semiconductor devices

Definitions

  • This invention pertains to an apparatus and method for removing soldered electronic components from a substrate. More particularly, it relates to non-destructive, low stress removal of chips temporarily soldered to a substrate during Known-Good-Die (KGD) processing of flip chip devices.
  • KGD Known-Good-Die
  • a chip carrier is provided for testing the chips.
  • the chip carrier has electrical contacts which correspond to the electrical contacts on the semiconductor chip. It is desirable for the carrier contacts to be mechanically weak but strong enough for holding the semiconductor chip in place and to maintain good electrical connections during testing.
  • the chip is normally positioned on the chip carrier so that the electrical contacts, e.g., solder balls, on the chip are aligned with the corresponding contacts on the carrier and then the solder balls make electrical connections between the chip and the carrier.
  • solder balls typically a SnPb alloy, such as 3% tin (Sn) and 97% lead (Pb), referred to as 3/97 solder
  • solder balls typically a SnPb alloy, such as 3% tin (Sn) and 97% lead (Pb), referred to as 3/97 solder
  • the chips are mounted in a first fixture and subjected at ambient temperature to shear forces across the solder balls to remove the chip from the substrate. These forces typically fracture the solder balls, leaving some solder attached to the substrate and some to the chip.
  • the chips are removed from the first fixture, and those which tested as good mounted in a second fixture for heat processing to liquify the solder on the chip and reform the solder balls.
  • the resulting chips are then packaged and eventually mounted in an array of chips on another substrate.
  • solder liquidus temperature after being heated to the solder liquidus temperature, shear forces are applied sufficient to overcome solder surface tension and separate the die and carrier. This type of separation occurs within the solder joint such that only part of the solder remains on the chip, thus requiring an additional step of site dressing whereby the required solder volume is restored to the chip pad sites so that the KGD chip can be subsequently permanently assembled into a microelectronic package.
  • an apparatus and method for removing circuit chips from an assembly including a one or more circuit chips attached to at least one chip carrier, or substrate.
  • the chips are subjected to static shear with respect to the substrate, and heated to a temperature facilitating shear within a temperature range at which solder connections are solid, such that the chip is sheared off with respect to the substrate at the plane of attachment of the solder to the substrate.
  • the chips are further heated following disassembly to a temperature at which the solder is liquid to facilitate reforming the solder for subsequent attachment of the chip into an electronic device.
  • the substrate is held within a top plate with the circuit chips positioned within successive chip cavities within a bottom plate.
  • Each chip cavity includes a load surface separated by a cascade effect pitch with respect to adjacent chip cavities.
  • a cascade effect shear force is sequentially applied to the circuit chips to remove them from the substrate.
  • FIG. 1 illustrates a chip mounted on a substrate, and the application of shear forces through connecting solder balls.
  • FIG. 2 illustrates a plurality of chips mounted on a substrate.
  • FIG. 3 illustrates another view of a plurality of chips mounted on a substrate.
  • FIGS. 4 and 5 illustrate a fixture for disassembly of a KGD chip from a substrate by application of shear stresses to solder balls in the solidus state.
  • FIGS. 6-8 illustrate a fixture for disassembly of a plurality of KGD chips from a plurality of substrates using the cascade effect.
  • FIGS. 9-11 illustrate a fixture for disassembly of a plurality of KGD chips from a single substrate using the cascade effect.
  • FIG. 12 illustrates an oven for heating a KGD chip to achieve disassembly from a chip carrier.
  • FIG. 13 illustrates the temperature profile achieved in the solder balls connecting a die to a substrate during shear and reflow.
  • a nondestructive, low stress removal process for soldered electrical components is provided.
  • the process can be used for example to nondestructively separate a chip from the carrier (substrate) to which it is soldered.
  • the process includes applying lateral shear forces (as opposed to pulling forces) to the carrier and chip with the carrier and chip located in an appropriate temperature profile environment such that the chip and carrier are laterally moved with respect to each other when separation of the chip and carrier occurs at a temperature below the liquidus temperature of the solder joining the contacts of the chip and carrier.
  • the solder is still solid and has not melted at the point of separation. This leaves substantially the entire volume of solder material intact on the pads of the chip providing for reflow of the solder into solder bumps for subsequent attachment.
  • an apparatus for removing a chip from a substrate to which it is soldered. Lateral shearing forces are applied to the chip and substrate as heat is applied to disassemble the chip from the substrate.
  • the chip is positioned on a bottom plate having protrusions forming a chip cavity for holding the chip.
  • a top plate having an opening forming a substrate cavity slides on the bottom plate and supports the substrate.
  • a mechanism is provided, such as a spring or vacuum device or pneumatic ram, to exert a shearing force on the substrate while the chip is held on the bottom plate by the protrusions as the temperature is raised.
  • solder connections between the contacts of the chip and the substrate are fractured resulting in the separation of the chip and substrate at the substrate/solder surface, leaving substantially all of the solder affixed to the chip.
  • the assembly's temperature is homogeneous and the force per assembly is known and sufficient to disassemble the components in the solidus state.
  • the peripheral assemblies are warmer than the center assemblies.
  • the leading assemblies first row
  • the trailing assemblies last row.
  • some assemblies could be under load but have insufficient temperature for disassembly in the solidus state.
  • some assemblies could be at the appropriate temperature range but not be under load, or sufficient load.
  • these conditions are accommodated by use of a cascade effect fixture in a continuous belt furnace.
  • the chip assembly in the leading or first row is warmer than the assembly in the second row, which assembly is warmer than the assembly in the third row, and so on.
  • the assemblies in the first row will be the first to attain the appropriate temperature range for disassembly.
  • these first row assemblies upon reaching the appropriate temperature range, are the first and only ones subjected to the shear force and disassembly. Once that first row is disassembled, the shear force is applied to the assemblies in the second row as they attain the appropriate temperature range for disassembly.
  • the shear force is applied to the assemblies in the third row, and so on to the last row.
  • This is referred to as the cascade effect, and is achieved in accordance with the preferred embodiment of the invention through the use of a fixture in which a top plate provides a series of carrier/substrate cavities of known (and, in a preferred embodiment, constant) pitch row to row, and in which a bottom plate provides a series of chip cavities of variable pitch, where the pitch between the first chip cavity and second chip cavity is equal to the carrier/substrate cavity pitch minus a delta, the pitch between the first chip cavity and the third chip cavity is equal to two times the carrier/substrate cavity pitch minus two times delta, and so on.
  • the deltas may be applied in such a matter as to achieve the cascade effect with some small plurality of rows of chips being under load at each stage.
  • a typical assembly includes a ceramic or composite substrate 44 to which a die, or silicon chip 40 , is attached by solder balls 42 .
  • Solder balls 42 may comprise a SnPb alloy, such as 3/97 solder (3% Sn and 97% Pb).
  • SnPb alloy such as 3/97 solder (3% Sn and 97% Pb).
  • other chip and chip carrier materials, and solder alloys may be employed by appropriately adjusting the shear forces and temperatures so as to achieve disassembly in the solder solidus state with fracture at the plane of the solder ball 42 connection to the chip carrier 44 , thereby leaving the substantially the entire solder ball 42 on chip 40 .
  • a plurality of die 46 - 48 are attached by solder balls 38 , 39 , 49 to a common substrate 45 .
  • substrate 45 may carry a matrix of die 41 , 43 , 45 , 46 , 47 , 48 , as illustrated.
  • Disassembly shear stress is introduced into solder balls 39 by loading substrate 45 with force 29 and chip 47 with force 30 .
  • disassembly occurs in solder balls 39 at plane 31 .
  • a fixture for holding die assembly 40 , 42 , 44 during disassembly.
  • the fixture includes a top plate 50 and a bottom plate 52 .
  • Top plate 50 is slidably mounted on surface 55 of bottom plate 52 , and urged in the direction of arrow 59 by the force applied by spring 57 .
  • Top plate 50 includes a carrier cavity 58 in top plate 50 into which the chip/carrier assembly is positioned with the chip extending into chip cavity 51 in bottom plate 52 .
  • load surface 56 of top plate 50 is forced against edge surface 54 of substrate 44 which forces chip 40 against load surface 53 of bottom plate 52 .
  • the opposing surfaces 53 and 56 set up a shear load through solder balls 42 .
  • top plate moves from position 61 to position 62 , and chip 40 falls by gravity into chip cavity 51 .
  • a fixture for disassembling a plurality of chip assemblies 35 - 37 using the cascade effect.
  • the fixture of this embodiment of the invention includes top plate 64 with a plurality of chip carrier cavities 78 - 80 , and a bottom plate 66 with a plurality of chip cavities 97 - 98 .
  • Chip carrier 70 is positioned in chip carrier cavity 78 with chip 75 extending into chip cavity 99 .
  • Bottom plate 66 is fixed (or, alternatively, fixed with respect to the transfer belt which carries the fixture through the oven), and top plate may be slidably mounted or attached to bottom plate 66 such that relative motion is possible in the direction of load 67 as assemblies 35 - 37 disassemble.
  • Load 67 is a cascade effect load, in that the load is sequentially applied to chip assemblies one chip or one row of chips at a time.
  • the substrate cavity pitch As represented in FIG. 6, these pitches represent the distances between loading surfaces.
  • the substrate cavity pitch shown as dimensions 83 and 84 , or the distances between loading surfaces 96 and 94 , and 94 and 91 , respectively. These are equal, as shown.
  • the chip cavity pitch is represented by dimensions 81 and 82 , the distances between loading surfaces 91 and 93 , and 92 and 93 , respectively.
  • pitch 82 equals the substrate cavity pitch 84 less a small delta; and pitch 81 equals the substrate cavity pitch 83 plus substrate cavity pitch 84 less two (2) times delta. And so on. (although the substrate cavity pitches 83 , 84 are shown as equal, in the general case this is not required, provided the chip cavity pitches are adjusted by amounts equal to the inequalities in the substrate cavity pitch.)
  • bottom plate 66 remains stationary with respect to reference plane 65 (which plane may be moving with a transport belt through an oven), while top plate 64 moves as shown to the right by an amount equal to delta as each assembly 35 - 37 disassembles (chips 77 , 76 and 75 fall into chip cavities 97 , 98 , 99 , in sequential order).
  • chip 77 side surface 85 is initially loaded against bottom plate loading surface 93 by force 67 against top plate 64 , which force is transmitted to loading surface 92 to load substrate side surface 91 , which in turn loads die 77 through solder balls 88 .
  • This loading sets up shear stresses in solder balls 88 , which will fracture at the solder ball/chip carrier connection when the appropriate temperature is achieved.
  • chip 77 falls (by gravity) into chip cavity 97 , force 68 moves the upper plate 64 to the position shown in FIG. 7, and loads chip carrier 71 surface 93 against top plate loading surface 94 to bring surface 86 of chip 76 into contact with loading surface 92 and set up shear stresses in solder balls 89 .
  • top plate 64 is moved by force 69 to the position shown in FIG. 8, to load chip 75 surface 87 against bottom plate loading surface 91 and set up shear stresses in solder balls 90 .
  • assemblies 37 , 36 and 35 are subjected to the cascade effect, and the disassembly forces are substantially constant for each assembly 35 - 37 in sequential order.
  • FIGS. 9-11 a fixture which accomplishes the cascade effect is illustrated for disassembling chips 48 , 47 , 46 in sequential order from substrate 45 .
  • Top plate 105 holds substrate 45 with solder attached chips 46 - 48 extending into chip cavities 123 , 122 , 121 , respectively, in bottom plate 106 .
  • Bottom plate 106 is held stationary with respect to reference plane 120 , while top plate 105 is moved by loading force 101 , 102 , 103 to the right (as shown in FIGS. 9-11) by the amount delta as each chip 48 , 47 , 46 is disassembled and falls in sequential order into chip cavities 121 - 123 .
  • a cascade effect pitch is a pitch between adjacent chip loading surfaces which is equal to the distance between the adjacent chips, less a delta times a value which is a function of the number of chips from the first chip in the disassembly fixture to the first of the adjacent chips.
  • chip 48 surface 111 is loaded by force 101 against chip loading surface 115 , setting up shear stresses in solder balls 49 .
  • chip 48 falls into chip cavity 121 , and force 102 moves substrate 45 to the position shown in FIG. 10, with chip 47 surface 112 loaded against bottom plate loading surface 116 .
  • chip 47 falls into chip cavity 122 , and load 103 moves top plate 105 to the position shown in FIG. 11, to bring surface 113 of chip 46 against bottom plate loading surface 117 to establish shear forces in solder balls 38 . And so on.
  • a fixture of the type previously described in connection with FIGS. 4-5 including top plate 50 and bottom plate 52 is carried through oven 130 on belt 132 from front end 135 to back end 136 in the direction of arrow 133 .
  • Heat source(s) 131 is provided, and achieves within solder balls 42 connecting die 40 to substrate 44 a temperature profile substantially as shown in FIG. 13.
  • a means and method for doing a shear of the solder joint such that substantially all solder remains on the chip. This is accomplished by heating the product (one or more chips soldered on a substrate) to a temperature below the melting point of the solder while applying a static shear force coplanar with the surface of the substrate at the solder connections. This static shear force may be achieved by holding either the substrate or the chip in place while applying the force to the other. Once sheared from the substrate, the chip may be attached to an electronic device without further removal or addition of solder.
  • a fixture is provided for allowing the removal of multiple chips on a single substrate, or simultaneous removal of multiple chips, each on a separate substrate, in both cases by application of the cascading effect heretofore described.
  • the chip may be further heated after removal from the substrate to melt and reform the solder.
  • the temperature 140 achieved at the plane of connection between solder balls 42 and substrate 44 rises as a function of time (which is also, in this specific embodiment, a function of distance traveled through oven 130 ) from ambient 142 at time 152 at the entry 135 to the oven, to the temperature (in the solidus state) 144 at time 154 at which the shear forces applied achieve separation, and then on up to the temperature 146 at time 156 at which the solder reflows to reform the solder on chip 40 for subsequent assembly.
  • the fixture passes back end 136 , and temperature returns to ambient.
  • solder balls such as the 3/97 alloy
  • solder connections such as controlled collapse component connectors (C 4 ) or solder columns, may be employed.

Landscapes

  • Engineering & Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Mechanical Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Quality & Reliability (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Debugging And Monitoring (AREA)
  • Electric Connection Of Electric Components To Printed Circuits (AREA)
  • Test And Diagnosis Of Digital Computers (AREA)

Abstract

Circuit chips, such as known good die (KGD) chips, are removed from an assembly including a plurality of circuit chips attached to at least one chip carrier, or substrate. The substrate is held within a top plate with the circuit chips positioned within successive chip cavities within a bottom plate. Each chip cavity includes a load surface separated by a cascade effect pitch with respect to adjacent chip cavities. A cascade effect shear force is sequentially applied to the circuit chips to remove them from the substrate. The chips may be heated to a temperature facilitating shear within a temperature range at which solder connections are solid, and the chips further heated following disassembly to a temperature at which the solder is liquid to facilitate reforming the solder for subsequent attachment of the chip into an electronic device.

Description

    BACKGROUND OF THE INVENTION
  • 1. 1. Technical Field of the Invention
  • 2. This invention pertains to an apparatus and method for removing soldered electronic components from a substrate. More particularly, it relates to non-destructive, low stress removal of chips temporarily soldered to a substrate during Known-Good-Die (KGD) processing of flip chip devices.
  • 3. 2. Background Art
  • 4. As technology has evolved, semiconductor devices have become smaller and more dense, which has resulted in corresponding increases in overall chip failure rates, which in turn results in uncompetitive situations for chip manufacturers. In order to readily identify and eliminate the use of defective chips before the defective chips are finally mounted in a product, burn-in processes have evolved. During the burn-in process, normally a chip carrier is provided for testing the chips. The chip carrier has electrical contacts which correspond to the electrical contacts on the semiconductor chip. It is desirable for the carrier contacts to be mechanically weak but strong enough for holding the semiconductor chip in place and to maintain good electrical connections during testing. The chip is normally positioned on the chip carrier so that the electrical contacts, e.g., solder balls, on the chip are aligned with the corresponding contacts on the carrier and then the solder balls make electrical connections between the chip and the carrier.
  • 5. In one process for the manufacture of KGD flip chip devices, silicon chips are temporarily attached by solder balls (typically a SnPb alloy, such as 3% tin (Sn) and 97% lead (Pb), referred to as 3/97 solder) to a composite or ceramic substrate, or chip carrier, and subjected to electronic component testing and burn-in. Following this testing, the chips are mounted in a first fixture and subjected at ambient temperature to shear forces across the solder balls to remove the chip from the substrate. These forces typically fracture the solder balls, leaving some solder attached to the substrate and some to the chip. Thereafter, the chips are removed from the first fixture, and those which tested as good mounted in a second fixture for heat processing to liquify the solder on the chip and reform the solder balls. The resulting chips are then packaged and eventually mounted in an array of chips on another substrate.
  • 6. A variety of processes and techniques have been devised and described in the art to form a temporary connection between semiconductor chips and carriers, so as to be able to readily separate the chip and the carrier after burn-in tests have been conducted. Several of these are described in U.S. Pat. No. 5,556,024 by David C. Olson and Robert Phillips, III, and of common assignee, for “Apparatus and Method for Removing Known Good Die Using Hot Shear Process”, the teachings of which are incorporated herein by reference. In the improved process which is the subject of the Olson and Phillips patent, the carrier and the device are placed in a fixture, heated to the solder liquidus temperature, and the device pulled away from the substrate. In one embodiment, after being heated to the solder liquidus temperature, shear forces are applied sufficient to overcome solder surface tension and separate the die and carrier. This type of separation occurs within the solder joint such that only part of the solder remains on the chip, thus requiring an additional step of site dressing whereby the required solder volume is restored to the chip pad sites so that the KGD chip can be subsequently permanently assembled into a microelectronic package.
  • 7. It is an object of the invention to provide an improved method and apparatus for separating chips from chip carriers.
  • 8. It is a further object of the invention to provide an improved method and apparatus for processing KGD chips, to remove them from the chip carrier while the solder connections are solid, such that substantially all of the solder remains attached to the chip.
  • 9. It is a further object of the invention to provide an apparatus for removing chips from substrates where the force required is substantially the same for all chips or rows of chips.
  • 10. It is a further object of the invention to provide a cascade effect apparatus and method for sequentially removing chips or rows of chips from one or more chip carriers, or substrates.
  • 11. It is a further object of the invention to provide an apparatus comprising a single fixture for removing chips from a chip carrier and reforming the solder on the chips.
  • SUMMARY OF THE INVENTION
  • 12. In accordance with the invention, an apparatus and method is provided for removing circuit chips from an assembly including a one or more circuit chips attached to at least one chip carrier, or substrate. The chips are subjected to static shear with respect to the substrate, and heated to a temperature facilitating shear within a temperature range at which solder connections are solid, such that the chip is sheared off with respect to the substrate at the plane of attachment of the solder to the substrate. In accordance with a further aspect of the invention, the chips are further heated following disassembly to a temperature at which the solder is liquid to facilitate reforming the solder for subsequent attachment of the chip into an electronic device.
  • 13. In accordance with a further aspect of the invention involving the removal of a plurality of circuit chips from one or more substrates, the substrate is held within a top plate with the circuit chips positioned within successive chip cavities within a bottom plate. Each chip cavity includes a load surface separated by a cascade effect pitch with respect to adjacent chip cavities. A cascade effect shear force is sequentially applied to the circuit chips to remove them from the substrate.
  • 14. Other features and advantages of this invention will become apparent from the following detailed description of the presently preferred embodiment of the invention, taken in conjunction with the accompanying drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • 15.FIG. 1 illustrates a chip mounted on a substrate, and the application of shear forces through connecting solder balls.
  • 16.FIG. 2 illustrates a plurality of chips mounted on a substrate.
  • 17.FIG. 3 illustrates another view of a plurality of chips mounted on a substrate.
  • 18.FIGS. 4 and 5 illustrate a fixture for disassembly of a KGD chip from a substrate by application of shear stresses to solder balls in the solidus state.
  • 19.FIGS. 6-8 illustrate a fixture for disassembly of a plurality of KGD chips from a plurality of substrates using the cascade effect.
  • 20.FIGS. 9-11 illustrate a fixture for disassembly of a plurality of KGD chips from a single substrate using the cascade effect.
  • 21.FIG. 12 illustrates an oven for heating a KGD chip to achieve disassembly from a chip carrier.
  • 22.FIG. 13 illustrates the temperature profile achieved in the solder balls connecting a die to a substrate during shear and reflow.
  • BEST MODE FOR CARRYING OUT THE INVENTION
  • 23. In accordance with the process of the present invention, a nondestructive, low stress removal process for soldered electrical components is provided. The process can be used for example to nondestructively separate a chip from the carrier (substrate) to which it is soldered. The process includes applying lateral shear forces (as opposed to pulling forces) to the carrier and chip with the carrier and chip located in an appropriate temperature profile environment such that the chip and carrier are laterally moved with respect to each other when separation of the chip and carrier occurs at a temperature below the liquidus temperature of the solder joining the contacts of the chip and carrier. The solder is still solid and has not melted at the point of separation. This leaves substantially the entire volume of solder material intact on the pads of the chip providing for reflow of the solder into solder bumps for subsequent attachment.
  • 24. In accordance with the apparatus of the invention, an apparatus is provided for removing a chip from a substrate to which it is soldered. Lateral shearing forces are applied to the chip and substrate as heat is applied to disassemble the chip from the substrate. The chip is positioned on a bottom plate having protrusions forming a chip cavity for holding the chip. A top plate having an opening forming a substrate cavity slides on the bottom plate and supports the substrate. A mechanism is provided, such as a spring or vacuum device or pneumatic ram, to exert a shearing force on the substrate while the chip is held on the bottom plate by the protrusions as the temperature is raised. When the temperature is still below the temperature required to liquefy the solder, the solder connections between the contacts of the chip and the substrate are fractured resulting in the separation of the chip and substrate at the substrate/solder surface, leaving substantially all of the solder affixed to the chip.
  • 25. When using a single cavity carrier/chip assembly apparatus, the assembly's temperature is homogeneous and the force per assembly is known and sufficient to disassemble the components in the solidus state.
  • 26. However, when implementing the method of the invention with a multiple cavity carrier/chip assembly apparatus, the following conditions must be accommodated. First, since components (carrier, chip, cavity, etc.) have inherent dimensional variability, an undetermined quantity of assemblies are subjected to the shear force in each run. For example, when using a 96 cavity apparatus, the first run could have 50 assemblies under load. A second run could have only 25 assemblies under load. Consequently, the force per assembly is unknown and will most probably be insufficient to disassemble the solder in the solidus state from the substrate. Second, a matrix of cavity rows and columns increases the apparatus' size and weight (vs the single cavity). Hence, a non-negligible temperature gradient exists between the assemblies. For example, in a typical batch oven process, the peripheral assemblies are warmer than the center assemblies. In a typical continuous belt furnace, the leading assemblies (first row) are warmer than the trailing assemblies (last row). In one case, some assemblies could be under load but have insufficient temperature for disassembly in the solidus state. In another case, some assemblies could be at the appropriate temperature range but not be under load, or sufficient load.
  • 27. In accordance with a preferred embodiment of the apparatus of the invention, these conditions are accommodated by use of a cascade effect fixture in a continuous belt furnace. As previously noted, in a continuous belt furnace, the chip assembly in the leading or first row is warmer than the assembly in the second row, which assembly is warmer than the assembly in the third row, and so on. The assemblies in the first row will be the first to attain the appropriate temperature range for disassembly. Hence, in accordance with the preferred embodiment of the invention, upon reaching the appropriate temperature range, these first row assemblies are the first and only ones subjected to the shear force and disassembly. Once that first row is disassembled, the shear force is applied to the assemblies in the second row as they attain the appropriate temperature range for disassembly. Once the second row is disassembled, the shear force is applied to the assemblies in the third row, and so on to the last row. This is referred to as the cascade effect, and is achieved in accordance with the preferred embodiment of the invention through the use of a fixture in which a top plate provides a series of carrier/substrate cavities of known (and, in a preferred embodiment, constant) pitch row to row, and in which a bottom plate provides a series of chip cavities of variable pitch, where the pitch between the first chip cavity and second chip cavity is equal to the carrier/substrate cavity pitch minus a delta, the pitch between the first chip cavity and the third chip cavity is equal to two times the carrier/substrate cavity pitch minus two times delta, and so on. In this way, only the assemblies from the first row will initially be subjected to the shear force, and the remaining assemblies will not be loaded. Once the assemblies from the first row are disassembled, only the assemblies from the second row will be loaded and the remaining assemblies (including those of the first row) will be unloaded. Again, this is the essence of the cascade effect. In yet another embodiment, the deltas may be applied in such a matter as to achieve the cascade effect with some small plurality of rows of chips being under load at each stage.
  • 28. Referring now to FIG. 1, a typical assembly includes a ceramic or composite substrate 44 to which a die, or silicon chip 40, is attached by solder balls 42. Solder balls 42 may comprise a SnPb alloy, such as 3/97 solder (3% Sn and 97% Pb). However, other chip and chip carrier materials, and solder alloys, may be employed by appropriately adjusting the shear forces and temperatures so as to achieve disassembly in the solder solidus state with fracture at the plane of the solder ball 42 connection to the chip carrier 44, thereby leaving the substantially the entire solder ball 42 on chip 40. Shear stresses are created in solder balls 42 while in the solidus state to achieve separation or disassembly in plane 32 at the chip carrier/solder ball connection by raising the temperature above ambient and loading carrier 44 with a force 33 and die 40 with a force 34, as will be explained hereafter.
  • 29. Referring to FIG. 2, a plurality of die 46-48 are attached by solder balls 38, 39, 49 to a common substrate 45. Referring to FIG. 3, substrate 45 may carry a matrix of die 41, 43, 45, 46, 47, 48, as illustrated. Disassembly shear stress is introduced into solder balls 39 by loading substrate 45 with force 29 and chip 47 with force 30. Upon reaching the appropriate temperature/shear profile, and with the adhesive forces between the solder balls 39 and chip carrier 45 being less than that between the solder balls and die 47, disassembly occurs in solder balls 39 at plane 31.
  • 30. Referring to FIGS. 4 and 5, a fixture is illustrated for holding die assembly 40, 42, 44 during disassembly. The fixture includes a top plate 50 and a bottom plate 52. Top plate 50 is slidably mounted on surface 55 of bottom plate 52, and urged in the direction of arrow 59 by the force applied by spring 57. Top plate 50 includes a carrier cavity 58 in top plate 50 into which the chip/carrier assembly is positioned with the chip extending into chip cavity 51 in bottom plate 52. When under load, load surface 56 of top plate 50 is forced against edge surface 54 of substrate 44 which forces chip 40 against load surface 53 of bottom plate 52. When so loaded, the opposing surfaces 53 and 56 set up a shear load through solder balls 42. Inasmuch as the force of adhesion between solder balls 42 and chip 40 is greater than the force of adhesion between solder balls 42 and carrier 44, when the achieved temperature and force applied by load 57 are appropriate, disassembly occurs, top plate moves from position 61 to position 62, and chip 40 falls by gravity into chip cavity 51.
  • 31. Referring to FIGS. 6-8, a fixture is provided for disassembling a plurality of chip assemblies 35-37 using the cascade effect. The fixture of this embodiment of the invention includes top plate 64 with a plurality of chip carrier cavities 78-80, and a bottom plate 66 with a plurality of chip cavities 97-98. Chip carrier 70 is positioned in chip carrier cavity 78 with chip 75 extending into chip cavity 99. Bottom plate 66 is fixed (or, alternatively, fixed with respect to the transfer belt which carries the fixture through the oven), and top plate may be slidably mounted or attached to bottom plate 66 such that relative motion is possible in the direction of load 67 as assemblies 35-37 disassemble. Load 67 is a cascade effect load, in that the load is sequentially applied to chip assemblies one chip or one row of chips at a time.
  • 32. Essential to achieving the cascade effect is the relationship between the substrate cavity pitch and the chip cavity pitch. As represented in FIG. 6, these pitches represent the distances between loading surfaces. Thus, the substrate cavity pitch shown as dimensions 83 and 84, or the distances between loading surfaces 96 and 94, and 94 and 91, respectively. These are equal, as shown. The chip cavity pitch is represented by dimensions 81 and 82, the distances between loading surfaces 91 and 93, and 92 and 93, respectively. In order to achieve the cascade effect, pitch 82 equals the substrate cavity pitch 84 less a small delta; and pitch 81 equals the substrate cavity pitch 83 plus substrate cavity pitch 84 less two (2) times delta. And so on. (While the substrate cavity pitches 83, 84 are shown as equal, in the general case this is not required, provided the chip cavity pitches are adjusted by amounts equal to the inequalities in the substrate cavity pitch.)
  • 33. As illustrated in FIGS. 6-8, bottom plate 66 remains stationary with respect to reference plane 65 (which plane may be moving with a transport belt through an oven), while top plate 64 moves as shown to the right by an amount equal to delta as each assembly 35-37 disassembles (chips 77, 76 and 75 fall into chip cavities 97, 98, 99, in sequential order).
  • 34. As represented in FIG. 6, chip 77 side surface 85 is initially loaded against bottom plate loading surface 93 by force 67 against top plate 64, which force is transmitted to loading surface 92 to load substrate side surface 91, which in turn loads die 77 through solder balls 88. This loading sets up shear stresses in solder balls 88, which will fracture at the solder ball/chip carrier connection when the appropriate temperature is achieved. Thereupon, chip 77 falls (by gravity) into chip cavity 97, force 68 moves the upper plate 64 to the position shown in FIG. 7, and loads chip carrier 71 surface 93 against top plate loading surface 94 to bring surface 86 of chip 76 into contact with loading surface 92 and set up shear stresses in solder balls 89. When assembly 86 reaches the appropriate temperature, fracture occurs at the solder ball/chip carrier connection plane, and chip 76 falls into chip cavity 98. Thereupon, top plate 64 is moved by force 69 to the position shown in FIG. 8, to load chip 75 surface 87 against bottom plate loading surface 91 and set up shear stresses in solder balls 90. In this manner, assemblies 37, 36 and 35 are subjected to the cascade effect, and the disassembly forces are substantially constant for each assembly 35-37 in sequential order.
  • 35. As solder balls 88 separate from substrate 72 due to the shear forces in balls 88 from the loading of substrate surface 91 against top plate loading surface 92 and chip surface 85 against bottom plate loading surface 93 due to the force 67 against top plate 64, chip 77 falls into bottom plate chip cavity 97, top plate 64 moves from position 67 to that of 68, which transfers load 67 (now load 68) to top plate surface 94 against chip carrier surface 93 and chip surface 86 against bottom plate load surface 92.
  • 36. Referring to FIGS. 9-11, a fixture which accomplishes the cascade effect is illustrated for disassembling chips 48, 47, 46 in sequential order from substrate 45. Top plate 105 holds substrate 45 with solder attached chips 46-48 extending into chip cavities 123, 122, 121, respectively, in bottom plate 106. Bottom plate 106 is held stationary with respect to reference plane 120, while top plate 105 is moved by loading force 101, 102, 103 to the right (as shown in FIGS. 9-11) by the amount delta as each chip 48, 47, 46 is disassembled and falls in sequential order into chip cavities 121-123.
  • 37. In order to achieve the cascade effect, dimension 108 between bottom plate chip loading surfaces 115 and 116 is equal to the chip pitch 106 less a small amount delta; and the distance 107 between bottom plate chip loading surfaces 115 and 117 is equal to the chip pitch 106 plus chip pitch 105 less two times delta. In this case, chip pitches 105 and 106 are shown as equal, but in the general case do not need to be equal. Thus, a cascade effect pitch is a pitch between adjacent chip loading surfaces which is equal to the distance between the adjacent chips, less a delta times a value which is a function of the number of chips from the first chip in the disassembly fixture to the first of the adjacent chips.
  • 38. Initially, chip 48 surface 111 is loaded by force 101 against chip loading surface 115, setting up shear stresses in solder balls 49. Upon disassembly at the plane of contact between solder balls 49 and substrate 45, chip 48 falls into chip cavity 121, and force 102 moves substrate 45 to the position shown in FIG. 10, with chip 47 surface 112 loaded against bottom plate loading surface 116. Upon disassembly at the plane of contact between solder balls 39 and substrate 45, chip 47 falls into chip cavity 122, and load 103 moves top plate 105 to the position shown in FIG. 11, to bring surface 113 of chip 46 against bottom plate loading surface 117 to establish shear forces in solder balls 38. And so on.
  • 39. Referring to FIG. 12, a fixture of the type previously described in connection with FIGS. 4-5 including top plate 50 and bottom plate 52, is carried through oven 130 on belt 132 from front end 135 to back end 136 in the direction of arrow 133. Heat source(s) 131 is provided, and achieves within solder balls 42 connecting die 40 to substrate 44 a temperature profile substantially as shown in FIG. 13.
  • 40. Thus, in accordance with the preferred embodiment of the invention, a means and method is provided for doing a shear of the solder joint such that substantially all solder remains on the chip. This is accomplished by heating the product (one or more chips soldered on a substrate) to a temperature below the melting point of the solder while applying a static shear force coplanar with the surface of the substrate at the solder connections. This static shear force may be achieved by holding either the substrate or the chip in place while applying the force to the other. Once sheared from the substrate, the chip may be attached to an electronic device without further removal or addition of solder.
  • 41. In accordance with yet a further preferred embodiment of the invention, a fixture is provided for allowing the removal of multiple chips on a single substrate, or simultaneous removal of multiple chips, each on a separate substrate, in both cases by application of the cascading effect heretofore described. In accordance with yet a further aspect of the invention, the chip may be further heated after removal from the substrate to melt and reform the solder.
  • 42. Referring to FIG. 13, the temperature 140 achieved at the plane of connection between solder balls 42 and substrate 44 rises as a function of time (which is also, in this specific embodiment, a function of distance traveled through oven 130) from ambient 142 at time 152 at the entry 135 to the oven, to the temperature (in the solidus state) 144 at time 154 at which the shear forces applied achieve separation, and then on up to the temperature 146 at time 156 at which the solder reflows to reform the solder on chip 40 for subsequent assembly. At time 158, the fixture passes back end 136, and temperature returns to ambient. Thus, a single operation, requiring only one loading of a fixture, accomplishes both disassembly and solder reflow.
  • 43. While reference has been made to solder balls, such as the 3/97 alloy, it will be apparent to those skilled in the art that other solder connections, such as controlled collapse component connectors (C4) or solder columns, may be employed.
  • ADVANTAGES OVER THE PRIOR ART
  • 44. It is an advantage of the invention that there is provided an improved method and apparatus for separating chips from chip carriers.
  • 45. It is an advantage of the invention that there is provided an improved method and apparatus for processing KGD chips, to remove them from the chip carrier while the solder connections are solid, such that substantially all of the solder remains attached to the chip.
  • 46. It is an advantage of the invention that there is provided an apparatus for removing chips from substrates where the force required is substantially the same for all chips or rows of chips.
  • 47. It is an advantage of the invention that there is provided a cascade effect apparatus and method for sequentially removing chips or rows of chips from one or more chip carriers, or substrates.
  • 48. It is an advantage of the invention that there is provided an apparatus comprising a single fixture for removing chips from a chip carrier and reforming solder on the chips for subsequent attachment.
  • ALTERNATIVE EMBODIMENTS
  • 49. It will be appreciated that, although specific embodiments of the invention have been described herein for purposes of illustration, various modifications may be made without departing from the spirit and scope of the invention.
  • 50. Accordingly, the scope of protection of this invention is limited only by the following claims and their equivalents.

Claims (17)

What is claimed is:
1. An apparatus for removing circuit chips from an assembly including a plurality of said circuit chips attached to at least one substrate, comprising:
a top plate for holding said substrate, said top plate including a first load surface for applying force to said substrate, said force including a shear component in the plane of connection of said circuit chips to said substrate;
a bottom plate, said bottom plate including a plurality of die cavities, selected ones of said die cavities adapted for receiving one of said circuit chips, therein;
each of said selected ones of said die cavities including a load surface positioned at a cascade effect pitch with respect to said plurality of circuit chips for sequentially applying shear force to said circuit chips; and
a cascade effect load for sequentially shearing said circuit chips from said substrate.
2. The apparatus of
claim 1
further including a plurality of said assemblies each including a substrate each having a plurality of said circuit chips attached thereto, said top plate further comprising a plurality of substrate cavities, with one cavity for each assembly and including a load surface for sequentially applying shear force to said each assembly.
3. The apparatus of
claim 1
, further comprising an oven for heating said assemblies to a temperature facilitating said sequential shearing of said circuit chips.
4. The apparatus of
claim 3
, wherein said temperature is within the range of temperatures at which material connecting said chips to said substrate is in the solid state.
5. The apparatus of
claim 4
, wherein said chips are attached to said at least one substrate by solder, said oven further heating said chips following shear to bring said solder to a liquid state sufficient to reform said solder for subsequent attachment into an electronic device.
6. An apparatus for separating a plurality of semiconductor devices from a plurality of substrates where each semiconductor device is attached to one substrate by a solder connection, comprising:
separating means including a first plate and a second plate positioned horizontally below said first plate;
said first plate having cavities arranged in rows for holding said plurality of substrates wherein the size of said cavities are the same and said cavities are positioned and equally spaced in said first plate;
said second plate having cavities arranged in rows for holding said plurality of semiconductor devices attached to said plurality of substrates such that said cavities in the rows of said second plate correspond to said cavities in rows of said first plate, wherein the size and s pacing of said cavities in said second plate are uniformly varied such that only forces are applied to assemblies of substrates and semiconductor devices located in cavities one row at a time;
heating means for raising the temperature of the solder connections of assemblies located in said one row of cavities to a temperature below the melting temperature of said solder; and
means for causing said first plate to move horizontally relative to said second plate to thereby cause the respective cavities in said plates to apply shearing forces to said assemblies in said one row of cavities to sequentially shear the semiconductor devices from the substrates of those assemblies in each row of cavities.
7. An apparatus for removing circuit chips from an assembly including at least one said chip attached to at least one substrate by solder material, comprising:
a fixture for holding said at least one substrate or said chip in place relative to the other while applying a static shear force to said chip;
a heat source for applying heat to said solder material;
said static shear force being sufficient to shear off said substrate while said assembly is heated below the melting temperature of said solder.
8. The apparatus of
claim 7
, further comprising a heat source for heating said chip following shear to bring said solder to a liquid state sufficient to reform said solder for subsequent attachment into an electronic device.
9. A method for separating a plurality of semiconductor devices from a plurality of substrates where each semiconductor device is attached to one substrate by solder connections to form an assembly, said member comprising:
holding said assemblies of said substrates and said semiconductor devices connected thereto such that said substrates are held in cavities of a first plate in which said cavities are arranged in rows and wherein the size of the cavities are the same and the cavities are positioned and substantially equally spaced;
holding said plurality of semiconductor devices attached to said plurality of substrates such that said semiconductor devices are held in rows of cavities in a second plate, which cavities correspond to the cavities in the first plate, wherein the size and spacing of the cavities in the second plate are uniformly varied;
heating the solder connections of assemblies located in the cavities to a temperature below the melting temperature of said solder; and
causing said first plate to move horizontally relative to said second plate to thereby cause the respective cavities in said first and second plates to apply shearing forces to said assemblies to shear the semiconductor devices from said substrates of those assemblies in said first row of cavities and to sequentially shear the semiconductor devices from the substrates of those assemblies located in subsequent rows of cavities.
10. A method for removing circuit chips from an assembly including a plurality of said circuit chips attached to at least one substrate, comprising:
holding said substrate within a top plate with said circuit chips positioned within successive chip cavities within a bottom plate, each said chip cavities including a load surface separated by a cascade effect pitch with respect to adjacent chip cavities;
sequentially applying cascade effect shear force to said circuit chips.
11. The method of
claim 10
, further comprising the step of heating said assembly to a temperature facilitating shear and removal of said chips from said substrate.
12. The method of
claim 11
, said chips being attached to said substrate by solder, and said temperature being within the range at which said solder is in a solid state.
13. The method of
claim 12
, further comprising the step of heating said solder to a liquid state for reforming said solder for subsequent attachment of said chip to an electronic device.
14. A method for removing circuit chips from an assembly including at least one of said chips attached to at least one substrate by solder material, said chips having interconnection pads thereon, said method comprising the steps of:
placing said assembly in a fixture;
applying static shear force planar to said chip and said substrate;
applying heat to said assembly, said static shear force shearing off said chip from said substrate at a temperature below the melting point of said solder, leaving on each said interconnection pad an equivalent amount of solder such that said chip is ready for subsequent attachment into an electronic device without further removal or addition of solder.
15. The method of
claim 14
wherein said fixture holds said substrate in place while applying said static shear force to said chip.
16. The method of
claim 14
wherein said fixture holds said chip in place while applying said static shear force to said substrate.
17. The method of
claim 14
, further comprising heating said chip following shearing thereof to bring said solder to a liquid state sufficient to reform said solder for subsequent attachment into an electronic device.
US09/736,589 1999-01-18 2000-12-13 Apparatus and method for non-destructive, low stress removal of soldered electronic components Expired - Fee Related US6320163B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/736,589 US6320163B2 (en) 1999-01-18 2000-12-13 Apparatus and method for non-destructive, low stress removal of soldered electronic components

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
CA2259043 1999-01-18
CA002259043A CA2259043A1 (en) 1999-01-18 1999-01-18 Apparatus and method for non-destructive, low stress removal of soldered electronic components
CA2,259,043 1999-01-18
US09/460,269 US6571359B1 (en) 1999-12-13 1999-12-13 Systems and methods for testing processors
US09/736,589 US6320163B2 (en) 1999-01-18 2000-12-13 Apparatus and method for non-destructive, low stress removal of soldered electronic components

Related Parent Applications (2)

Application Number Title Priority Date Filing Date
US09/460,269 Division US6571359B1 (en) 1999-01-18 1999-12-13 Systems and methods for testing processors
US09/460,279 Division US6163014A (en) 1999-01-18 1999-12-13 Apparatus and method for non-destructive, low stress removal of soldered electronic components

Publications (2)

Publication Number Publication Date
US20010000208A1 true US20010000208A1 (en) 2001-04-12
US6320163B2 US6320163B2 (en) 2001-11-20

Family

ID=23828022

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/460,269 Expired - Lifetime US6571359B1 (en) 1999-01-18 1999-12-13 Systems and methods for testing processors
US09/736,589 Expired - Fee Related US6320163B2 (en) 1999-01-18 2000-12-13 Apparatus and method for non-destructive, low stress removal of soldered electronic components
US10/426,285 Expired - Lifetime US6925584B2 (en) 1999-12-13 2003-04-30 Systems and methods for testing processors

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/460,269 Expired - Lifetime US6571359B1 (en) 1999-01-18 1999-12-13 Systems and methods for testing processors

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/426,285 Expired - Lifetime US6925584B2 (en) 1999-12-13 2003-04-30 Systems and methods for testing processors

Country Status (1)

Country Link
US (3) US6571359B1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080206960A1 (en) * 2007-02-27 2008-08-28 International Business Machines Corporation Reworkable chip stack
US20090305443A1 (en) * 2008-06-04 2009-12-10 Foxconn Technology Co., Ltd. Method of making light emitting diodes
US10362720B2 (en) 2014-08-06 2019-07-23 Greene Lyon Group, Inc. Rotational removal of electronic chips and other components from printed wire boards using liquid heat media

Families Citing this family (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2001077518A (en) * 1999-09-01 2001-03-23 Fujitsu Ltd Electronic component mounting printed board and electrtonic component dismounting method
US7100027B1 (en) 1999-12-13 2006-08-29 Intel Corporation System and method for reproducing system executions using a replay handler
US6643800B1 (en) * 2000-02-02 2003-11-04 Hewlett-Packard Development Company, L.P. Method and apparatus for testing microarchitectural features by using tests written in microcode
US20020075290A1 (en) * 2000-12-20 2002-06-20 Microsoft Corporation Incremental and interruptible layout of visual modeling elements
US6811072B2 (en) * 2001-01-09 2004-11-02 International Business Machines Corporation Known good die removal method and apparatus
FR2825490A1 (en) * 2001-05-29 2002-12-06 Koninkl Philips Electronics Nv VALIDATION DEVICE FOR AN INTEGRATED CIRCUIT
US7039832B2 (en) * 2002-12-05 2006-05-02 International Business Machines Corporation Robust system reliability via systolic manufacturing level chip test operating real time on microprocessors/systems
US20040111593A1 (en) * 2002-12-05 2004-06-10 International Business Machines Corporation Interrupt handler prediction method and system
US6915563B2 (en) 2003-06-27 2005-07-12 International Business Machines Corporation Apparatus for removing attached die
US7509533B1 (en) * 2003-06-30 2009-03-24 Sun Microsystems, Inc. Methods and apparatus for testing functionality of processing devices by isolation and testing
US20050066248A1 (en) * 2003-09-18 2005-03-24 Reid Hayhow Methods and systems for determining memory requirements for device testing
US8769361B2 (en) * 2003-10-07 2014-07-01 Advantest (Singapore) Pte Ltd Cost estimation for device testing
US6942137B2 (en) * 2003-10-16 2005-09-13 International Business Machines Corporation Die removal method and apparatus
US7363544B2 (en) * 2003-10-30 2008-04-22 International Business Machines Corporation Program debug method and apparatus
US20050159925A1 (en) * 2004-01-15 2005-07-21 Elias Gedamu Cache testing for a processor design
US20050172178A1 (en) * 2004-01-15 2005-08-04 Elias Gedamu Cache-testable processor identification
US20050172182A1 (en) * 2004-01-15 2005-08-04 Elias Gedamu Optimal operational voltage identification for a processor design
US7840845B2 (en) * 2005-02-18 2010-11-23 Intel Corporation Method and system for setting a breakpoint
US20070006166A1 (en) * 2005-06-20 2007-01-04 Seagate Technology Llc Code coverage for an embedded processor system
US20070180339A1 (en) * 2006-01-31 2007-08-02 Carli Connally Handling mixed-mode content in a stream of test results
US8085675B2 (en) * 2006-04-20 2011-12-27 Cisco Technology, Inc. Method and apparatus to test a data path in a network
US20080122463A1 (en) * 2006-06-30 2008-05-29 Sanjay Dabral Testing microelectronic devices using electro-optic modulator probes
US7525723B2 (en) * 2006-06-30 2009-04-28 Intel Corporation Circuit board-to-circuit board connectors having electro-optic modulators
US7793187B2 (en) * 2007-06-07 2010-09-07 Intel Corporation Checking output from multiple execution units
US7904701B2 (en) * 2007-06-07 2011-03-08 Intel Corporation Activating a design test mode in a graphics card having multiple execution units to bypass a host cache and transfer test instructions directly to an instruction cache
US7802146B2 (en) * 2007-06-07 2010-09-21 Intel Corporation Loading test data into execution units in a graphics card to test execution
US20100192012A1 (en) * 2009-01-26 2010-07-29 Sun Microsystems, Inc. Testing multi-core processors in a system
US8874965B2 (en) * 2011-10-26 2014-10-28 Hitachi, Ltd. Controlling program code execution shared among a plurality of processors
JP2015050286A (en) * 2013-08-30 2015-03-16 株式会社東芝 Peeling device and peeling method
CN103473158A (en) * 2013-09-18 2013-12-25 浪潮电子信息产业股份有限公司 Disk pressure testing method for Linux server
US9482718B2 (en) * 2014-01-13 2016-11-01 Texas Instruments Incorporated Integrated circuit
US10831580B2 (en) 2018-09-26 2020-11-10 International Business Machines Corporation Diagnostic health checking and replacement of resources in disaggregated data centers
US10761915B2 (en) * 2018-09-26 2020-09-01 International Business Machines Corporation Preemptive deep diagnostics and health checking of resources in disaggregated data centers
US11050637B2 (en) 2018-09-26 2021-06-29 International Business Machines Corporation Resource lifecycle optimization in disaggregated data centers
US11188408B2 (en) 2018-09-26 2021-11-30 International Business Machines Corporation Preemptive resource replacement according to failure pattern analysis in disaggregated data centers
US10838803B2 (en) 2018-09-26 2020-11-17 International Business Machines Corporation Resource provisioning and replacement according to a resource failure analysis in disaggregated data centers
US10754720B2 (en) 2018-09-26 2020-08-25 International Business Machines Corporation Health check diagnostics of resources by instantiating workloads in disaggregated data centers
KR20230155249A (en) * 2022-05-03 2023-11-10 주식회사 딥엑스 Npu capable of testing component therein during runtime

Family Cites Families (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3688263A (en) * 1971-04-19 1972-08-29 Burroughs Corp Method and apparatus for diagnosing operation of a digital processor
JPS5220735A (en) * 1975-08-08 1977-02-16 Hitachi Ltd Microprogram controlled computer system
ATE78969T1 (en) * 1987-08-31 1992-08-15 Siemens Ag PROCEDURE FOR UNSOLDERING STUCK-ON SMD COMPONENTS.
US5237269A (en) * 1991-03-27 1993-08-17 International Business Machines Corporation Connections between circuit chips and a temporary carrier for use in burn-in tests
US5555249A (en) * 1991-09-18 1996-09-10 Ncr Corporation Non-destructive memory testing in computers
US5758059A (en) * 1992-12-03 1998-05-26 Intel Corporation In-circuit emulator in which abrupt and deferred arming and disarming of several events on a microprocessor chip are controlled using a single-input pin
US5530804A (en) * 1994-05-16 1996-06-25 Motorola, Inc. Superscalar processor with plural pipelined execution units each unit selectively having both normal and debug modes
US5556024A (en) * 1994-09-29 1996-09-17 International Business Machines Corporation Apparatus and method for removing known good die using hot shear process
US5704033A (en) * 1994-10-07 1997-12-30 Lg Semicon Co., Ltd. Apparatus and method for testing a program memory for a one-chip microcomputer
US5715592A (en) * 1994-11-08 1998-02-10 Nec Corporation Parts disassembling apparatus
US5553766A (en) * 1994-11-21 1996-09-10 International Business Machines Corporation In-situ device removal for multi-chip modules
US5740413A (en) * 1995-06-19 1998-04-14 Intel Corporation Method and apparatus for providing address breakpoints, branch breakpoints, and single stepping
US5678003A (en) * 1995-10-20 1997-10-14 International Business Machines Corporation Method and system for providing a restartable stop in a multiprocessor system
US5963737A (en) * 1996-04-18 1999-10-05 International Business Machines Corporation Interupt vectoring for trace exception facility in computer systems
US5722579A (en) * 1996-04-26 1998-03-03 International Business Machines Corporation Bottom-surface-metallurgy rework process in ceramic modules
US5724505A (en) * 1996-05-15 1998-03-03 Lucent Technologies Inc. Apparatus and method for real-time program monitoring via a serial interface
GB9622682D0 (en) * 1996-10-31 1997-01-08 Sgs Thomson Microelectronics An integrated circuit device and method of communication therewith
US5951696A (en) * 1996-11-14 1999-09-14 Hewlett-Packard Company Debug system with hardware breakpoint trap
US6065106A (en) * 1996-12-20 2000-05-16 Texas Instruments Incorporated Resuming normal execution by restoring without refetching instructions in multi-word instruction register interrupted by debug instructions loading and processing
JP2910719B2 (en) * 1997-03-04 1999-06-23 日本電気株式会社 Method and apparatus for separating components from printed circuit board
US6356960B1 (en) * 1997-10-29 2002-03-12 Sgs-Thomson Microelectronics Limited Microprocessor having an on-chip CPU fetching a debugging routine from a memory in an external debugging device in response to a control signal received through a debugging port
US6240509B1 (en) * 1997-12-16 2001-05-29 Intel Corporation Out-of-pipeline trace buffer for holding instructions that may be re-executed following misspeculation
US6029730A (en) * 1997-12-30 2000-02-29 Intel Corporation Hot shear apparatus and method for removing a semiconductor chip from an existing package
US6247118B1 (en) * 1998-06-05 2001-06-12 Mcdonnell Douglas Corporation Systems and methods for transient error recovery in reduced instruction set computer processors via instruction retry
US6311292B1 (en) * 1998-07-30 2001-10-30 Sandcraft, Inc. Circuit, architecture and method for analyzing the operation of a digital processing system
JP2000065899A (en) * 1998-08-14 2000-03-03 Sony Corp Semiconductor device, and its data rewriting method
US6343358B1 (en) * 1999-05-19 2002-01-29 Arm Limited Executing multiple debug instructions
US6598112B1 (en) * 2000-09-11 2003-07-22 Agilent Technologies, Inc. Method and apparatus for executing a program using primary, secondary and tertiary memories

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080206960A1 (en) * 2007-02-27 2008-08-28 International Business Machines Corporation Reworkable chip stack
US20090305443A1 (en) * 2008-06-04 2009-12-10 Foxconn Technology Co., Ltd. Method of making light emitting diodes
US7745241B2 (en) * 2008-06-04 2010-06-29 Foxconn Technology Co., Ltd. Method of making light emitting diodes
US10362720B2 (en) 2014-08-06 2019-07-23 Greene Lyon Group, Inc. Rotational removal of electronic chips and other components from printed wire boards using liquid heat media
US11343950B2 (en) 2014-08-06 2022-05-24 Greene Lyon Group, Inc. Rotational removal of electronic chips and other components from printed wire boards using liquid heat media

Also Published As

Publication number Publication date
US6925584B2 (en) 2005-08-02
US20030196146A1 (en) 2003-10-16
US6571359B1 (en) 2003-05-27
US6320163B2 (en) 2001-11-20

Similar Documents

Publication Publication Date Title
US6320163B2 (en) Apparatus and method for non-destructive, low stress removal of soldered electronic components
US6333491B1 (en) Apparatus and method for non-destructive, low stress removal of soldered electronic components
US20020179584A1 (en) Method and process of contact to a heat softened solder ball array
US5447886A (en) Method for mounting semiconductor chip on circuit board
US6003757A (en) Apparatus for transferring solder bumps and method of using
US10126357B2 (en) Methods of testing semiconductor devices comprising a die stack having protruding conductive elements
US8603860B2 (en) Process for forming packages
US5237269A (en) Connections between circuit chips and a temporary carrier for use in burn-in tests
US20020023945A1 (en) Low temperature solder column attach by injection molded solder and structure formed
US20010000905A1 (en) Method and apparatus for soldering ball grid array modules to substrates
US20160148965A1 (en) Detector assembly using vertical wire bonds and compression decals
US6216937B1 (en) Process and apparatus to remove closely spaced chips on a multi-chip module
US5556024A (en) Apparatus and method for removing known good die using hot shear process
US6365977B1 (en) Insulating interposer between two electronic components and process thereof
US7806312B2 (en) Method and apparatus for removing known good die
US20080241991A1 (en) Gang flipping for flip-chip packaging
US6811072B2 (en) Known good die removal method and apparatus
US6942137B2 (en) Die removal method and apparatus
US5567648A (en) Process for providing interconnect bumps on a bonding pad by application of a sheet of conductive discs
KR19990063129A (en) Integrated circuit test method
KR20070028296A (en) Manufacturing system and apparatus for balanced product flow with application to low-stress underfilling of flip-chip electronic devices
US20030202332A1 (en) Second level packaging interconnection method with improved thermal and reliability performance
Chan et al. Study of the self-alignment of no-flow underfill for micro-BGA assembly
US20040214420A1 (en) Method and apparatus for transferring solder bumps
Gamota et al. The development of reflowable materials systems to integrate the reflow and underfill dispensing processes for DCA/FCOB assembly

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Expired due to failure to pay maintenance fee

Effective date: 20091120